iwl-trans-pcie-rx.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/sched.h>
  30. #include <linux/wait.h>
  31. #include <linux/gfp.h>
  32. #include "iwl-prph.h"
  33. #include "iwl-io.h"
  34. #include "iwl-trans-pcie-int.h"
  35. #include "iwl-op-mode.h"
  36. #ifdef CONFIG_IWLWIFI_IDI
  37. #include "iwl-amfh.h"
  38. #endif
  39. /******************************************************************************
  40. *
  41. * RX path functions
  42. *
  43. ******************************************************************************/
  44. /*
  45. * Rx theory of operation
  46. *
  47. * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
  48. * each of which point to Receive Buffers to be filled by the NIC. These get
  49. * used not only for Rx frames, but for any command response or notification
  50. * from the NIC. The driver and NIC manage the Rx buffers by means
  51. * of indexes into the circular buffer.
  52. *
  53. * Rx Queue Indexes
  54. * The host/firmware share two index registers for managing the Rx buffers.
  55. *
  56. * The READ index maps to the first position that the firmware may be writing
  57. * to -- the driver can read up to (but not including) this position and get
  58. * good data.
  59. * The READ index is managed by the firmware once the card is enabled.
  60. *
  61. * The WRITE index maps to the last position the driver has read from -- the
  62. * position preceding WRITE is the last slot the firmware can place a packet.
  63. *
  64. * The queue is empty (no good data) if WRITE = READ - 1, and is full if
  65. * WRITE = READ.
  66. *
  67. * During initialization, the host sets up the READ queue position to the first
  68. * INDEX position, and WRITE to the last (READ - 1 wrapped)
  69. *
  70. * When the firmware places a packet in a buffer, it will advance the READ index
  71. * and fire the RX interrupt. The driver can then query the READ index and
  72. * process as many packets as possible, moving the WRITE index forward as it
  73. * resets the Rx queue buffers with new memory.
  74. *
  75. * The management in the driver is as follows:
  76. * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
  77. * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
  78. * to replenish the iwl->rxq->rx_free.
  79. * + In iwl_rx_replenish (scheduled) if 'processed' != 'read' then the
  80. * iwl->rxq is replenished and the READ INDEX is updated (updating the
  81. * 'processed' and 'read' driver indexes as well)
  82. * + A received packet is processed and handed to the kernel network stack,
  83. * detached from the iwl->rxq. The driver 'processed' index is updated.
  84. * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
  85. * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
  86. * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
  87. * were enough free buffers and RX_STALLED is set it is cleared.
  88. *
  89. *
  90. * Driver sequence:
  91. *
  92. * iwl_rx_queue_alloc() Allocates rx_free
  93. * iwl_rx_replenish() Replenishes rx_free list from rx_used, and calls
  94. * iwl_rx_queue_restock
  95. * iwl_rx_queue_restock() Moves available buffers from rx_free into Rx
  96. * queue, updates firmware pointers, and updates
  97. * the WRITE index. If insufficient rx_free buffers
  98. * are available, schedules iwl_rx_replenish
  99. *
  100. * -- enable interrupts --
  101. * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
  102. * READ INDEX, detaching the SKB from the pool.
  103. * Moves the packet buffer from queue to rx_used.
  104. * Calls iwl_rx_queue_restock to refill any empty
  105. * slots.
  106. * ...
  107. *
  108. */
  109. /**
  110. * iwl_rx_queue_space - Return number of free slots available in queue.
  111. */
  112. static int iwl_rx_queue_space(const struct iwl_rx_queue *q)
  113. {
  114. int s = q->read - q->write;
  115. if (s <= 0)
  116. s += RX_QUEUE_SIZE;
  117. /* keep some buffer to not confuse full and empty queue */
  118. s -= 2;
  119. if (s < 0)
  120. s = 0;
  121. return s;
  122. }
  123. /**
  124. * iwl_rx_queue_update_write_ptr - Update the write pointer for the RX queue
  125. */
  126. void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
  127. struct iwl_rx_queue *q)
  128. {
  129. unsigned long flags;
  130. u32 reg;
  131. spin_lock_irqsave(&q->lock, flags);
  132. if (q->need_update == 0)
  133. goto exit_unlock;
  134. if (cfg(trans)->base_params->shadow_reg_enable) {
  135. /* shadow register enabled */
  136. /* Device expects a multiple of 8 */
  137. q->write_actual = (q->write & ~0x7);
  138. iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, q->write_actual);
  139. } else {
  140. /* If power-saving is in use, make sure device is awake */
  141. if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
  142. reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
  143. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  144. IWL_DEBUG_INFO(trans,
  145. "Rx queue requesting wakeup,"
  146. " GP1 = 0x%x\n", reg);
  147. iwl_set_bit(trans, CSR_GP_CNTRL,
  148. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  149. goto exit_unlock;
  150. }
  151. q->write_actual = (q->write & ~0x7);
  152. iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
  153. q->write_actual);
  154. /* Else device is assumed to be awake */
  155. } else {
  156. /* Device expects a multiple of 8 */
  157. q->write_actual = (q->write & ~0x7);
  158. iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
  159. q->write_actual);
  160. }
  161. }
  162. q->need_update = 0;
  163. exit_unlock:
  164. spin_unlock_irqrestore(&q->lock, flags);
  165. }
  166. /**
  167. * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  168. */
  169. static inline __le32 iwlagn_dma_addr2rbd_ptr(dma_addr_t dma_addr)
  170. {
  171. return cpu_to_le32((u32)(dma_addr >> 8));
  172. }
  173. /**
  174. * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
  175. *
  176. * If there are slots in the RX queue that need to be restocked,
  177. * and we have free pre-allocated buffers, fill the ranks as much
  178. * as we can, pulling from rx_free.
  179. *
  180. * This moves the 'write' index forward to catch up with 'processed', and
  181. * also updates the memory address in the firmware to reference the new
  182. * target buffer.
  183. */
  184. static void iwlagn_rx_queue_restock(struct iwl_trans *trans)
  185. {
  186. struct iwl_trans_pcie *trans_pcie =
  187. IWL_TRANS_GET_PCIE_TRANS(trans);
  188. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  189. struct list_head *element;
  190. struct iwl_rx_mem_buffer *rxb;
  191. unsigned long flags;
  192. spin_lock_irqsave(&rxq->lock, flags);
  193. while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
  194. /* The overwritten rxb must be a used one */
  195. rxb = rxq->queue[rxq->write];
  196. BUG_ON(rxb && rxb->page);
  197. /* Get next free Rx buffer, remove from free list */
  198. element = rxq->rx_free.next;
  199. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  200. list_del(element);
  201. /* Point to Rx buffer via next RBD in circular buffer */
  202. rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(rxb->page_dma);
  203. rxq->queue[rxq->write] = rxb;
  204. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  205. rxq->free_count--;
  206. }
  207. spin_unlock_irqrestore(&rxq->lock, flags);
  208. /* If the pre-allocated buffer pool is dropping low, schedule to
  209. * refill it */
  210. if (rxq->free_count <= RX_LOW_WATERMARK)
  211. schedule_work(&trans_pcie->rx_replenish);
  212. /* If we've added more space for the firmware to place data, tell it.
  213. * Increment device's write pointer in multiples of 8. */
  214. if (rxq->write_actual != (rxq->write & ~0x7)) {
  215. spin_lock_irqsave(&rxq->lock, flags);
  216. rxq->need_update = 1;
  217. spin_unlock_irqrestore(&rxq->lock, flags);
  218. iwl_rx_queue_update_write_ptr(trans, rxq);
  219. }
  220. }
  221. /**
  222. * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
  223. *
  224. * When moving to rx_free an SKB is allocated for the slot.
  225. *
  226. * Also restock the Rx queue via iwl_rx_queue_restock.
  227. * This is called as a scheduled work item (except for during initialization)
  228. */
  229. static void iwlagn_rx_allocate(struct iwl_trans *trans, gfp_t priority)
  230. {
  231. struct iwl_trans_pcie *trans_pcie =
  232. IWL_TRANS_GET_PCIE_TRANS(trans);
  233. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  234. struct list_head *element;
  235. struct iwl_rx_mem_buffer *rxb;
  236. struct page *page;
  237. unsigned long flags;
  238. gfp_t gfp_mask = priority;
  239. while (1) {
  240. spin_lock_irqsave(&rxq->lock, flags);
  241. if (list_empty(&rxq->rx_used)) {
  242. spin_unlock_irqrestore(&rxq->lock, flags);
  243. return;
  244. }
  245. spin_unlock_irqrestore(&rxq->lock, flags);
  246. if (rxq->free_count > RX_LOW_WATERMARK)
  247. gfp_mask |= __GFP_NOWARN;
  248. if (hw_params(trans).rx_page_order > 0)
  249. gfp_mask |= __GFP_COMP;
  250. /* Alloc a new receive buffer */
  251. page = alloc_pages(gfp_mask,
  252. hw_params(trans).rx_page_order);
  253. if (!page) {
  254. if (net_ratelimit())
  255. IWL_DEBUG_INFO(trans, "alloc_pages failed, "
  256. "order: %d\n",
  257. hw_params(trans).rx_page_order);
  258. if ((rxq->free_count <= RX_LOW_WATERMARK) &&
  259. net_ratelimit())
  260. IWL_CRIT(trans, "Failed to alloc_pages with %s."
  261. "Only %u free buffers remaining.\n",
  262. priority == GFP_ATOMIC ?
  263. "GFP_ATOMIC" : "GFP_KERNEL",
  264. rxq->free_count);
  265. /* We don't reschedule replenish work here -- we will
  266. * call the restock method and if it still needs
  267. * more buffers it will schedule replenish */
  268. return;
  269. }
  270. spin_lock_irqsave(&rxq->lock, flags);
  271. if (list_empty(&rxq->rx_used)) {
  272. spin_unlock_irqrestore(&rxq->lock, flags);
  273. __free_pages(page, hw_params(trans).rx_page_order);
  274. return;
  275. }
  276. element = rxq->rx_used.next;
  277. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  278. list_del(element);
  279. spin_unlock_irqrestore(&rxq->lock, flags);
  280. BUG_ON(rxb->page);
  281. rxb->page = page;
  282. /* Get physical address of the RB */
  283. rxb->page_dma = dma_map_page(trans->dev, page, 0,
  284. PAGE_SIZE << hw_params(trans).rx_page_order,
  285. DMA_FROM_DEVICE);
  286. /* dma address must be no more than 36 bits */
  287. BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
  288. /* and also 256 byte aligned! */
  289. BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
  290. spin_lock_irqsave(&rxq->lock, flags);
  291. list_add_tail(&rxb->list, &rxq->rx_free);
  292. rxq->free_count++;
  293. spin_unlock_irqrestore(&rxq->lock, flags);
  294. }
  295. }
  296. void iwlagn_rx_replenish(struct iwl_trans *trans)
  297. {
  298. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  299. unsigned long flags;
  300. iwlagn_rx_allocate(trans, GFP_KERNEL);
  301. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  302. iwlagn_rx_queue_restock(trans);
  303. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  304. }
  305. static void iwlagn_rx_replenish_now(struct iwl_trans *trans)
  306. {
  307. iwlagn_rx_allocate(trans, GFP_ATOMIC);
  308. iwlagn_rx_queue_restock(trans);
  309. }
  310. void iwl_bg_rx_replenish(struct work_struct *data)
  311. {
  312. struct iwl_trans_pcie *trans_pcie =
  313. container_of(data, struct iwl_trans_pcie, rx_replenish);
  314. iwlagn_rx_replenish(trans_pcie->trans);
  315. }
  316. static void iwl_rx_handle_rxbuf(struct iwl_trans *trans,
  317. struct iwl_rx_mem_buffer *rxb)
  318. {
  319. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  320. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  321. struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
  322. struct iwl_device_cmd *cmd;
  323. unsigned long flags;
  324. int len, err;
  325. u16 sequence;
  326. struct iwl_rx_cmd_buffer rxcb;
  327. struct iwl_rx_packet *pkt;
  328. bool reclaim;
  329. int index, cmd_index;
  330. if (WARN_ON(!rxb))
  331. return;
  332. dma_unmap_page(trans->dev, rxb->page_dma,
  333. PAGE_SIZE << hw_params(trans).rx_page_order,
  334. DMA_FROM_DEVICE);
  335. rxcb._page = rxb->page;
  336. pkt = rxb_addr(&rxcb);
  337. IWL_DEBUG_RX(trans, "%s, 0x%02x\n",
  338. get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  339. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  340. len += sizeof(u32); /* account for status word */
  341. trace_iwlwifi_dev_rx(trans->dev, pkt, len);
  342. /* Reclaim a command buffer only if this packet is a response
  343. * to a (driver-originated) command.
  344. * If the packet (e.g. Rx frame) originated from uCode,
  345. * there is no command buffer to reclaim.
  346. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  347. * but apparently a few don't get set; catch them here. */
  348. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
  349. if (reclaim) {
  350. int i;
  351. for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
  352. if (trans_pcie->no_reclaim_cmds[i] == pkt->hdr.cmd) {
  353. reclaim = false;
  354. break;
  355. }
  356. }
  357. }
  358. sequence = le16_to_cpu(pkt->hdr.sequence);
  359. index = SEQ_TO_INDEX(sequence);
  360. cmd_index = get_cmd_index(&txq->q, index);
  361. if (reclaim)
  362. cmd = txq->cmd[cmd_index];
  363. else
  364. cmd = NULL;
  365. err = iwl_op_mode_rx(trans->op_mode, &rxcb, cmd);
  366. /*
  367. * XXX: After here, we should always check rxcb._page
  368. * against NULL before touching it or its virtual
  369. * memory (pkt). Because some rx_handler might have
  370. * already taken or freed the pages.
  371. */
  372. if (reclaim) {
  373. /* Invoke any callbacks, transfer the buffer to caller,
  374. * and fire off the (possibly) blocking
  375. * iwl_trans_send_cmd()
  376. * as we reclaim the driver command queue */
  377. if (rxcb._page)
  378. iwl_tx_cmd_complete(trans, &rxcb, err);
  379. else
  380. IWL_WARN(trans, "Claim null rxb?\n");
  381. }
  382. /* page was stolen from us */
  383. if (rxcb._page == NULL)
  384. rxb->page = NULL;
  385. /* Reuse the page if possible. For notification packets and
  386. * SKBs that fail to Rx correctly, add them back into the
  387. * rx_free list for reuse later. */
  388. spin_lock_irqsave(&rxq->lock, flags);
  389. if (rxb->page != NULL) {
  390. rxb->page_dma =
  391. dma_map_page(trans->dev, rxb->page, 0,
  392. PAGE_SIZE << hw_params(trans).rx_page_order,
  393. DMA_FROM_DEVICE);
  394. list_add_tail(&rxb->list, &rxq->rx_free);
  395. rxq->free_count++;
  396. } else
  397. list_add_tail(&rxb->list, &rxq->rx_used);
  398. spin_unlock_irqrestore(&rxq->lock, flags);
  399. }
  400. /**
  401. * iwl_rx_handle - Main entry function for receiving responses from uCode
  402. *
  403. * Uses the priv->rx_handlers callback function array to invoke
  404. * the appropriate handlers, including command responses,
  405. * frame-received notifications, and other notifications.
  406. */
  407. static void iwl_rx_handle(struct iwl_trans *trans)
  408. {
  409. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  410. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  411. u32 r, i;
  412. u8 fill_rx = 0;
  413. u32 count = 8;
  414. int total_empty;
  415. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  416. * buffer that the driver may process (last buffer filled by ucode). */
  417. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  418. i = rxq->read;
  419. /* Rx interrupt, but nothing sent from uCode */
  420. if (i == r)
  421. IWL_DEBUG_RX(trans, "r = %d, i = %d\n", r, i);
  422. /* calculate total frames need to be restock after handling RX */
  423. total_empty = r - rxq->write_actual;
  424. if (total_empty < 0)
  425. total_empty += RX_QUEUE_SIZE;
  426. if (total_empty > (RX_QUEUE_SIZE / 2))
  427. fill_rx = 1;
  428. while (i != r) {
  429. struct iwl_rx_mem_buffer *rxb;
  430. rxb = rxq->queue[i];
  431. rxq->queue[i] = NULL;
  432. IWL_DEBUG_RX(trans, "rxbuf: r = %d, i = %d (%p)\n", rxb);
  433. iwl_rx_handle_rxbuf(trans, rxb);
  434. i = (i + 1) & RX_QUEUE_MASK;
  435. /* If there are a lot of unused frames,
  436. * restock the Rx queue so ucode wont assert. */
  437. if (fill_rx) {
  438. count++;
  439. if (count >= 8) {
  440. rxq->read = i;
  441. iwlagn_rx_replenish_now(trans);
  442. count = 0;
  443. }
  444. }
  445. }
  446. /* Backtrack one entry */
  447. rxq->read = i;
  448. if (fill_rx)
  449. iwlagn_rx_replenish_now(trans);
  450. else
  451. iwlagn_rx_queue_restock(trans);
  452. }
  453. static const char * const desc_lookup_text[] = {
  454. "OK",
  455. "FAIL",
  456. "BAD_PARAM",
  457. "BAD_CHECKSUM",
  458. "NMI_INTERRUPT_WDG",
  459. "SYSASSERT",
  460. "FATAL_ERROR",
  461. "BAD_COMMAND",
  462. "HW_ERROR_TUNE_LOCK",
  463. "HW_ERROR_TEMPERATURE",
  464. "ILLEGAL_CHAN_FREQ",
  465. "VCC_NOT_STABLE",
  466. "FH_ERROR",
  467. "NMI_INTERRUPT_HOST",
  468. "NMI_INTERRUPT_ACTION_PT",
  469. "NMI_INTERRUPT_UNKNOWN",
  470. "UCODE_VERSION_MISMATCH",
  471. "HW_ERROR_ABS_LOCK",
  472. "HW_ERROR_CAL_LOCK_FAIL",
  473. "NMI_INTERRUPT_INST_ACTION_PT",
  474. "NMI_INTERRUPT_DATA_ACTION_PT",
  475. "NMI_TRM_HW_ER",
  476. "NMI_INTERRUPT_TRM",
  477. "NMI_INTERRUPT_BREAK_POINT",
  478. "DEBUG_0",
  479. "DEBUG_1",
  480. "DEBUG_2",
  481. "DEBUG_3",
  482. };
  483. static struct { char *name; u8 num; } advanced_lookup[] = {
  484. { "NMI_INTERRUPT_WDG", 0x34 },
  485. { "SYSASSERT", 0x35 },
  486. { "UCODE_VERSION_MISMATCH", 0x37 },
  487. { "BAD_COMMAND", 0x38 },
  488. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  489. { "FATAL_ERROR", 0x3D },
  490. { "NMI_TRM_HW_ERR", 0x46 },
  491. { "NMI_INTERRUPT_TRM", 0x4C },
  492. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  493. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  494. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  495. { "NMI_INTERRUPT_HOST", 0x66 },
  496. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  497. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  498. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  499. { "ADVANCED_SYSASSERT", 0 },
  500. };
  501. static const char *desc_lookup(u32 num)
  502. {
  503. int i;
  504. int max = ARRAY_SIZE(desc_lookup_text);
  505. if (num < max)
  506. return desc_lookup_text[num];
  507. max = ARRAY_SIZE(advanced_lookup) - 1;
  508. for (i = 0; i < max; i++) {
  509. if (advanced_lookup[i].num == num)
  510. break;
  511. }
  512. return advanced_lookup[i].name;
  513. }
  514. #define ERROR_START_OFFSET (1 * sizeof(u32))
  515. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  516. static void iwl_dump_nic_error_log(struct iwl_trans *trans)
  517. {
  518. u32 base;
  519. struct iwl_error_event_table table;
  520. struct iwl_trans_pcie *trans_pcie =
  521. IWL_TRANS_GET_PCIE_TRANS(trans);
  522. base = trans->shrd->device_pointers.error_event_table;
  523. if (trans->shrd->ucode_type == IWL_UCODE_INIT) {
  524. if (!base)
  525. base = trans->shrd->fw->init_errlog_ptr;
  526. } else {
  527. if (!base)
  528. base = trans->shrd->fw->inst_errlog_ptr;
  529. }
  530. if (!iwlagn_hw_valid_rtc_data_addr(base)) {
  531. IWL_ERR(trans,
  532. "Not valid error log pointer 0x%08X for %s uCode\n",
  533. base,
  534. (trans->shrd->ucode_type == IWL_UCODE_INIT)
  535. ? "Init" : "RT");
  536. return;
  537. }
  538. iwl_read_targ_mem_words(trans, base, &table, sizeof(table));
  539. if (ERROR_START_OFFSET <= table.valid * ERROR_ELEM_SIZE) {
  540. IWL_ERR(trans, "Start IWL Error Log Dump:\n");
  541. IWL_ERR(trans, "Status: 0x%08lX, count: %d\n",
  542. trans->shrd->status, table.valid);
  543. }
  544. trans_pcie->isr_stats.err_code = table.error_id;
  545. trace_iwlwifi_dev_ucode_error(trans->dev, table.error_id, table.tsf_low,
  546. table.data1, table.data2, table.line,
  547. table.blink1, table.blink2, table.ilink1,
  548. table.ilink2, table.bcon_time, table.gp1,
  549. table.gp2, table.gp3, table.ucode_ver,
  550. table.hw_ver, table.brd_ver);
  551. IWL_ERR(trans, "0x%08X | %-28s\n", table.error_id,
  552. desc_lookup(table.error_id));
  553. IWL_ERR(trans, "0x%08X | uPc\n", table.pc);
  554. IWL_ERR(trans, "0x%08X | branchlink1\n", table.blink1);
  555. IWL_ERR(trans, "0x%08X | branchlink2\n", table.blink2);
  556. IWL_ERR(trans, "0x%08X | interruptlink1\n", table.ilink1);
  557. IWL_ERR(trans, "0x%08X | interruptlink2\n", table.ilink2);
  558. IWL_ERR(trans, "0x%08X | data1\n", table.data1);
  559. IWL_ERR(trans, "0x%08X | data2\n", table.data2);
  560. IWL_ERR(trans, "0x%08X | line\n", table.line);
  561. IWL_ERR(trans, "0x%08X | beacon time\n", table.bcon_time);
  562. IWL_ERR(trans, "0x%08X | tsf low\n", table.tsf_low);
  563. IWL_ERR(trans, "0x%08X | tsf hi\n", table.tsf_hi);
  564. IWL_ERR(trans, "0x%08X | time gp1\n", table.gp1);
  565. IWL_ERR(trans, "0x%08X | time gp2\n", table.gp2);
  566. IWL_ERR(trans, "0x%08X | time gp3\n", table.gp3);
  567. IWL_ERR(trans, "0x%08X | uCode version\n", table.ucode_ver);
  568. IWL_ERR(trans, "0x%08X | hw version\n", table.hw_ver);
  569. IWL_ERR(trans, "0x%08X | board version\n", table.brd_ver);
  570. IWL_ERR(trans, "0x%08X | hcmd\n", table.hcmd);
  571. IWL_ERR(trans, "0x%08X | isr0\n", table.isr0);
  572. IWL_ERR(trans, "0x%08X | isr1\n", table.isr1);
  573. IWL_ERR(trans, "0x%08X | isr2\n", table.isr2);
  574. IWL_ERR(trans, "0x%08X | isr3\n", table.isr3);
  575. IWL_ERR(trans, "0x%08X | isr4\n", table.isr4);
  576. IWL_ERR(trans, "0x%08X | isr_pref\n", table.isr_pref);
  577. IWL_ERR(trans, "0x%08X | wait_event\n", table.wait_event);
  578. IWL_ERR(trans, "0x%08X | l2p_control\n", table.l2p_control);
  579. IWL_ERR(trans, "0x%08X | l2p_duration\n", table.l2p_duration);
  580. IWL_ERR(trans, "0x%08X | l2p_mhvalid\n", table.l2p_mhvalid);
  581. IWL_ERR(trans, "0x%08X | l2p_addr_match\n", table.l2p_addr_match);
  582. IWL_ERR(trans, "0x%08X | lmpm_pmg_sel\n", table.lmpm_pmg_sel);
  583. IWL_ERR(trans, "0x%08X | timestamp\n", table.u_timestamp);
  584. IWL_ERR(trans, "0x%08X | flow_handler\n", table.flow_handler);
  585. }
  586. /**
  587. * iwl_irq_handle_error - called for HW or SW error interrupt from card
  588. */
  589. static void iwl_irq_handle_error(struct iwl_trans *trans)
  590. {
  591. /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
  592. if (cfg(trans)->internal_wimax_coex &&
  593. (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
  594. APMS_CLK_VAL_MRB_FUNC_MODE) ||
  595. (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
  596. APMG_PS_CTRL_VAL_RESET_REQ))) {
  597. /*
  598. * Keep the restart process from trying to send host
  599. * commands by clearing the ready bit.
  600. */
  601. clear_bit(STATUS_READY, &trans->shrd->status);
  602. clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  603. wake_up(&trans->wait_command_queue);
  604. IWL_ERR(trans, "RF is used by WiMAX\n");
  605. return;
  606. }
  607. IWL_ERR(trans, "Loaded firmware version: %s\n",
  608. trans->shrd->fw->fw_version);
  609. iwl_dump_nic_error_log(trans);
  610. iwl_dump_csr(trans);
  611. iwl_dump_fh(trans, NULL, false);
  612. iwl_dump_nic_event_log(trans, false, NULL, false);
  613. iwl_op_mode_nic_error(trans->op_mode);
  614. }
  615. #define EVENT_START_OFFSET (4 * sizeof(u32))
  616. /**
  617. * iwl_print_event_log - Dump error event log to syslog
  618. *
  619. */
  620. static int iwl_print_event_log(struct iwl_trans *trans, u32 start_idx,
  621. u32 num_events, u32 mode,
  622. int pos, char **buf, size_t bufsz)
  623. {
  624. u32 i;
  625. u32 base; /* SRAM byte address of event log header */
  626. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  627. u32 ptr; /* SRAM byte address of log data */
  628. u32 ev, time, data; /* event log data */
  629. unsigned long reg_flags;
  630. if (num_events == 0)
  631. return pos;
  632. base = trans->shrd->device_pointers.log_event_table;
  633. if (trans->shrd->ucode_type == IWL_UCODE_INIT) {
  634. if (!base)
  635. base = trans->shrd->fw->init_evtlog_ptr;
  636. } else {
  637. if (!base)
  638. base = trans->shrd->fw->inst_evtlog_ptr;
  639. }
  640. if (mode == 0)
  641. event_size = 2 * sizeof(u32);
  642. else
  643. event_size = 3 * sizeof(u32);
  644. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  645. /* Make sure device is powered up for SRAM reads */
  646. spin_lock_irqsave(&trans->reg_lock, reg_flags);
  647. if (unlikely(!iwl_grab_nic_access(trans)))
  648. goto out_unlock;
  649. /* Set starting address; reads will auto-increment */
  650. iwl_write32(trans, HBUS_TARG_MEM_RADDR, ptr);
  651. /* "time" is actually "data" for mode 0 (no timestamp).
  652. * place event id # at far right for easier visual parsing. */
  653. for (i = 0; i < num_events; i++) {
  654. ev = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
  655. time = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
  656. if (mode == 0) {
  657. /* data, ev */
  658. if (bufsz) {
  659. pos += scnprintf(*buf + pos, bufsz - pos,
  660. "EVT_LOG:0x%08x:%04u\n",
  661. time, ev);
  662. } else {
  663. trace_iwlwifi_dev_ucode_event(trans->dev, 0,
  664. time, ev);
  665. IWL_ERR(trans, "EVT_LOG:0x%08x:%04u\n",
  666. time, ev);
  667. }
  668. } else {
  669. data = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
  670. if (bufsz) {
  671. pos += scnprintf(*buf + pos, bufsz - pos,
  672. "EVT_LOGT:%010u:0x%08x:%04u\n",
  673. time, data, ev);
  674. } else {
  675. IWL_ERR(trans, "EVT_LOGT:%010u:0x%08x:%04u\n",
  676. time, data, ev);
  677. trace_iwlwifi_dev_ucode_event(trans->dev, time,
  678. data, ev);
  679. }
  680. }
  681. }
  682. /* Allow device to power down */
  683. iwl_release_nic_access(trans);
  684. out_unlock:
  685. spin_unlock_irqrestore(&trans->reg_lock, reg_flags);
  686. return pos;
  687. }
  688. /**
  689. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  690. */
  691. static int iwl_print_last_event_logs(struct iwl_trans *trans, u32 capacity,
  692. u32 num_wraps, u32 next_entry,
  693. u32 size, u32 mode,
  694. int pos, char **buf, size_t bufsz)
  695. {
  696. /*
  697. * display the newest DEFAULT_LOG_ENTRIES entries
  698. * i.e the entries just before the next ont that uCode would fill.
  699. */
  700. if (num_wraps) {
  701. if (next_entry < size) {
  702. pos = iwl_print_event_log(trans,
  703. capacity - (size - next_entry),
  704. size - next_entry, mode,
  705. pos, buf, bufsz);
  706. pos = iwl_print_event_log(trans, 0,
  707. next_entry, mode,
  708. pos, buf, bufsz);
  709. } else
  710. pos = iwl_print_event_log(trans, next_entry - size,
  711. size, mode, pos, buf, bufsz);
  712. } else {
  713. if (next_entry < size) {
  714. pos = iwl_print_event_log(trans, 0, next_entry,
  715. mode, pos, buf, bufsz);
  716. } else {
  717. pos = iwl_print_event_log(trans, next_entry - size,
  718. size, mode, pos, buf, bufsz);
  719. }
  720. }
  721. return pos;
  722. }
  723. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  724. int iwl_dump_nic_event_log(struct iwl_trans *trans, bool full_log,
  725. char **buf, bool display)
  726. {
  727. u32 base; /* SRAM byte address of event log header */
  728. u32 capacity; /* event log capacity in # entries */
  729. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  730. u32 num_wraps; /* # times uCode wrapped to top of log */
  731. u32 next_entry; /* index of next entry to be written by uCode */
  732. u32 size; /* # entries that we'll print */
  733. u32 logsize;
  734. int pos = 0;
  735. size_t bufsz = 0;
  736. base = trans->shrd->device_pointers.log_event_table;
  737. if (trans->shrd->ucode_type == IWL_UCODE_INIT) {
  738. logsize = trans->shrd->fw->init_evtlog_size;
  739. if (!base)
  740. base = trans->shrd->fw->init_evtlog_ptr;
  741. } else {
  742. logsize = trans->shrd->fw->inst_evtlog_size;
  743. if (!base)
  744. base = trans->shrd->fw->inst_evtlog_ptr;
  745. }
  746. if (!iwlagn_hw_valid_rtc_data_addr(base)) {
  747. IWL_ERR(trans,
  748. "Invalid event log pointer 0x%08X for %s uCode\n",
  749. base,
  750. (trans->shrd->ucode_type == IWL_UCODE_INIT)
  751. ? "Init" : "RT");
  752. return -EINVAL;
  753. }
  754. /* event log header */
  755. capacity = iwl_read_targ_mem(trans, base);
  756. mode = iwl_read_targ_mem(trans, base + (1 * sizeof(u32)));
  757. num_wraps = iwl_read_targ_mem(trans, base + (2 * sizeof(u32)));
  758. next_entry = iwl_read_targ_mem(trans, base + (3 * sizeof(u32)));
  759. if (capacity > logsize) {
  760. IWL_ERR(trans, "Log capacity %d is bogus, limit to %d "
  761. "entries\n", capacity, logsize);
  762. capacity = logsize;
  763. }
  764. if (next_entry > logsize) {
  765. IWL_ERR(trans, "Log write index %d is bogus, limit to %d\n",
  766. next_entry, logsize);
  767. next_entry = logsize;
  768. }
  769. size = num_wraps ? capacity : next_entry;
  770. /* bail out if nothing in log */
  771. if (size == 0) {
  772. IWL_ERR(trans, "Start IWL Event Log Dump: nothing in log\n");
  773. return pos;
  774. }
  775. #ifdef CONFIG_IWLWIFI_DEBUG
  776. if (!(iwl_have_debug_level(IWL_DL_FW_ERRORS)) && !full_log)
  777. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  778. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  779. #else
  780. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  781. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  782. #endif
  783. IWL_ERR(trans, "Start IWL Event Log Dump: display last %u entries\n",
  784. size);
  785. #ifdef CONFIG_IWLWIFI_DEBUG
  786. if (display) {
  787. if (full_log)
  788. bufsz = capacity * 48;
  789. else
  790. bufsz = size * 48;
  791. *buf = kmalloc(bufsz, GFP_KERNEL);
  792. if (!*buf)
  793. return -ENOMEM;
  794. }
  795. if (iwl_have_debug_level(IWL_DL_FW_ERRORS) || full_log) {
  796. /*
  797. * if uCode has wrapped back to top of log,
  798. * start at the oldest entry,
  799. * i.e the next one that uCode would fill.
  800. */
  801. if (num_wraps)
  802. pos = iwl_print_event_log(trans, next_entry,
  803. capacity - next_entry, mode,
  804. pos, buf, bufsz);
  805. /* (then/else) start at top of log */
  806. pos = iwl_print_event_log(trans, 0,
  807. next_entry, mode, pos, buf, bufsz);
  808. } else
  809. pos = iwl_print_last_event_logs(trans, capacity, num_wraps,
  810. next_entry, size, mode,
  811. pos, buf, bufsz);
  812. #else
  813. pos = iwl_print_last_event_logs(trans, capacity, num_wraps,
  814. next_entry, size, mode,
  815. pos, buf, bufsz);
  816. #endif
  817. return pos;
  818. }
  819. /* tasklet for iwlagn interrupt */
  820. void iwl_irq_tasklet(struct iwl_trans *trans)
  821. {
  822. u32 inta = 0;
  823. u32 handled = 0;
  824. unsigned long flags;
  825. u32 i;
  826. #ifdef CONFIG_IWLWIFI_DEBUG
  827. u32 inta_mask;
  828. #endif
  829. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  830. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  831. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  832. /* Ack/clear/reset pending uCode interrupts.
  833. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  834. */
  835. /* There is a hardware bug in the interrupt mask function that some
  836. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  837. * they are disabled in the CSR_INT_MASK register. Furthermore the
  838. * ICT interrupt handling mechanism has another bug that might cause
  839. * these unmasked interrupts fail to be detected. We workaround the
  840. * hardware bugs here by ACKing all the possible interrupts so that
  841. * interrupt coalescing can still be achieved.
  842. */
  843. iwl_write32(trans, CSR_INT,
  844. trans_pcie->inta | ~trans_pcie->inta_mask);
  845. inta = trans_pcie->inta;
  846. #ifdef CONFIG_IWLWIFI_DEBUG
  847. if (iwl_have_debug_level(IWL_DL_ISR)) {
  848. /* just for debug */
  849. inta_mask = iwl_read32(trans, CSR_INT_MASK);
  850. IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n ",
  851. inta, inta_mask);
  852. }
  853. #endif
  854. /* saved interrupt in inta variable now we can reset trans_pcie->inta */
  855. trans_pcie->inta = 0;
  856. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  857. /* Now service all interrupt bits discovered above. */
  858. if (inta & CSR_INT_BIT_HW_ERR) {
  859. IWL_ERR(trans, "Hardware error detected. Restarting.\n");
  860. /* Tell the device to stop sending interrupts */
  861. iwl_disable_interrupts(trans);
  862. isr_stats->hw++;
  863. iwl_irq_handle_error(trans);
  864. handled |= CSR_INT_BIT_HW_ERR;
  865. return;
  866. }
  867. #ifdef CONFIG_IWLWIFI_DEBUG
  868. if (iwl_have_debug_level(IWL_DL_ISR)) {
  869. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  870. if (inta & CSR_INT_BIT_SCD) {
  871. IWL_DEBUG_ISR(trans, "Scheduler finished to transmit "
  872. "the frame/frames.\n");
  873. isr_stats->sch++;
  874. }
  875. /* Alive notification via Rx interrupt will do the real work */
  876. if (inta & CSR_INT_BIT_ALIVE) {
  877. IWL_DEBUG_ISR(trans, "Alive interrupt\n");
  878. isr_stats->alive++;
  879. }
  880. }
  881. #endif
  882. /* Safely ignore these bits for debug checks below */
  883. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  884. /* HW RF KILL switch toggled */
  885. if (inta & CSR_INT_BIT_RF_KILL) {
  886. bool hw_rfkill;
  887. hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
  888. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
  889. IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
  890. hw_rfkill ? "disable radio" : "enable radio");
  891. isr_stats->rfkill++;
  892. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  893. handled |= CSR_INT_BIT_RF_KILL;
  894. }
  895. /* Chip got too hot and stopped itself */
  896. if (inta & CSR_INT_BIT_CT_KILL) {
  897. IWL_ERR(trans, "Microcode CT kill error detected.\n");
  898. isr_stats->ctkill++;
  899. handled |= CSR_INT_BIT_CT_KILL;
  900. }
  901. /* Error detected by uCode */
  902. if (inta & CSR_INT_BIT_SW_ERR) {
  903. IWL_ERR(trans, "Microcode SW error detected. "
  904. " Restarting 0x%X.\n", inta);
  905. isr_stats->sw++;
  906. iwl_irq_handle_error(trans);
  907. handled |= CSR_INT_BIT_SW_ERR;
  908. }
  909. /* uCode wakes up after power-down sleep */
  910. if (inta & CSR_INT_BIT_WAKEUP) {
  911. IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
  912. iwl_rx_queue_update_write_ptr(trans, &trans_pcie->rxq);
  913. for (i = 0; i < cfg(trans)->base_params->num_of_queues; i++)
  914. iwl_txq_update_write_ptr(trans,
  915. &trans_pcie->txq[i]);
  916. isr_stats->wakeup++;
  917. handled |= CSR_INT_BIT_WAKEUP;
  918. }
  919. /* All uCode command responses, including Tx command responses,
  920. * Rx "responses" (frame-received notification), and other
  921. * notifications from uCode come through here*/
  922. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  923. CSR_INT_BIT_RX_PERIODIC)) {
  924. IWL_DEBUG_ISR(trans, "Rx interrupt\n");
  925. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  926. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  927. iwl_write32(trans, CSR_FH_INT_STATUS,
  928. CSR_FH_INT_RX_MASK);
  929. }
  930. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  931. handled |= CSR_INT_BIT_RX_PERIODIC;
  932. iwl_write32(trans,
  933. CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  934. }
  935. /* Sending RX interrupt require many steps to be done in the
  936. * the device:
  937. * 1- write interrupt to current index in ICT table.
  938. * 2- dma RX frame.
  939. * 3- update RX shared data to indicate last write index.
  940. * 4- send interrupt.
  941. * This could lead to RX race, driver could receive RX interrupt
  942. * but the shared data changes does not reflect this;
  943. * periodic interrupt will detect any dangling Rx activity.
  944. */
  945. /* Disable periodic interrupt; we use it as just a one-shot. */
  946. iwl_write8(trans, CSR_INT_PERIODIC_REG,
  947. CSR_INT_PERIODIC_DIS);
  948. #ifdef CONFIG_IWLWIFI_IDI
  949. iwl_amfh_rx_handler();
  950. #else
  951. iwl_rx_handle(trans);
  952. #endif
  953. /*
  954. * Enable periodic interrupt in 8 msec only if we received
  955. * real RX interrupt (instead of just periodic int), to catch
  956. * any dangling Rx interrupt. If it was just the periodic
  957. * interrupt, there was no dangling Rx activity, and no need
  958. * to extend the periodic interrupt; one-shot is enough.
  959. */
  960. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  961. iwl_write8(trans, CSR_INT_PERIODIC_REG,
  962. CSR_INT_PERIODIC_ENA);
  963. isr_stats->rx++;
  964. }
  965. /* This "Tx" DMA channel is used only for loading uCode */
  966. if (inta & CSR_INT_BIT_FH_TX) {
  967. iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
  968. IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
  969. isr_stats->tx++;
  970. handled |= CSR_INT_BIT_FH_TX;
  971. /* Wake up uCode load routine, now that load is complete */
  972. trans_pcie->ucode_write_complete = true;
  973. wake_up(&trans_pcie->ucode_write_waitq);
  974. }
  975. if (inta & ~handled) {
  976. IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  977. isr_stats->unhandled++;
  978. }
  979. if (inta & ~(trans_pcie->inta_mask)) {
  980. IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
  981. inta & ~trans_pcie->inta_mask);
  982. }
  983. /* Re-enable all interrupts */
  984. /* only Re-enable if disabled by irq */
  985. if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status))
  986. iwl_enable_interrupts(trans);
  987. /* Re-enable RF_KILL if it occurred */
  988. else if (handled & CSR_INT_BIT_RF_KILL)
  989. iwl_enable_rfkill_int(trans);
  990. }
  991. /******************************************************************************
  992. *
  993. * ICT functions
  994. *
  995. ******************************************************************************/
  996. /* a device (PCI-E) page is 4096 bytes long */
  997. #define ICT_SHIFT 12
  998. #define ICT_SIZE (1 << ICT_SHIFT)
  999. #define ICT_COUNT (ICT_SIZE / sizeof(u32))
  1000. /* Free dram table */
  1001. void iwl_free_isr_ict(struct iwl_trans *trans)
  1002. {
  1003. struct iwl_trans_pcie *trans_pcie =
  1004. IWL_TRANS_GET_PCIE_TRANS(trans);
  1005. if (trans_pcie->ict_tbl) {
  1006. dma_free_coherent(trans->dev, ICT_SIZE,
  1007. trans_pcie->ict_tbl,
  1008. trans_pcie->ict_tbl_dma);
  1009. trans_pcie->ict_tbl = NULL;
  1010. trans_pcie->ict_tbl_dma = 0;
  1011. }
  1012. }
  1013. /*
  1014. * allocate dram shared table, it is an aligned memory
  1015. * block of ICT_SIZE.
  1016. * also reset all data related to ICT table interrupt.
  1017. */
  1018. int iwl_alloc_isr_ict(struct iwl_trans *trans)
  1019. {
  1020. struct iwl_trans_pcie *trans_pcie =
  1021. IWL_TRANS_GET_PCIE_TRANS(trans);
  1022. trans_pcie->ict_tbl =
  1023. dma_alloc_coherent(trans->dev, ICT_SIZE,
  1024. &trans_pcie->ict_tbl_dma,
  1025. GFP_KERNEL);
  1026. if (!trans_pcie->ict_tbl)
  1027. return -ENOMEM;
  1028. /* just an API sanity check ... it is guaranteed to be aligned */
  1029. if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
  1030. iwl_free_isr_ict(trans);
  1031. return -EINVAL;
  1032. }
  1033. IWL_DEBUG_ISR(trans, "ict dma addr %Lx\n",
  1034. (unsigned long long)trans_pcie->ict_tbl_dma);
  1035. IWL_DEBUG_ISR(trans, "ict vir addr %p\n", trans_pcie->ict_tbl);
  1036. /* reset table and index to all 0 */
  1037. memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
  1038. trans_pcie->ict_index = 0;
  1039. /* add periodic RX interrupt */
  1040. trans_pcie->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
  1041. return 0;
  1042. }
  1043. /* Device is going up inform it about using ICT interrupt table,
  1044. * also we need to tell the driver to start using ICT interrupt.
  1045. */
  1046. void iwl_reset_ict(struct iwl_trans *trans)
  1047. {
  1048. u32 val;
  1049. unsigned long flags;
  1050. struct iwl_trans_pcie *trans_pcie =
  1051. IWL_TRANS_GET_PCIE_TRANS(trans);
  1052. if (!trans_pcie->ict_tbl)
  1053. return;
  1054. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  1055. iwl_disable_interrupts(trans);
  1056. memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
  1057. val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
  1058. val |= CSR_DRAM_INT_TBL_ENABLE;
  1059. val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
  1060. IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
  1061. iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
  1062. trans_pcie->use_ict = true;
  1063. trans_pcie->ict_index = 0;
  1064. iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
  1065. iwl_enable_interrupts(trans);
  1066. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  1067. }
  1068. /* Device is going down disable ict interrupt usage */
  1069. void iwl_disable_ict(struct iwl_trans *trans)
  1070. {
  1071. struct iwl_trans_pcie *trans_pcie =
  1072. IWL_TRANS_GET_PCIE_TRANS(trans);
  1073. unsigned long flags;
  1074. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  1075. trans_pcie->use_ict = false;
  1076. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  1077. }
  1078. static irqreturn_t iwl_isr(int irq, void *data)
  1079. {
  1080. struct iwl_trans *trans = data;
  1081. struct iwl_trans_pcie *trans_pcie;
  1082. u32 inta, inta_mask;
  1083. unsigned long flags;
  1084. #ifdef CONFIG_IWLWIFI_DEBUG
  1085. u32 inta_fh;
  1086. #endif
  1087. if (!trans)
  1088. return IRQ_NONE;
  1089. trace_iwlwifi_dev_irq(trans->dev);
  1090. trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1091. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  1092. /* Disable (but don't clear!) interrupts here to avoid
  1093. * back-to-back ISRs and sporadic interrupts from our NIC.
  1094. * If we have something to service, the tasklet will re-enable ints.
  1095. * If we *don't* have something, we'll re-enable before leaving here. */
  1096. inta_mask = iwl_read32(trans, CSR_INT_MASK); /* just for debug */
  1097. iwl_write32(trans, CSR_INT_MASK, 0x00000000);
  1098. /* Discover which interrupts are active/pending */
  1099. inta = iwl_read32(trans, CSR_INT);
  1100. /* Ignore interrupt if there's nothing in NIC to service.
  1101. * This may be due to IRQ shared with another device,
  1102. * or due to sporadic interrupts thrown from our NIC. */
  1103. if (!inta) {
  1104. IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
  1105. goto none;
  1106. }
  1107. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1108. /* Hardware disappeared. It might have already raised
  1109. * an interrupt */
  1110. IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1111. goto unplugged;
  1112. }
  1113. #ifdef CONFIG_IWLWIFI_DEBUG
  1114. if (iwl_have_debug_level(IWL_DL_ISR)) {
  1115. inta_fh = iwl_read32(trans, CSR_FH_INT_STATUS);
  1116. IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x, "
  1117. "fh 0x%08x\n", inta, inta_mask, inta_fh);
  1118. }
  1119. #endif
  1120. trans_pcie->inta |= inta;
  1121. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1122. if (likely(inta))
  1123. tasklet_schedule(&trans_pcie->irq_tasklet);
  1124. else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
  1125. !trans_pcie->inta)
  1126. iwl_enable_interrupts(trans);
  1127. unplugged:
  1128. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  1129. return IRQ_HANDLED;
  1130. none:
  1131. /* re-enable interrupts here since we don't have anything to service. */
  1132. /* only Re-enable if disabled by irq and no schedules tasklet. */
  1133. if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
  1134. !trans_pcie->inta)
  1135. iwl_enable_interrupts(trans);
  1136. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  1137. return IRQ_NONE;
  1138. }
  1139. /* interrupt handler using ict table, with this interrupt driver will
  1140. * stop using INTA register to get device's interrupt, reading this register
  1141. * is expensive, device will write interrupts in ICT dram table, increment
  1142. * index then will fire interrupt to driver, driver will OR all ICT table
  1143. * entries from current index up to table entry with 0 value. the result is
  1144. * the interrupt we need to service, driver will set the entries back to 0 and
  1145. * set index.
  1146. */
  1147. irqreturn_t iwl_isr_ict(int irq, void *data)
  1148. {
  1149. struct iwl_trans *trans = data;
  1150. struct iwl_trans_pcie *trans_pcie;
  1151. u32 inta, inta_mask;
  1152. u32 val = 0;
  1153. u32 read;
  1154. unsigned long flags;
  1155. if (!trans)
  1156. return IRQ_NONE;
  1157. trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1158. /* dram interrupt table not set yet,
  1159. * use legacy interrupt.
  1160. */
  1161. if (!trans_pcie->use_ict)
  1162. return iwl_isr(irq, data);
  1163. trace_iwlwifi_dev_irq(trans->dev);
  1164. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  1165. /* Disable (but don't clear!) interrupts here to avoid
  1166. * back-to-back ISRs and sporadic interrupts from our NIC.
  1167. * If we have something to service, the tasklet will re-enable ints.
  1168. * If we *don't* have something, we'll re-enable before leaving here.
  1169. */
  1170. inta_mask = iwl_read32(trans, CSR_INT_MASK); /* just for debug */
  1171. iwl_write32(trans, CSR_INT_MASK, 0x00000000);
  1172. /* Ignore interrupt if there's nothing in NIC to service.
  1173. * This may be due to IRQ shared with another device,
  1174. * or due to sporadic interrupts thrown from our NIC. */
  1175. read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
  1176. trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
  1177. if (!read) {
  1178. IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
  1179. goto none;
  1180. }
  1181. /*
  1182. * Collect all entries up to the first 0, starting from ict_index;
  1183. * note we already read at ict_index.
  1184. */
  1185. do {
  1186. val |= read;
  1187. IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
  1188. trans_pcie->ict_index, read);
  1189. trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
  1190. trans_pcie->ict_index =
  1191. iwl_queue_inc_wrap(trans_pcie->ict_index, ICT_COUNT);
  1192. read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
  1193. trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
  1194. read);
  1195. } while (read);
  1196. /* We should not get this value, just ignore it. */
  1197. if (val == 0xffffffff)
  1198. val = 0;
  1199. /*
  1200. * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
  1201. * (bit 15 before shifting it to 31) to clear when using interrupt
  1202. * coalescing. fortunately, bits 18 and 19 stay set when this happens
  1203. * so we use them to decide on the real state of the Rx bit.
  1204. * In order words, bit 15 is set if bit 18 or bit 19 are set.
  1205. */
  1206. if (val & 0xC0000)
  1207. val |= 0x8000;
  1208. inta = (0xff & val) | ((0xff00 & val) << 16);
  1209. IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
  1210. inta, inta_mask, val);
  1211. inta &= trans_pcie->inta_mask;
  1212. trans_pcie->inta |= inta;
  1213. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1214. if (likely(inta))
  1215. tasklet_schedule(&trans_pcie->irq_tasklet);
  1216. else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
  1217. !trans_pcie->inta) {
  1218. /* Allow interrupt if was disabled by this handler and
  1219. * no tasklet was schedules, We should not enable interrupt,
  1220. * tasklet will enable it.
  1221. */
  1222. iwl_enable_interrupts(trans);
  1223. }
  1224. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  1225. return IRQ_HANDLED;
  1226. none:
  1227. /* re-enable interrupts here since we don't have anything to service.
  1228. * only Re-enable if disabled by irq.
  1229. */
  1230. if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
  1231. !trans_pcie->inta)
  1232. iwl_enable_interrupts(trans);
  1233. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  1234. return IRQ_NONE;
  1235. }