iwl-trans-pcie-int.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #ifndef __iwl_trans_int_pcie_h__
  30. #define __iwl_trans_int_pcie_h__
  31. #include <linux/spinlock.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/wait.h>
  35. #include <linux/pci.h>
  36. #include "iwl-fh.h"
  37. #include "iwl-csr.h"
  38. #include "iwl-shared.h"
  39. #include "iwl-trans.h"
  40. #include "iwl-debug.h"
  41. #include "iwl-io.h"
  42. #include "iwl-op-mode.h"
  43. struct iwl_tx_queue;
  44. struct iwl_queue;
  45. struct iwl_host_cmd;
  46. /*This file includes the declaration that are internal to the
  47. * trans_pcie layer */
  48. struct iwl_rx_mem_buffer {
  49. dma_addr_t page_dma;
  50. struct page *page;
  51. struct list_head list;
  52. };
  53. /**
  54. * struct isr_statistics - interrupt statistics
  55. *
  56. */
  57. struct isr_statistics {
  58. u32 hw;
  59. u32 sw;
  60. u32 err_code;
  61. u32 sch;
  62. u32 alive;
  63. u32 rfkill;
  64. u32 ctkill;
  65. u32 wakeup;
  66. u32 rx;
  67. u32 tx;
  68. u32 unhandled;
  69. };
  70. /**
  71. * struct iwl_rx_queue - Rx queue
  72. * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
  73. * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
  74. * @pool:
  75. * @queue:
  76. * @read: Shared index to newest available Rx buffer
  77. * @write: Shared index to oldest written Rx packet
  78. * @free_count: Number of pre-allocated buffers in rx_free
  79. * @write_actual:
  80. * @rx_free: list of free SKBs for use
  81. * @rx_used: List of Rx buffers with no SKB
  82. * @need_update: flag to indicate we need to update read/write index
  83. * @rb_stts: driver's pointer to receive buffer status
  84. * @rb_stts_dma: bus address of receive buffer status
  85. * @lock:
  86. *
  87. * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
  88. */
  89. struct iwl_rx_queue {
  90. __le32 *bd;
  91. dma_addr_t bd_dma;
  92. struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
  93. struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
  94. u32 read;
  95. u32 write;
  96. u32 free_count;
  97. u32 write_actual;
  98. struct list_head rx_free;
  99. struct list_head rx_used;
  100. int need_update;
  101. struct iwl_rb_status *rb_stts;
  102. dma_addr_t rb_stts_dma;
  103. spinlock_t lock;
  104. };
  105. struct iwl_dma_ptr {
  106. dma_addr_t dma;
  107. void *addr;
  108. size_t size;
  109. };
  110. /**
  111. * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
  112. * @index -- current index
  113. * @n_bd -- total number of entries in queue (must be power of 2)
  114. */
  115. static inline int iwl_queue_inc_wrap(int index, int n_bd)
  116. {
  117. return ++index & (n_bd - 1);
  118. }
  119. /**
  120. * iwl_queue_dec_wrap - decrement queue index, wrap back to end
  121. * @index -- current index
  122. * @n_bd -- total number of entries in queue (must be power of 2)
  123. */
  124. static inline int iwl_queue_dec_wrap(int index, int n_bd)
  125. {
  126. return --index & (n_bd - 1);
  127. }
  128. /*
  129. * This queue number is required for proper operation
  130. * because the ucode will stop/start the scheduler as
  131. * required.
  132. */
  133. #define IWL_IPAN_MCAST_QUEUE 8
  134. struct iwl_cmd_meta {
  135. /* only for SYNC commands, iff the reply skb is wanted */
  136. struct iwl_host_cmd *source;
  137. u32 flags;
  138. DEFINE_DMA_UNMAP_ADDR(mapping);
  139. DEFINE_DMA_UNMAP_LEN(len);
  140. };
  141. /*
  142. * Generic queue structure
  143. *
  144. * Contains common data for Rx and Tx queues.
  145. *
  146. * Note the difference between n_bd and n_window: the hardware
  147. * always assumes 256 descriptors, so n_bd is always 256 (unless
  148. * there might be HW changes in the future). For the normal TX
  149. * queues, n_window, which is the size of the software queue data
  150. * is also 256; however, for the command queue, n_window is only
  151. * 32 since we don't need so many commands pending. Since the HW
  152. * still uses 256 BDs for DMA though, n_bd stays 256. As a result,
  153. * the software buffers (in the variables @meta, @txb in struct
  154. * iwl_tx_queue) only have 32 entries, while the HW buffers (@tfds
  155. * in the same struct) have 256.
  156. * This means that we end up with the following:
  157. * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
  158. * SW entries: | 0 | ... | 31 |
  159. * where N is a number between 0 and 7. This means that the SW
  160. * data is a window overlayed over the HW queue.
  161. */
  162. struct iwl_queue {
  163. int n_bd; /* number of BDs in this queue */
  164. int write_ptr; /* 1-st empty entry (index) host_w*/
  165. int read_ptr; /* last used entry (index) host_r*/
  166. /* use for monitoring and recovering the stuck queue */
  167. dma_addr_t dma_addr; /* physical addr for BD's */
  168. int n_window; /* safe queue window */
  169. u32 id;
  170. int low_mark; /* low watermark, resume queue if free
  171. * space more than this */
  172. int high_mark; /* high watermark, stop queue if free
  173. * space less than this */
  174. };
  175. /**
  176. * struct iwl_tx_queue - Tx Queue for DMA
  177. * @q: generic Rx/Tx queue descriptor
  178. * @bd: base of circular buffer of TFDs
  179. * @cmd: array of command/TX buffer pointers
  180. * @meta: array of meta data for each command/tx buffer
  181. * @dma_addr_cmd: physical address of cmd/tx buffer array
  182. * @txb: array of per-TFD driver data
  183. * lock: queue lock
  184. * @time_stamp: time (in jiffies) of last read_ptr change
  185. * @need_update: indicates need to update read/write index
  186. * @sched_retry: indicates queue is high-throughput aggregation (HT AGG) enabled
  187. * @sta_id: valid if sched_retry is set
  188. * @tid: valid if sched_retry is set
  189. *
  190. * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
  191. * descriptors) and required locking structures.
  192. */
  193. #define TFD_TX_CMD_SLOTS 256
  194. #define TFD_CMD_SLOTS 32
  195. struct iwl_tx_queue {
  196. struct iwl_queue q;
  197. struct iwl_tfd *tfds;
  198. struct iwl_device_cmd **cmd;
  199. struct iwl_cmd_meta *meta;
  200. struct sk_buff **skbs;
  201. spinlock_t lock;
  202. unsigned long time_stamp;
  203. u8 need_update;
  204. u8 sched_retry;
  205. u8 active;
  206. u8 swq_id;
  207. u16 sta_id;
  208. u16 tid;
  209. };
  210. /**
  211. * struct iwl_trans_pcie - PCIe transport specific data
  212. * @rxq: all the RX queue data
  213. * @rx_replenish: work that will be called when buffers need to be allocated
  214. * @trans: pointer to the generic transport area
  215. * @irq - the irq number for the device
  216. * @irq_requested: true when the irq has been requested
  217. * @scd_base_addr: scheduler sram base address in SRAM
  218. * @scd_bc_tbls: pointer to the byte count table of the scheduler
  219. * @kw: keep warm address
  220. * @ac_to_fifo: to what fifo is a specifc AC mapped ?
  221. * @ac_to_queue: to what tx queue is a specifc AC mapped ?
  222. * @mcast_queue:
  223. * @txq: Tx DMA processing queues
  224. * @txq_ctx_active_msk: what queue is active
  225. * queue_stopped: tracks what queue is stopped
  226. * queue_stop_count: tracks what SW queue is stopped
  227. * @pci_dev: basic pci-network driver stuff
  228. * @hw_base: pci hardware address support
  229. * @ucode_write_complete: indicates that the ucode has been copied.
  230. * @ucode_write_waitq: wait queue for uCode load
  231. * @status - transport specific status flags
  232. * @cmd_queue - command queue number
  233. */
  234. struct iwl_trans_pcie {
  235. struct iwl_rx_queue rxq;
  236. struct work_struct rx_replenish;
  237. struct iwl_trans *trans;
  238. /* INT ICT Table */
  239. __le32 *ict_tbl;
  240. dma_addr_t ict_tbl_dma;
  241. int ict_index;
  242. u32 inta;
  243. bool use_ict;
  244. bool irq_requested;
  245. struct tasklet_struct irq_tasklet;
  246. struct isr_statistics isr_stats;
  247. unsigned int irq;
  248. spinlock_t irq_lock;
  249. u32 inta_mask;
  250. u32 scd_base_addr;
  251. struct iwl_dma_ptr scd_bc_tbls;
  252. struct iwl_dma_ptr kw;
  253. const u8 *ac_to_fifo[NUM_IWL_RXON_CTX];
  254. const u8 *ac_to_queue[NUM_IWL_RXON_CTX];
  255. u8 mcast_queue[NUM_IWL_RXON_CTX];
  256. u8 agg_txq[IWLAGN_STATION_COUNT][IWL_MAX_TID_COUNT];
  257. struct iwl_tx_queue *txq;
  258. unsigned long txq_ctx_active_msk;
  259. #define IWL_MAX_HW_QUEUES 32
  260. unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
  261. atomic_t queue_stop_count[4];
  262. /* PCI bus related data */
  263. struct pci_dev *pci_dev;
  264. void __iomem *hw_base;
  265. bool ucode_write_complete;
  266. wait_queue_head_t ucode_write_waitq;
  267. unsigned long status;
  268. u8 cmd_queue;
  269. u8 n_no_reclaim_cmds;
  270. u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
  271. };
  272. #define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
  273. ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
  274. /*****************************************************
  275. * RX
  276. ******************************************************/
  277. void iwl_bg_rx_replenish(struct work_struct *data);
  278. void iwl_irq_tasklet(struct iwl_trans *trans);
  279. void iwlagn_rx_replenish(struct iwl_trans *trans);
  280. void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
  281. struct iwl_rx_queue *q);
  282. /*****************************************************
  283. * ICT
  284. ******************************************************/
  285. void iwl_reset_ict(struct iwl_trans *trans);
  286. void iwl_disable_ict(struct iwl_trans *trans);
  287. int iwl_alloc_isr_ict(struct iwl_trans *trans);
  288. void iwl_free_isr_ict(struct iwl_trans *trans);
  289. irqreturn_t iwl_isr_ict(int irq, void *data);
  290. /*****************************************************
  291. * TX / HCMD
  292. ******************************************************/
  293. void iwl_txq_update_write_ptr(struct iwl_trans *trans,
  294. struct iwl_tx_queue *txq);
  295. int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
  296. struct iwl_tx_queue *txq,
  297. dma_addr_t addr, u16 len, u8 reset);
  298. int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id);
  299. int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
  300. void iwl_tx_cmd_complete(struct iwl_trans *trans,
  301. struct iwl_rx_cmd_buffer *rxb, int handler_status);
  302. void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
  303. struct iwl_tx_queue *txq,
  304. u16 byte_cnt);
  305. int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans,
  306. int sta_id, int tid);
  307. void iwl_trans_set_wr_ptrs(struct iwl_trans *trans, int txq_id, u32 index);
  308. void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
  309. struct iwl_tx_queue *txq,
  310. int tx_fifo_id, int scd_retry);
  311. int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans, int sta_id, int tid);
  312. void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
  313. enum iwl_rxon_context_id ctx,
  314. int sta_id, int tid, int frame_limit, u16 ssn);
  315. void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
  316. int index, enum dma_data_direction dma_dir);
  317. int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
  318. struct sk_buff_head *skbs);
  319. int iwl_queue_space(const struct iwl_queue *q);
  320. /*****************************************************
  321. * Error handling
  322. ******************************************************/
  323. int iwl_dump_nic_event_log(struct iwl_trans *trans, bool full_log,
  324. char **buf, bool display);
  325. int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display);
  326. void iwl_dump_csr(struct iwl_trans *trans);
  327. /*****************************************************
  328. * Helpers
  329. ******************************************************/
  330. static inline void iwl_disable_interrupts(struct iwl_trans *trans)
  331. {
  332. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  333. clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
  334. /* disable interrupts from uCode/NIC to host */
  335. iwl_write32(trans, CSR_INT_MASK, 0x00000000);
  336. /* acknowledge/clear/reset any interrupts still pending
  337. * from uCode or flow handler (Rx/Tx DMA) */
  338. iwl_write32(trans, CSR_INT, 0xffffffff);
  339. iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
  340. IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
  341. }
  342. static inline void iwl_enable_interrupts(struct iwl_trans *trans)
  343. {
  344. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  345. IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
  346. set_bit(STATUS_INT_ENABLED, &trans_pcie->status);
  347. iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
  348. }
  349. static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
  350. {
  351. IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
  352. iwl_write32(trans, CSR_INT_MASK, CSR_INT_BIT_RF_KILL);
  353. }
  354. /*
  355. * we have 8 bits used like this:
  356. *
  357. * 7 6 5 4 3 2 1 0
  358. * | | | | | | | |
  359. * | | | | | | +-+-------- AC queue (0-3)
  360. * | | | | | |
  361. * | +-+-+-+-+------------ HW queue ID
  362. * |
  363. * +---------------------- unused
  364. */
  365. static inline void iwl_set_swq_id(struct iwl_tx_queue *txq, u8 ac, u8 hwq)
  366. {
  367. BUG_ON(ac > 3); /* only have 2 bits */
  368. BUG_ON(hwq > 31); /* only use 5 bits */
  369. txq->swq_id = (hwq << 2) | ac;
  370. }
  371. static inline u8 iwl_get_queue_ac(struct iwl_tx_queue *txq)
  372. {
  373. return txq->swq_id & 0x3;
  374. }
  375. static inline void iwl_wake_queue(struct iwl_trans *trans,
  376. struct iwl_tx_queue *txq)
  377. {
  378. u8 queue = txq->swq_id;
  379. u8 ac = queue & 3;
  380. u8 hwq = (queue >> 2) & 0x1f;
  381. struct iwl_trans_pcie *trans_pcie =
  382. IWL_TRANS_GET_PCIE_TRANS(trans);
  383. if (test_and_clear_bit(hwq, trans_pcie->queue_stopped)) {
  384. if (atomic_dec_return(&trans_pcie->queue_stop_count[ac]) <= 0) {
  385. iwl_op_mode_queue_not_full(trans->op_mode, ac);
  386. IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d ac %d",
  387. hwq, ac);
  388. } else {
  389. IWL_DEBUG_TX_QUEUES(trans,
  390. "Don't wake hwq %d ac %d stop count %d",
  391. hwq, ac,
  392. atomic_read(&trans_pcie->queue_stop_count[ac]));
  393. }
  394. }
  395. }
  396. static inline void iwl_stop_queue(struct iwl_trans *trans,
  397. struct iwl_tx_queue *txq)
  398. {
  399. u8 queue = txq->swq_id;
  400. u8 ac = queue & 3;
  401. u8 hwq = (queue >> 2) & 0x1f;
  402. struct iwl_trans_pcie *trans_pcie =
  403. IWL_TRANS_GET_PCIE_TRANS(trans);
  404. if (!test_and_set_bit(hwq, trans_pcie->queue_stopped)) {
  405. if (atomic_inc_return(&trans_pcie->queue_stop_count[ac]) > 0) {
  406. iwl_op_mode_queue_full(trans->op_mode, ac);
  407. IWL_DEBUG_TX_QUEUES(trans,
  408. "Stop hwq %d ac %d stop count %d",
  409. hwq, ac,
  410. atomic_read(&trans_pcie->queue_stop_count[ac]));
  411. } else {
  412. IWL_DEBUG_TX_QUEUES(trans,
  413. "Don't stop hwq %d ac %d stop count %d",
  414. hwq, ac,
  415. atomic_read(&trans_pcie->queue_stop_count[ac]));
  416. }
  417. } else {
  418. IWL_DEBUG_TX_QUEUES(trans, "stop hwq %d, but it is stopped",
  419. hwq);
  420. }
  421. }
  422. static inline void iwl_txq_ctx_activate(struct iwl_trans_pcie *trans_pcie,
  423. int txq_id)
  424. {
  425. set_bit(txq_id, &trans_pcie->txq_ctx_active_msk);
  426. }
  427. static inline void iwl_txq_ctx_deactivate(struct iwl_trans_pcie *trans_pcie,
  428. int txq_id)
  429. {
  430. clear_bit(txq_id, &trans_pcie->txq_ctx_active_msk);
  431. }
  432. static inline int iwl_queue_used(const struct iwl_queue *q, int i)
  433. {
  434. return q->write_ptr >= q->read_ptr ?
  435. (i >= q->read_ptr && i < q->write_ptr) :
  436. !(i < q->read_ptr && i >= q->write_ptr);
  437. }
  438. static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
  439. {
  440. return index & (q->n_window - 1);
  441. }
  442. #define IWL_TX_FIFO_BK 0 /* shared */
  443. #define IWL_TX_FIFO_BE 1
  444. #define IWL_TX_FIFO_VI 2 /* shared */
  445. #define IWL_TX_FIFO_VO 3
  446. #define IWL_TX_FIFO_BK_IPAN IWL_TX_FIFO_BK
  447. #define IWL_TX_FIFO_BE_IPAN 4
  448. #define IWL_TX_FIFO_VI_IPAN IWL_TX_FIFO_VI
  449. #define IWL_TX_FIFO_VO_IPAN 5
  450. /* re-uses the VO FIFO, uCode will properly flush/schedule */
  451. #define IWL_TX_FIFO_AUX 5
  452. #define IWL_TX_FIFO_UNUSED -1
  453. /* AUX (TX during scan dwell) queue */
  454. #define IWL_AUX_QUEUE 10
  455. #endif /* __iwl_trans_int_pcie_h__ */