4965-mac.c 184 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/firmware.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/if_arp.h>
  44. #include <net/mac80211.h>
  45. #include <asm/div64.h>
  46. #define DRV_NAME "iwl4965"
  47. #include "common.h"
  48. #include "4965.h"
  49. /******************************************************************************
  50. *
  51. * module boiler plate
  52. *
  53. ******************************************************************************/
  54. /*
  55. * module name, copyright, version, etc.
  56. */
  57. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi 4965 driver for Linux"
  58. #ifdef CONFIG_IWLEGACY_DEBUG
  59. #define VD "d"
  60. #else
  61. #define VD
  62. #endif
  63. #define DRV_VERSION IWLWIFI_VERSION VD
  64. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  65. MODULE_VERSION(DRV_VERSION);
  66. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  67. MODULE_LICENSE("GPL");
  68. MODULE_ALIAS("iwl4965");
  69. void
  70. il4965_check_abort_status(struct il_priv *il, u8 frame_count, u32 status)
  71. {
  72. if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
  73. IL_ERR("Tx flush command to flush out all frames\n");
  74. if (!test_bit(S_EXIT_PENDING, &il->status))
  75. queue_work(il->workqueue, &il->tx_flush);
  76. }
  77. }
  78. /*
  79. * EEPROM
  80. */
  81. struct il_mod_params il4965_mod_params = {
  82. .amsdu_size_8K = 1,
  83. .restart_fw = 1,
  84. /* the rest are 0 by default */
  85. };
  86. void
  87. il4965_rx_queue_reset(struct il_priv *il, struct il_rx_queue *rxq)
  88. {
  89. unsigned long flags;
  90. int i;
  91. spin_lock_irqsave(&rxq->lock, flags);
  92. INIT_LIST_HEAD(&rxq->rx_free);
  93. INIT_LIST_HEAD(&rxq->rx_used);
  94. /* Fill the rx_used queue with _all_ of the Rx buffers */
  95. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  96. /* In the reset function, these buffers may have been allocated
  97. * to an SKB, so we need to unmap and free potential storage */
  98. if (rxq->pool[i].page != NULL) {
  99. pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
  100. PAGE_SIZE << il->hw_params.rx_page_order,
  101. PCI_DMA_FROMDEVICE);
  102. __il_free_pages(il, rxq->pool[i].page);
  103. rxq->pool[i].page = NULL;
  104. }
  105. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  106. }
  107. for (i = 0; i < RX_QUEUE_SIZE; i++)
  108. rxq->queue[i] = NULL;
  109. /* Set us so that we have processed and used all buffers, but have
  110. * not restocked the Rx queue with fresh buffers */
  111. rxq->read = rxq->write = 0;
  112. rxq->write_actual = 0;
  113. rxq->free_count = 0;
  114. spin_unlock_irqrestore(&rxq->lock, flags);
  115. }
  116. int
  117. il4965_rx_init(struct il_priv *il, struct il_rx_queue *rxq)
  118. {
  119. u32 rb_size;
  120. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  121. u32 rb_timeout = 0;
  122. if (il->cfg->mod_params->amsdu_size_8K)
  123. rb_size = FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  124. else
  125. rb_size = FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  126. /* Stop Rx DMA */
  127. il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  128. /* Reset driver's Rx queue write idx */
  129. il_wr(il, FH49_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  130. /* Tell device where to find RBD circular buffer in DRAM */
  131. il_wr(il, FH49_RSCSR_CHNL0_RBDCB_BASE_REG, (u32) (rxq->bd_dma >> 8));
  132. /* Tell device where in DRAM to update its Rx status */
  133. il_wr(il, FH49_RSCSR_CHNL0_STTS_WPTR_REG, rxq->rb_stts_dma >> 4);
  134. /* Enable Rx DMA
  135. * Direct rx interrupts to hosts
  136. * Rx buffer size 4 or 8k
  137. * RB timeout 0x10
  138. * 256 RBDs
  139. */
  140. il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG,
  141. FH49_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  142. FH49_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  143. FH49_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
  144. rb_size |
  145. (rb_timeout << FH49_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS) |
  146. (rfdnlog << FH49_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  147. /* Set interrupt coalescing timer to default (2048 usecs) */
  148. il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_TIMEOUT_DEF);
  149. return 0;
  150. }
  151. static void
  152. il4965_set_pwr_vmain(struct il_priv *il)
  153. {
  154. /*
  155. * (for documentation purposes)
  156. * to set power to V_AUX, do:
  157. if (pci_pme_capable(il->pci_dev, PCI_D3cold))
  158. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  159. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  160. ~APMG_PS_CTRL_MSK_PWR_SRC);
  161. */
  162. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  163. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  164. ~APMG_PS_CTRL_MSK_PWR_SRC);
  165. }
  166. int
  167. il4965_hw_nic_init(struct il_priv *il)
  168. {
  169. unsigned long flags;
  170. struct il_rx_queue *rxq = &il->rxq;
  171. int ret;
  172. spin_lock_irqsave(&il->lock, flags);
  173. il_apm_init(il);
  174. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  175. il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_CALIB_TIMEOUT_DEF);
  176. spin_unlock_irqrestore(&il->lock, flags);
  177. il4965_set_pwr_vmain(il);
  178. il4965_nic_config(il);
  179. /* Allocate the RX queue, or reset if it is already allocated */
  180. if (!rxq->bd) {
  181. ret = il_rx_queue_alloc(il);
  182. if (ret) {
  183. IL_ERR("Unable to initialize Rx queue\n");
  184. return -ENOMEM;
  185. }
  186. } else
  187. il4965_rx_queue_reset(il, rxq);
  188. il4965_rx_replenish(il);
  189. il4965_rx_init(il, rxq);
  190. spin_lock_irqsave(&il->lock, flags);
  191. rxq->need_update = 1;
  192. il_rx_queue_update_write_ptr(il, rxq);
  193. spin_unlock_irqrestore(&il->lock, flags);
  194. /* Allocate or reset and init all Tx and Command queues */
  195. if (!il->txq) {
  196. ret = il4965_txq_ctx_alloc(il);
  197. if (ret)
  198. return ret;
  199. } else
  200. il4965_txq_ctx_reset(il);
  201. set_bit(S_INIT, &il->status);
  202. return 0;
  203. }
  204. /**
  205. * il4965_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  206. */
  207. static inline __le32
  208. il4965_dma_addr2rbd_ptr(struct il_priv *il, dma_addr_t dma_addr)
  209. {
  210. return cpu_to_le32((u32) (dma_addr >> 8));
  211. }
  212. /**
  213. * il4965_rx_queue_restock - refill RX queue from pre-allocated pool
  214. *
  215. * If there are slots in the RX queue that need to be restocked,
  216. * and we have free pre-allocated buffers, fill the ranks as much
  217. * as we can, pulling from rx_free.
  218. *
  219. * This moves the 'write' idx forward to catch up with 'processed', and
  220. * also updates the memory address in the firmware to reference the new
  221. * target buffer.
  222. */
  223. void
  224. il4965_rx_queue_restock(struct il_priv *il)
  225. {
  226. struct il_rx_queue *rxq = &il->rxq;
  227. struct list_head *element;
  228. struct il_rx_buf *rxb;
  229. unsigned long flags;
  230. spin_lock_irqsave(&rxq->lock, flags);
  231. while (il_rx_queue_space(rxq) > 0 && rxq->free_count) {
  232. /* The overwritten rxb must be a used one */
  233. rxb = rxq->queue[rxq->write];
  234. BUG_ON(rxb && rxb->page);
  235. /* Get next free Rx buffer, remove from free list */
  236. element = rxq->rx_free.next;
  237. rxb = list_entry(element, struct il_rx_buf, list);
  238. list_del(element);
  239. /* Point to Rx buffer via next RBD in circular buffer */
  240. rxq->bd[rxq->write] =
  241. il4965_dma_addr2rbd_ptr(il, rxb->page_dma);
  242. rxq->queue[rxq->write] = rxb;
  243. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  244. rxq->free_count--;
  245. }
  246. spin_unlock_irqrestore(&rxq->lock, flags);
  247. /* If the pre-allocated buffer pool is dropping low, schedule to
  248. * refill it */
  249. if (rxq->free_count <= RX_LOW_WATERMARK)
  250. queue_work(il->workqueue, &il->rx_replenish);
  251. /* If we've added more space for the firmware to place data, tell it.
  252. * Increment device's write pointer in multiples of 8. */
  253. if (rxq->write_actual != (rxq->write & ~0x7)) {
  254. spin_lock_irqsave(&rxq->lock, flags);
  255. rxq->need_update = 1;
  256. spin_unlock_irqrestore(&rxq->lock, flags);
  257. il_rx_queue_update_write_ptr(il, rxq);
  258. }
  259. }
  260. /**
  261. * il4965_rx_replenish - Move all used packet from rx_used to rx_free
  262. *
  263. * When moving to rx_free an SKB is allocated for the slot.
  264. *
  265. * Also restock the Rx queue via il_rx_queue_restock.
  266. * This is called as a scheduled work item (except for during initialization)
  267. */
  268. static void
  269. il4965_rx_allocate(struct il_priv *il, gfp_t priority)
  270. {
  271. struct il_rx_queue *rxq = &il->rxq;
  272. struct list_head *element;
  273. struct il_rx_buf *rxb;
  274. struct page *page;
  275. unsigned long flags;
  276. gfp_t gfp_mask = priority;
  277. while (1) {
  278. spin_lock_irqsave(&rxq->lock, flags);
  279. if (list_empty(&rxq->rx_used)) {
  280. spin_unlock_irqrestore(&rxq->lock, flags);
  281. return;
  282. }
  283. spin_unlock_irqrestore(&rxq->lock, flags);
  284. if (rxq->free_count > RX_LOW_WATERMARK)
  285. gfp_mask |= __GFP_NOWARN;
  286. if (il->hw_params.rx_page_order > 0)
  287. gfp_mask |= __GFP_COMP;
  288. /* Alloc a new receive buffer */
  289. page = alloc_pages(gfp_mask, il->hw_params.rx_page_order);
  290. if (!page) {
  291. if (net_ratelimit())
  292. D_INFO("alloc_pages failed, " "order: %d\n",
  293. il->hw_params.rx_page_order);
  294. if (rxq->free_count <= RX_LOW_WATERMARK &&
  295. net_ratelimit())
  296. IL_ERR("Failed to alloc_pages with %s. "
  297. "Only %u free buffers remaining.\n",
  298. priority ==
  299. GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
  300. rxq->free_count);
  301. /* We don't reschedule replenish work here -- we will
  302. * call the restock method and if it still needs
  303. * more buffers it will schedule replenish */
  304. return;
  305. }
  306. spin_lock_irqsave(&rxq->lock, flags);
  307. if (list_empty(&rxq->rx_used)) {
  308. spin_unlock_irqrestore(&rxq->lock, flags);
  309. __free_pages(page, il->hw_params.rx_page_order);
  310. return;
  311. }
  312. element = rxq->rx_used.next;
  313. rxb = list_entry(element, struct il_rx_buf, list);
  314. list_del(element);
  315. spin_unlock_irqrestore(&rxq->lock, flags);
  316. BUG_ON(rxb->page);
  317. rxb->page = page;
  318. /* Get physical address of the RB */
  319. rxb->page_dma =
  320. pci_map_page(il->pci_dev, page, 0,
  321. PAGE_SIZE << il->hw_params.rx_page_order,
  322. PCI_DMA_FROMDEVICE);
  323. /* dma address must be no more than 36 bits */
  324. BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
  325. /* and also 256 byte aligned! */
  326. BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
  327. spin_lock_irqsave(&rxq->lock, flags);
  328. list_add_tail(&rxb->list, &rxq->rx_free);
  329. rxq->free_count++;
  330. il->alloc_rxb_page++;
  331. spin_unlock_irqrestore(&rxq->lock, flags);
  332. }
  333. }
  334. void
  335. il4965_rx_replenish(struct il_priv *il)
  336. {
  337. unsigned long flags;
  338. il4965_rx_allocate(il, GFP_KERNEL);
  339. spin_lock_irqsave(&il->lock, flags);
  340. il4965_rx_queue_restock(il);
  341. spin_unlock_irqrestore(&il->lock, flags);
  342. }
  343. void
  344. il4965_rx_replenish_now(struct il_priv *il)
  345. {
  346. il4965_rx_allocate(il, GFP_ATOMIC);
  347. il4965_rx_queue_restock(il);
  348. }
  349. /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
  350. * If an SKB has been detached, the POOL needs to have its SKB set to NULL
  351. * This free routine walks the list of POOL entries and if SKB is set to
  352. * non NULL it is unmapped and freed
  353. */
  354. void
  355. il4965_rx_queue_free(struct il_priv *il, struct il_rx_queue *rxq)
  356. {
  357. int i;
  358. for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
  359. if (rxq->pool[i].page != NULL) {
  360. pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
  361. PAGE_SIZE << il->hw_params.rx_page_order,
  362. PCI_DMA_FROMDEVICE);
  363. __il_free_pages(il, rxq->pool[i].page);
  364. rxq->pool[i].page = NULL;
  365. }
  366. }
  367. dma_free_coherent(&il->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  368. rxq->bd_dma);
  369. dma_free_coherent(&il->pci_dev->dev, sizeof(struct il_rb_status),
  370. rxq->rb_stts, rxq->rb_stts_dma);
  371. rxq->bd = NULL;
  372. rxq->rb_stts = NULL;
  373. }
  374. int
  375. il4965_rxq_stop(struct il_priv *il)
  376. {
  377. int ret;
  378. _il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  379. ret = _il_poll_bit(il, FH49_MEM_RSSR_RX_STATUS_REG,
  380. FH49_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
  381. FH49_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
  382. 1000);
  383. if (ret < 0)
  384. IL_ERR("Can't stop Rx DMA.\n");
  385. return 0;
  386. }
  387. int
  388. il4965_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  389. {
  390. int idx = 0;
  391. int band_offset = 0;
  392. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  393. if (rate_n_flags & RATE_MCS_HT_MSK) {
  394. idx = (rate_n_flags & 0xff);
  395. return idx;
  396. /* Legacy rate format, search for match in table */
  397. } else {
  398. if (band == IEEE80211_BAND_5GHZ)
  399. band_offset = IL_FIRST_OFDM_RATE;
  400. for (idx = band_offset; idx < RATE_COUNT_LEGACY; idx++)
  401. if (il_rates[idx].plcp == (rate_n_flags & 0xFF))
  402. return idx - band_offset;
  403. }
  404. return -1;
  405. }
  406. static int
  407. il4965_calc_rssi(struct il_priv *il, struct il_rx_phy_res *rx_resp)
  408. {
  409. /* data from PHY/DSP regarding signal strength, etc.,
  410. * contents are always there, not configurable by host. */
  411. struct il4965_rx_non_cfg_phy *ncphy =
  412. (struct il4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
  413. u32 agc =
  414. (le16_to_cpu(ncphy->agc_info) & IL49_AGC_DB_MASK) >>
  415. IL49_AGC_DB_POS;
  416. u32 valid_antennae =
  417. (le16_to_cpu(rx_resp->phy_flags) & IL49_RX_PHY_FLAGS_ANTENNAE_MASK)
  418. >> IL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
  419. u8 max_rssi = 0;
  420. u32 i;
  421. /* Find max rssi among 3 possible receivers.
  422. * These values are measured by the digital signal processor (DSP).
  423. * They should stay fairly constant even as the signal strength varies,
  424. * if the radio's automatic gain control (AGC) is working right.
  425. * AGC value (see below) will provide the "interesting" info. */
  426. for (i = 0; i < 3; i++)
  427. if (valid_antennae & (1 << i))
  428. max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
  429. D_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n",
  430. ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
  431. max_rssi, agc);
  432. /* dBm = max_rssi dB - agc dB - constant.
  433. * Higher AGC (higher radio gain) means lower signal. */
  434. return max_rssi - agc - IL4965_RSSI_OFFSET;
  435. }
  436. static u32
  437. il4965_translate_rx_status(struct il_priv *il, u32 decrypt_in)
  438. {
  439. u32 decrypt_out = 0;
  440. if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
  441. RX_RES_STATUS_STATION_FOUND)
  442. decrypt_out |=
  443. (RX_RES_STATUS_STATION_FOUND |
  444. RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
  445. decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
  446. /* packet was not encrypted */
  447. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  448. RX_RES_STATUS_SEC_TYPE_NONE)
  449. return decrypt_out;
  450. /* packet was encrypted with unknown alg */
  451. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  452. RX_RES_STATUS_SEC_TYPE_ERR)
  453. return decrypt_out;
  454. /* decryption was not done in HW */
  455. if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
  456. RX_MPDU_RES_STATUS_DEC_DONE_MSK)
  457. return decrypt_out;
  458. switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
  459. case RX_RES_STATUS_SEC_TYPE_CCMP:
  460. /* alg is CCM: check MIC only */
  461. if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
  462. /* Bad MIC */
  463. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  464. else
  465. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  466. break;
  467. case RX_RES_STATUS_SEC_TYPE_TKIP:
  468. if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
  469. /* Bad TTAK */
  470. decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
  471. break;
  472. }
  473. /* fall through if TTAK OK */
  474. default:
  475. if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
  476. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  477. else
  478. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  479. break;
  480. }
  481. D_RX("decrypt_in:0x%x decrypt_out = 0x%x\n", decrypt_in, decrypt_out);
  482. return decrypt_out;
  483. }
  484. static void
  485. il4965_pass_packet_to_mac80211(struct il_priv *il, struct ieee80211_hdr *hdr,
  486. u16 len, u32 ampdu_status, struct il_rx_buf *rxb,
  487. struct ieee80211_rx_status *stats)
  488. {
  489. struct sk_buff *skb;
  490. __le16 fc = hdr->frame_control;
  491. /* We only process data packets if the interface is open */
  492. if (unlikely(!il->is_open)) {
  493. D_DROP("Dropping packet while interface is not open.\n");
  494. return;
  495. }
  496. /* In case of HW accelerated crypto and bad decryption, drop */
  497. if (!il->cfg->mod_params->sw_crypto &&
  498. il_set_decrypted_flag(il, hdr, ampdu_status, stats))
  499. return;
  500. skb = dev_alloc_skb(128);
  501. if (!skb) {
  502. IL_ERR("dev_alloc_skb failed\n");
  503. return;
  504. }
  505. skb_add_rx_frag(skb, 0, rxb->page, (void *)hdr - rxb_addr(rxb), len);
  506. il_update_stats(il, false, fc, len);
  507. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  508. ieee80211_rx(il->hw, skb);
  509. il->alloc_rxb_page--;
  510. rxb->page = NULL;
  511. }
  512. /* Called for N_RX (legacy ABG frames), or
  513. * N_RX_MPDU (HT high-throughput N frames). */
  514. void
  515. il4965_hdl_rx(struct il_priv *il, struct il_rx_buf *rxb)
  516. {
  517. struct ieee80211_hdr *header;
  518. struct ieee80211_rx_status rx_status;
  519. struct il_rx_pkt *pkt = rxb_addr(rxb);
  520. struct il_rx_phy_res *phy_res;
  521. __le32 rx_pkt_status;
  522. struct il_rx_mpdu_res_start *amsdu;
  523. u32 len;
  524. u32 ampdu_status;
  525. u32 rate_n_flags;
  526. /**
  527. * N_RX and N_RX_MPDU are handled differently.
  528. * N_RX: physical layer info is in this buffer
  529. * N_RX_MPDU: physical layer info was sent in separate
  530. * command and cached in il->last_phy_res
  531. *
  532. * Here we set up local variables depending on which command is
  533. * received.
  534. */
  535. if (pkt->hdr.cmd == N_RX) {
  536. phy_res = (struct il_rx_phy_res *)pkt->u.raw;
  537. header =
  538. (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res) +
  539. phy_res->cfg_phy_cnt);
  540. len = le16_to_cpu(phy_res->byte_count);
  541. rx_pkt_status =
  542. *(__le32 *) (pkt->u.raw + sizeof(*phy_res) +
  543. phy_res->cfg_phy_cnt + len);
  544. ampdu_status = le32_to_cpu(rx_pkt_status);
  545. } else {
  546. if (!il->_4965.last_phy_res_valid) {
  547. IL_ERR("MPDU frame without cached PHY data\n");
  548. return;
  549. }
  550. phy_res = &il->_4965.last_phy_res;
  551. amsdu = (struct il_rx_mpdu_res_start *)pkt->u.raw;
  552. header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
  553. len = le16_to_cpu(amsdu->byte_count);
  554. rx_pkt_status = *(__le32 *) (pkt->u.raw + sizeof(*amsdu) + len);
  555. ampdu_status =
  556. il4965_translate_rx_status(il, le32_to_cpu(rx_pkt_status));
  557. }
  558. if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
  559. D_DROP("dsp size out of range [0,20]: %d/n",
  560. phy_res->cfg_phy_cnt);
  561. return;
  562. }
  563. if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
  564. !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  565. D_RX("Bad CRC or FIFO: 0x%08X.\n", le32_to_cpu(rx_pkt_status));
  566. return;
  567. }
  568. /* This will be used in several places later */
  569. rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
  570. /* rx_status carries information about the packet to mac80211 */
  571. rx_status.mactime = le64_to_cpu(phy_res->timestamp);
  572. rx_status.band =
  573. (phy_res->
  574. phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ? IEEE80211_BAND_2GHZ :
  575. IEEE80211_BAND_5GHZ;
  576. rx_status.freq =
  577. ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel),
  578. rx_status.band);
  579. rx_status.rate_idx =
  580. il4965_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
  581. rx_status.flag = 0;
  582. /* TSF isn't reliable. In order to allow smooth user experience,
  583. * this W/A doesn't propagate it to the mac80211 */
  584. /*rx_status.flag |= RX_FLAG_MACTIME_MPDU; */
  585. il->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
  586. /* Find max signal strength (dBm) among 3 antenna/receiver chains */
  587. rx_status.signal = il4965_calc_rssi(il, phy_res);
  588. D_STATS("Rssi %d, TSF %llu\n", rx_status.signal,
  589. (unsigned long long)rx_status.mactime);
  590. /*
  591. * "antenna number"
  592. *
  593. * It seems that the antenna field in the phy flags value
  594. * is actually a bit field. This is undefined by radiotap,
  595. * it wants an actual antenna number but I always get "7"
  596. * for most legacy frames I receive indicating that the
  597. * same frame was received on all three RX chains.
  598. *
  599. * I think this field should be removed in favor of a
  600. * new 802.11n radiotap field "RX chains" that is defined
  601. * as a bitmask.
  602. */
  603. rx_status.antenna =
  604. (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK) >>
  605. RX_RES_PHY_FLAGS_ANTENNA_POS;
  606. /* set the preamble flag if appropriate */
  607. if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  608. rx_status.flag |= RX_FLAG_SHORTPRE;
  609. /* Set up the HT phy flags */
  610. if (rate_n_flags & RATE_MCS_HT_MSK)
  611. rx_status.flag |= RX_FLAG_HT;
  612. if (rate_n_flags & RATE_MCS_HT40_MSK)
  613. rx_status.flag |= RX_FLAG_40MHZ;
  614. if (rate_n_flags & RATE_MCS_SGI_MSK)
  615. rx_status.flag |= RX_FLAG_SHORT_GI;
  616. il4965_pass_packet_to_mac80211(il, header, len, ampdu_status, rxb,
  617. &rx_status);
  618. }
  619. /* Cache phy data (Rx signal strength, etc) for HT frame (N_RX_PHY).
  620. * This will be used later in il_hdl_rx() for N_RX_MPDU. */
  621. void
  622. il4965_hdl_rx_phy(struct il_priv *il, struct il_rx_buf *rxb)
  623. {
  624. struct il_rx_pkt *pkt = rxb_addr(rxb);
  625. il->_4965.last_phy_res_valid = true;
  626. memcpy(&il->_4965.last_phy_res, pkt->u.raw,
  627. sizeof(struct il_rx_phy_res));
  628. }
  629. static int
  630. il4965_get_channels_for_scan(struct il_priv *il, struct ieee80211_vif *vif,
  631. enum ieee80211_band band, u8 is_active,
  632. u8 n_probes, struct il_scan_channel *scan_ch)
  633. {
  634. struct ieee80211_channel *chan;
  635. const struct ieee80211_supported_band *sband;
  636. const struct il_channel_info *ch_info;
  637. u16 passive_dwell = 0;
  638. u16 active_dwell = 0;
  639. int added, i;
  640. u16 channel;
  641. sband = il_get_hw_mode(il, band);
  642. if (!sband)
  643. return 0;
  644. active_dwell = il_get_active_dwell_time(il, band, n_probes);
  645. passive_dwell = il_get_passive_dwell_time(il, band, vif);
  646. if (passive_dwell <= active_dwell)
  647. passive_dwell = active_dwell + 1;
  648. for (i = 0, added = 0; i < il->scan_request->n_channels; i++) {
  649. chan = il->scan_request->channels[i];
  650. if (chan->band != band)
  651. continue;
  652. channel = chan->hw_value;
  653. scan_ch->channel = cpu_to_le16(channel);
  654. ch_info = il_get_channel_info(il, band, channel);
  655. if (!il_is_channel_valid(ch_info)) {
  656. D_SCAN("Channel %d is INVALID for this band.\n",
  657. channel);
  658. continue;
  659. }
  660. if (!is_active || il_is_channel_passive(ch_info) ||
  661. (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
  662. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  663. else
  664. scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
  665. if (n_probes)
  666. scan_ch->type |= IL_SCAN_PROBE_MASK(n_probes);
  667. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  668. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  669. /* Set txpower levels to defaults */
  670. scan_ch->dsp_atten = 110;
  671. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  672. * power level:
  673. * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
  674. */
  675. if (band == IEEE80211_BAND_5GHZ)
  676. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  677. else
  678. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  679. D_SCAN("Scanning ch=%d prob=0x%X [%s %d]\n", channel,
  680. le32_to_cpu(scan_ch->type),
  681. (scan_ch->
  682. type & SCAN_CHANNEL_TYPE_ACTIVE) ? "ACTIVE" : "PASSIVE",
  683. (scan_ch->
  684. type & SCAN_CHANNEL_TYPE_ACTIVE) ? active_dwell :
  685. passive_dwell);
  686. scan_ch++;
  687. added++;
  688. }
  689. D_SCAN("total channels to scan %d\n", added);
  690. return added;
  691. }
  692. static void
  693. il4965_toggle_tx_ant(struct il_priv *il, u8 *ant, u8 valid)
  694. {
  695. int i;
  696. u8 ind = *ant;
  697. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  698. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  699. if (valid & BIT(ind)) {
  700. *ant = ind;
  701. return;
  702. }
  703. }
  704. }
  705. int
  706. il4965_request_scan(struct il_priv *il, struct ieee80211_vif *vif)
  707. {
  708. struct il_host_cmd cmd = {
  709. .id = C_SCAN,
  710. .len = sizeof(struct il_scan_cmd),
  711. .flags = CMD_SIZE_HUGE,
  712. };
  713. struct il_scan_cmd *scan;
  714. u32 rate_flags = 0;
  715. u16 cmd_len;
  716. u16 rx_chain = 0;
  717. enum ieee80211_band band;
  718. u8 n_probes = 0;
  719. u8 rx_ant = il->hw_params.valid_rx_ant;
  720. u8 rate;
  721. bool is_active = false;
  722. int chan_mod;
  723. u8 active_chains;
  724. u8 scan_tx_antennas = il->hw_params.valid_tx_ant;
  725. int ret;
  726. lockdep_assert_held(&il->mutex);
  727. if (!il->scan_cmd) {
  728. il->scan_cmd =
  729. kmalloc(sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE,
  730. GFP_KERNEL);
  731. if (!il->scan_cmd) {
  732. D_SCAN("fail to allocate memory for scan\n");
  733. return -ENOMEM;
  734. }
  735. }
  736. scan = il->scan_cmd;
  737. memset(scan, 0, sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE);
  738. scan->quiet_plcp_th = IL_PLCP_QUIET_THRESH;
  739. scan->quiet_time = IL_ACTIVE_QUIET_TIME;
  740. if (il_is_any_associated(il)) {
  741. u16 interval;
  742. u32 extra;
  743. u32 suspend_time = 100;
  744. u32 scan_suspend_time = 100;
  745. D_INFO("Scanning while associated...\n");
  746. interval = vif->bss_conf.beacon_int;
  747. scan->suspend_time = 0;
  748. scan->max_out_time = cpu_to_le32(200 * 1024);
  749. if (!interval)
  750. interval = suspend_time;
  751. extra = (suspend_time / interval) << 22;
  752. scan_suspend_time =
  753. (extra | ((suspend_time % interval) * 1024));
  754. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  755. D_SCAN("suspend_time 0x%X beacon interval %d\n",
  756. scan_suspend_time, interval);
  757. }
  758. if (il->scan_request->n_ssids) {
  759. int i, p = 0;
  760. D_SCAN("Kicking off active scan\n");
  761. for (i = 0; i < il->scan_request->n_ssids; i++) {
  762. /* always does wildcard anyway */
  763. if (!il->scan_request->ssids[i].ssid_len)
  764. continue;
  765. scan->direct_scan[p].id = WLAN_EID_SSID;
  766. scan->direct_scan[p].len =
  767. il->scan_request->ssids[i].ssid_len;
  768. memcpy(scan->direct_scan[p].ssid,
  769. il->scan_request->ssids[i].ssid,
  770. il->scan_request->ssids[i].ssid_len);
  771. n_probes++;
  772. p++;
  773. }
  774. is_active = true;
  775. } else
  776. D_SCAN("Start passive scan.\n");
  777. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  778. scan->tx_cmd.sta_id = il->hw_params.bcast_id;
  779. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  780. switch (il->scan_band) {
  781. case IEEE80211_BAND_2GHZ:
  782. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  783. chan_mod =
  784. le32_to_cpu(il->active.flags & RXON_FLG_CHANNEL_MODE_MSK) >>
  785. RXON_FLG_CHANNEL_MODE_POS;
  786. if (chan_mod == CHANNEL_MODE_PURE_40) {
  787. rate = RATE_6M_PLCP;
  788. } else {
  789. rate = RATE_1M_PLCP;
  790. rate_flags = RATE_MCS_CCK_MSK;
  791. }
  792. break;
  793. case IEEE80211_BAND_5GHZ:
  794. rate = RATE_6M_PLCP;
  795. break;
  796. default:
  797. IL_WARN("Invalid scan band\n");
  798. return -EIO;
  799. }
  800. /*
  801. * If active scanning is requested but a certain channel is
  802. * marked passive, we can do active scanning if we detect
  803. * transmissions.
  804. *
  805. * There is an issue with some firmware versions that triggers
  806. * a sysassert on a "good CRC threshold" of zero (== disabled),
  807. * on a radar channel even though this means that we should NOT
  808. * send probes.
  809. *
  810. * The "good CRC threshold" is the number of frames that we
  811. * need to receive during our dwell time on a channel before
  812. * sending out probes -- setting this to a huge value will
  813. * mean we never reach it, but at the same time work around
  814. * the aforementioned issue. Thus use IL_GOOD_CRC_TH_NEVER
  815. * here instead of IL_GOOD_CRC_TH_DISABLED.
  816. */
  817. scan->good_CRC_th =
  818. is_active ? IL_GOOD_CRC_TH_DEFAULT : IL_GOOD_CRC_TH_NEVER;
  819. band = il->scan_band;
  820. if (il->cfg->scan_rx_antennas[band])
  821. rx_ant = il->cfg->scan_rx_antennas[band];
  822. il4965_toggle_tx_ant(il, &il->scan_tx_ant[band], scan_tx_antennas);
  823. rate_flags |= BIT(il->scan_tx_ant[band]) << RATE_MCS_ANT_POS;
  824. scan->tx_cmd.rate_n_flags = cpu_to_le32(rate | rate_flags);
  825. /* In power save mode use one chain, otherwise use all chains */
  826. if (test_bit(S_POWER_PMI, &il->status)) {
  827. /* rx_ant has been set to all valid chains previously */
  828. active_chains =
  829. rx_ant & ((u8) (il->chain_noise_data.active_chains));
  830. if (!active_chains)
  831. active_chains = rx_ant;
  832. D_SCAN("chain_noise_data.active_chains: %u\n",
  833. il->chain_noise_data.active_chains);
  834. rx_ant = il4965_first_antenna(active_chains);
  835. }
  836. /* MIMO is not used here, but value is required */
  837. rx_chain |= il->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
  838. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  839. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
  840. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  841. scan->rx_chain = cpu_to_le16(rx_chain);
  842. cmd_len =
  843. il_fill_probe_req(il, (struct ieee80211_mgmt *)scan->data,
  844. vif->addr, il->scan_request->ie,
  845. il->scan_request->ie_len,
  846. IL_MAX_SCAN_SIZE - sizeof(*scan));
  847. scan->tx_cmd.len = cpu_to_le16(cmd_len);
  848. scan->filter_flags |=
  849. (RXON_FILTER_ACCEPT_GRP_MSK | RXON_FILTER_BCON_AWARE_MSK);
  850. scan->channel_count =
  851. il4965_get_channels_for_scan(il, vif, band, is_active, n_probes,
  852. (void *)&scan->data[cmd_len]);
  853. if (scan->channel_count == 0) {
  854. D_SCAN("channel count %d\n", scan->channel_count);
  855. return -EIO;
  856. }
  857. cmd.len +=
  858. le16_to_cpu(scan->tx_cmd.len) +
  859. scan->channel_count * sizeof(struct il_scan_channel);
  860. cmd.data = scan;
  861. scan->len = cpu_to_le16(cmd.len);
  862. set_bit(S_SCAN_HW, &il->status);
  863. ret = il_send_cmd_sync(il, &cmd);
  864. if (ret)
  865. clear_bit(S_SCAN_HW, &il->status);
  866. return ret;
  867. }
  868. int
  869. il4965_manage_ibss_station(struct il_priv *il, struct ieee80211_vif *vif,
  870. bool add)
  871. {
  872. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  873. if (add)
  874. return il4965_add_bssid_station(il, vif->bss_conf.bssid,
  875. &vif_priv->ibss_bssid_sta_id);
  876. return il_remove_station(il, vif_priv->ibss_bssid_sta_id,
  877. vif->bss_conf.bssid);
  878. }
  879. void
  880. il4965_free_tfds_in_queue(struct il_priv *il, int sta_id, int tid, int freed)
  881. {
  882. lockdep_assert_held(&il->sta_lock);
  883. if (il->stations[sta_id].tid[tid].tfds_in_queue >= freed)
  884. il->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  885. else {
  886. D_TX("free more than tfds_in_queue (%u:%d)\n",
  887. il->stations[sta_id].tid[tid].tfds_in_queue, freed);
  888. il->stations[sta_id].tid[tid].tfds_in_queue = 0;
  889. }
  890. }
  891. #define IL_TX_QUEUE_MSK 0xfffff
  892. static bool
  893. il4965_is_single_rx_stream(struct il_priv *il)
  894. {
  895. return il->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
  896. il->current_ht_config.single_chain_sufficient;
  897. }
  898. #define IL_NUM_RX_CHAINS_MULTIPLE 3
  899. #define IL_NUM_RX_CHAINS_SINGLE 2
  900. #define IL_NUM_IDLE_CHAINS_DUAL 2
  901. #define IL_NUM_IDLE_CHAINS_SINGLE 1
  902. /*
  903. * Determine how many receiver/antenna chains to use.
  904. *
  905. * More provides better reception via diversity. Fewer saves power
  906. * at the expense of throughput, but only when not in powersave to
  907. * start with.
  908. *
  909. * MIMO (dual stream) requires at least 2, but works better with 3.
  910. * This does not determine *which* chains to use, just how many.
  911. */
  912. static int
  913. il4965_get_active_rx_chain_count(struct il_priv *il)
  914. {
  915. /* # of Rx chains to use when expecting MIMO. */
  916. if (il4965_is_single_rx_stream(il))
  917. return IL_NUM_RX_CHAINS_SINGLE;
  918. else
  919. return IL_NUM_RX_CHAINS_MULTIPLE;
  920. }
  921. /*
  922. * When we are in power saving mode, unless device support spatial
  923. * multiplexing power save, use the active count for rx chain count.
  924. */
  925. static int
  926. il4965_get_idle_rx_chain_count(struct il_priv *il, int active_cnt)
  927. {
  928. /* # Rx chains when idling, depending on SMPS mode */
  929. switch (il->current_ht_config.smps) {
  930. case IEEE80211_SMPS_STATIC:
  931. case IEEE80211_SMPS_DYNAMIC:
  932. return IL_NUM_IDLE_CHAINS_SINGLE;
  933. case IEEE80211_SMPS_OFF:
  934. return active_cnt;
  935. default:
  936. WARN(1, "invalid SMPS mode %d", il->current_ht_config.smps);
  937. return active_cnt;
  938. }
  939. }
  940. /* up to 4 chains */
  941. static u8
  942. il4965_count_chain_bitmap(u32 chain_bitmap)
  943. {
  944. u8 res;
  945. res = (chain_bitmap & BIT(0)) >> 0;
  946. res += (chain_bitmap & BIT(1)) >> 1;
  947. res += (chain_bitmap & BIT(2)) >> 2;
  948. res += (chain_bitmap & BIT(3)) >> 3;
  949. return res;
  950. }
  951. /**
  952. * il4965_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  953. *
  954. * Selects how many and which Rx receivers/antennas/chains to use.
  955. * This should not be used for scan command ... it puts data in wrong place.
  956. */
  957. void
  958. il4965_set_rxon_chain(struct il_priv *il)
  959. {
  960. bool is_single = il4965_is_single_rx_stream(il);
  961. bool is_cam = !test_bit(S_POWER_PMI, &il->status);
  962. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  963. u32 active_chains;
  964. u16 rx_chain;
  965. /* Tell uCode which antennas are actually connected.
  966. * Before first association, we assume all antennas are connected.
  967. * Just after first association, il4965_chain_noise_calibration()
  968. * checks which antennas actually *are* connected. */
  969. if (il->chain_noise_data.active_chains)
  970. active_chains = il->chain_noise_data.active_chains;
  971. else
  972. active_chains = il->hw_params.valid_rx_ant;
  973. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  974. /* How many receivers should we use? */
  975. active_rx_cnt = il4965_get_active_rx_chain_count(il);
  976. idle_rx_cnt = il4965_get_idle_rx_chain_count(il, active_rx_cnt);
  977. /* correct rx chain count according hw settings
  978. * and chain noise calibration
  979. */
  980. valid_rx_cnt = il4965_count_chain_bitmap(active_chains);
  981. if (valid_rx_cnt < active_rx_cnt)
  982. active_rx_cnt = valid_rx_cnt;
  983. if (valid_rx_cnt < idle_rx_cnt)
  984. idle_rx_cnt = valid_rx_cnt;
  985. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  986. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  987. il->staging.rx_chain = cpu_to_le16(rx_chain);
  988. if (!is_single && active_rx_cnt >= IL_NUM_RX_CHAINS_SINGLE && is_cam)
  989. il->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  990. else
  991. il->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  992. D_ASSOC("rx_chain=0x%X active=%d idle=%d\n", il->staging.rx_chain,
  993. active_rx_cnt, idle_rx_cnt);
  994. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  995. active_rx_cnt < idle_rx_cnt);
  996. }
  997. static const char *
  998. il4965_get_fh_string(int cmd)
  999. {
  1000. switch (cmd) {
  1001. IL_CMD(FH49_RSCSR_CHNL0_STTS_WPTR_REG);
  1002. IL_CMD(FH49_RSCSR_CHNL0_RBDCB_BASE_REG);
  1003. IL_CMD(FH49_RSCSR_CHNL0_WPTR);
  1004. IL_CMD(FH49_MEM_RCSR_CHNL0_CONFIG_REG);
  1005. IL_CMD(FH49_MEM_RSSR_SHARED_CTRL_REG);
  1006. IL_CMD(FH49_MEM_RSSR_RX_STATUS_REG);
  1007. IL_CMD(FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  1008. IL_CMD(FH49_TSSR_TX_STATUS_REG);
  1009. IL_CMD(FH49_TSSR_TX_ERROR_REG);
  1010. default:
  1011. return "UNKNOWN";
  1012. }
  1013. }
  1014. int
  1015. il4965_dump_fh(struct il_priv *il, char **buf, bool display)
  1016. {
  1017. int i;
  1018. #ifdef CONFIG_IWLEGACY_DEBUG
  1019. int pos = 0;
  1020. size_t bufsz = 0;
  1021. #endif
  1022. static const u32 fh_tbl[] = {
  1023. FH49_RSCSR_CHNL0_STTS_WPTR_REG,
  1024. FH49_RSCSR_CHNL0_RBDCB_BASE_REG,
  1025. FH49_RSCSR_CHNL0_WPTR,
  1026. FH49_MEM_RCSR_CHNL0_CONFIG_REG,
  1027. FH49_MEM_RSSR_SHARED_CTRL_REG,
  1028. FH49_MEM_RSSR_RX_STATUS_REG,
  1029. FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  1030. FH49_TSSR_TX_STATUS_REG,
  1031. FH49_TSSR_TX_ERROR_REG
  1032. };
  1033. #ifdef CONFIG_IWLEGACY_DEBUG
  1034. if (display) {
  1035. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  1036. *buf = kmalloc(bufsz, GFP_KERNEL);
  1037. if (!*buf)
  1038. return -ENOMEM;
  1039. pos +=
  1040. scnprintf(*buf + pos, bufsz - pos, "FH register values:\n");
  1041. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1042. pos +=
  1043. scnprintf(*buf + pos, bufsz - pos,
  1044. " %34s: 0X%08x\n",
  1045. il4965_get_fh_string(fh_tbl[i]),
  1046. il_rd(il, fh_tbl[i]));
  1047. }
  1048. return pos;
  1049. }
  1050. #endif
  1051. IL_ERR("FH register values:\n");
  1052. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1053. IL_ERR(" %34s: 0X%08x\n", il4965_get_fh_string(fh_tbl[i]),
  1054. il_rd(il, fh_tbl[i]));
  1055. }
  1056. return 0;
  1057. }
  1058. void
  1059. il4965_hdl_missed_beacon(struct il_priv *il, struct il_rx_buf *rxb)
  1060. {
  1061. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1062. struct il_missed_beacon_notif *missed_beacon;
  1063. missed_beacon = &pkt->u.missed_beacon;
  1064. if (le32_to_cpu(missed_beacon->consecutive_missed_beacons) >
  1065. il->missed_beacon_threshold) {
  1066. D_CALIB("missed bcn cnsq %d totl %d rcd %d expctd %d\n",
  1067. le32_to_cpu(missed_beacon->consecutive_missed_beacons),
  1068. le32_to_cpu(missed_beacon->total_missed_becons),
  1069. le32_to_cpu(missed_beacon->num_recvd_beacons),
  1070. le32_to_cpu(missed_beacon->num_expected_beacons));
  1071. if (!test_bit(S_SCANNING, &il->status))
  1072. il4965_init_sensitivity(il);
  1073. }
  1074. }
  1075. /* Calculate noise level, based on measurements during network silence just
  1076. * before arriving beacon. This measurement can be done only if we know
  1077. * exactly when to expect beacons, therefore only when we're associated. */
  1078. static void
  1079. il4965_rx_calc_noise(struct il_priv *il)
  1080. {
  1081. struct stats_rx_non_phy *rx_info;
  1082. int num_active_rx = 0;
  1083. int total_silence = 0;
  1084. int bcn_silence_a, bcn_silence_b, bcn_silence_c;
  1085. int last_rx_noise;
  1086. rx_info = &(il->_4965.stats.rx.general);
  1087. bcn_silence_a =
  1088. le32_to_cpu(rx_info->beacon_silence_rssi_a) & IN_BAND_FILTER;
  1089. bcn_silence_b =
  1090. le32_to_cpu(rx_info->beacon_silence_rssi_b) & IN_BAND_FILTER;
  1091. bcn_silence_c =
  1092. le32_to_cpu(rx_info->beacon_silence_rssi_c) & IN_BAND_FILTER;
  1093. if (bcn_silence_a) {
  1094. total_silence += bcn_silence_a;
  1095. num_active_rx++;
  1096. }
  1097. if (bcn_silence_b) {
  1098. total_silence += bcn_silence_b;
  1099. num_active_rx++;
  1100. }
  1101. if (bcn_silence_c) {
  1102. total_silence += bcn_silence_c;
  1103. num_active_rx++;
  1104. }
  1105. /* Average among active antennas */
  1106. if (num_active_rx)
  1107. last_rx_noise = (total_silence / num_active_rx) - 107;
  1108. else
  1109. last_rx_noise = IL_NOISE_MEAS_NOT_AVAILABLE;
  1110. D_CALIB("inband silence a %u, b %u, c %u, dBm %d\n", bcn_silence_a,
  1111. bcn_silence_b, bcn_silence_c, last_rx_noise);
  1112. }
  1113. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1114. /*
  1115. * based on the assumption of all stats counter are in DWORD
  1116. * FIXME: This function is for debugging, do not deal with
  1117. * the case of counters roll-over.
  1118. */
  1119. static void
  1120. il4965_accumulative_stats(struct il_priv *il, __le32 * stats)
  1121. {
  1122. int i, size;
  1123. __le32 *prev_stats;
  1124. u32 *accum_stats;
  1125. u32 *delta, *max_delta;
  1126. struct stats_general_common *general, *accum_general;
  1127. struct stats_tx *tx, *accum_tx;
  1128. prev_stats = (__le32 *) &il->_4965.stats;
  1129. accum_stats = (u32 *) &il->_4965.accum_stats;
  1130. size = sizeof(struct il_notif_stats);
  1131. general = &il->_4965.stats.general.common;
  1132. accum_general = &il->_4965.accum_stats.general.common;
  1133. tx = &il->_4965.stats.tx;
  1134. accum_tx = &il->_4965.accum_stats.tx;
  1135. delta = (u32 *) &il->_4965.delta_stats;
  1136. max_delta = (u32 *) &il->_4965.max_delta;
  1137. for (i = sizeof(__le32); i < size;
  1138. i +=
  1139. sizeof(__le32), stats++, prev_stats++, delta++, max_delta++,
  1140. accum_stats++) {
  1141. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  1142. *delta =
  1143. (le32_to_cpu(*stats) - le32_to_cpu(*prev_stats));
  1144. *accum_stats += *delta;
  1145. if (*delta > *max_delta)
  1146. *max_delta = *delta;
  1147. }
  1148. }
  1149. /* reset accumulative stats for "no-counter" type stats */
  1150. accum_general->temperature = general->temperature;
  1151. accum_general->ttl_timestamp = general->ttl_timestamp;
  1152. }
  1153. #endif
  1154. void
  1155. il4965_hdl_stats(struct il_priv *il, struct il_rx_buf *rxb)
  1156. {
  1157. const int recalib_seconds = 60;
  1158. bool change;
  1159. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1160. D_RX("Statistics notification received (%d vs %d).\n",
  1161. (int)sizeof(struct il_notif_stats),
  1162. le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK);
  1163. change =
  1164. ((il->_4965.stats.general.common.temperature !=
  1165. pkt->u.stats.general.common.temperature) ||
  1166. ((il->_4965.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK) !=
  1167. (pkt->u.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK)));
  1168. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1169. il4965_accumulative_stats(il, (__le32 *) &pkt->u.stats);
  1170. #endif
  1171. /* TODO: reading some of stats is unneeded */
  1172. memcpy(&il->_4965.stats, &pkt->u.stats, sizeof(il->_4965.stats));
  1173. set_bit(S_STATS, &il->status);
  1174. /*
  1175. * Reschedule the stats timer to occur in recalib_seconds to ensure
  1176. * we get a thermal update even if the uCode doesn't give us one
  1177. */
  1178. mod_timer(&il->stats_periodic,
  1179. jiffies + msecs_to_jiffies(recalib_seconds * 1000));
  1180. if (unlikely(!test_bit(S_SCANNING, &il->status)) &&
  1181. (pkt->hdr.cmd == N_STATS)) {
  1182. il4965_rx_calc_noise(il);
  1183. queue_work(il->workqueue, &il->run_time_calib_work);
  1184. }
  1185. if (change)
  1186. il4965_temperature_calib(il);
  1187. }
  1188. void
  1189. il4965_hdl_c_stats(struct il_priv *il, struct il_rx_buf *rxb)
  1190. {
  1191. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1192. if (le32_to_cpu(pkt->u.stats.flag) & UCODE_STATS_CLEAR_MSK) {
  1193. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1194. memset(&il->_4965.accum_stats, 0,
  1195. sizeof(struct il_notif_stats));
  1196. memset(&il->_4965.delta_stats, 0,
  1197. sizeof(struct il_notif_stats));
  1198. memset(&il->_4965.max_delta, 0, sizeof(struct il_notif_stats));
  1199. #endif
  1200. D_RX("Statistics have been cleared\n");
  1201. }
  1202. il4965_hdl_stats(il, rxb);
  1203. }
  1204. /*
  1205. * mac80211 queues, ACs, hardware queues, FIFOs.
  1206. *
  1207. * Cf. http://wireless.kernel.org/en/developers/Documentation/mac80211/queues
  1208. *
  1209. * Mac80211 uses the following numbers, which we get as from it
  1210. * by way of skb_get_queue_mapping(skb):
  1211. *
  1212. * VO 0
  1213. * VI 1
  1214. * BE 2
  1215. * BK 3
  1216. *
  1217. *
  1218. * Regular (not A-MPDU) frames are put into hardware queues corresponding
  1219. * to the FIFOs, see comments in iwl-prph.h. Aggregated frames get their
  1220. * own queue per aggregation session (RA/TID combination), such queues are
  1221. * set up to map into FIFOs too, for which we need an AC->FIFO mapping. In
  1222. * order to map frames to the right queue, we also need an AC->hw queue
  1223. * mapping. This is implemented here.
  1224. *
  1225. * Due to the way hw queues are set up (by the hw specific modules like
  1226. * 4965.c), the AC->hw queue mapping is the identity
  1227. * mapping.
  1228. */
  1229. static const u8 tid_to_ac[] = {
  1230. IEEE80211_AC_BE,
  1231. IEEE80211_AC_BK,
  1232. IEEE80211_AC_BK,
  1233. IEEE80211_AC_BE,
  1234. IEEE80211_AC_VI,
  1235. IEEE80211_AC_VI,
  1236. IEEE80211_AC_VO,
  1237. IEEE80211_AC_VO
  1238. };
  1239. static inline int
  1240. il4965_get_ac_from_tid(u16 tid)
  1241. {
  1242. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  1243. return tid_to_ac[tid];
  1244. /* no support for TIDs 8-15 yet */
  1245. return -EINVAL;
  1246. }
  1247. static inline int
  1248. il4965_get_fifo_from_tid(u16 tid)
  1249. {
  1250. const u8 ac_to_fifo[] = {
  1251. IL_TX_FIFO_VO,
  1252. IL_TX_FIFO_VI,
  1253. IL_TX_FIFO_BE,
  1254. IL_TX_FIFO_BK,
  1255. };
  1256. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  1257. return ac_to_fifo[tid_to_ac[tid]];
  1258. /* no support for TIDs 8-15 yet */
  1259. return -EINVAL;
  1260. }
  1261. /*
  1262. * handle build C_TX command notification.
  1263. */
  1264. static void
  1265. il4965_tx_cmd_build_basic(struct il_priv *il, struct sk_buff *skb,
  1266. struct il_tx_cmd *tx_cmd,
  1267. struct ieee80211_tx_info *info,
  1268. struct ieee80211_hdr *hdr, u8 std_id)
  1269. {
  1270. __le16 fc = hdr->frame_control;
  1271. __le32 tx_flags = tx_cmd->tx_flags;
  1272. tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1273. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  1274. tx_flags |= TX_CMD_FLG_ACK_MSK;
  1275. if (ieee80211_is_mgmt(fc))
  1276. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1277. if (ieee80211_is_probe_resp(fc) &&
  1278. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  1279. tx_flags |= TX_CMD_FLG_TSF_MSK;
  1280. } else {
  1281. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  1282. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1283. }
  1284. if (ieee80211_is_back_req(fc))
  1285. tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
  1286. tx_cmd->sta_id = std_id;
  1287. if (ieee80211_has_morefrags(fc))
  1288. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  1289. if (ieee80211_is_data_qos(fc)) {
  1290. u8 *qc = ieee80211_get_qos_ctl(hdr);
  1291. tx_cmd->tid_tspec = qc[0] & 0xf;
  1292. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  1293. } else {
  1294. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1295. }
  1296. il_tx_cmd_protection(il, info, fc, &tx_flags);
  1297. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  1298. if (ieee80211_is_mgmt(fc)) {
  1299. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  1300. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
  1301. else
  1302. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
  1303. } else {
  1304. tx_cmd->timeout.pm_frame_timeout = 0;
  1305. }
  1306. tx_cmd->driver_txop = 0;
  1307. tx_cmd->tx_flags = tx_flags;
  1308. tx_cmd->next_frame_len = 0;
  1309. }
  1310. static void
  1311. il4965_tx_cmd_build_rate(struct il_priv *il, struct il_tx_cmd *tx_cmd,
  1312. struct ieee80211_tx_info *info, __le16 fc)
  1313. {
  1314. const u8 rts_retry_limit = 60;
  1315. u32 rate_flags;
  1316. int rate_idx;
  1317. u8 data_retry_limit;
  1318. u8 rate_plcp;
  1319. /* Set retry limit on DATA packets and Probe Responses */
  1320. if (ieee80211_is_probe_resp(fc))
  1321. data_retry_limit = 3;
  1322. else
  1323. data_retry_limit = IL4965_DEFAULT_TX_RETRY;
  1324. tx_cmd->data_retry_limit = data_retry_limit;
  1325. /* Set retry limit on RTS packets */
  1326. tx_cmd->rts_retry_limit = min(data_retry_limit, rts_retry_limit);
  1327. /* DATA packets will use the uCode station table for rate/antenna
  1328. * selection */
  1329. if (ieee80211_is_data(fc)) {
  1330. tx_cmd->initial_rate_idx = 0;
  1331. tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
  1332. return;
  1333. }
  1334. /**
  1335. * If the current TX rate stored in mac80211 has the MCS bit set, it's
  1336. * not really a TX rate. Thus, we use the lowest supported rate for
  1337. * this band. Also use the lowest supported rate if the stored rate
  1338. * idx is invalid.
  1339. */
  1340. rate_idx = info->control.rates[0].idx;
  1341. if ((info->control.rates[0].flags & IEEE80211_TX_RC_MCS) || rate_idx < 0
  1342. || rate_idx > RATE_COUNT_LEGACY)
  1343. rate_idx =
  1344. rate_lowest_index(&il->bands[info->band],
  1345. info->control.sta);
  1346. /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
  1347. if (info->band == IEEE80211_BAND_5GHZ)
  1348. rate_idx += IL_FIRST_OFDM_RATE;
  1349. /* Get PLCP rate for tx_cmd->rate_n_flags */
  1350. rate_plcp = il_rates[rate_idx].plcp;
  1351. /* Zero out flags for this packet */
  1352. rate_flags = 0;
  1353. /* Set CCK flag as needed */
  1354. if (rate_idx >= IL_FIRST_CCK_RATE && rate_idx <= IL_LAST_CCK_RATE)
  1355. rate_flags |= RATE_MCS_CCK_MSK;
  1356. /* Set up antennas */
  1357. il4965_toggle_tx_ant(il, &il->mgmt_tx_ant, il->hw_params.valid_tx_ant);
  1358. rate_flags |= BIT(il->mgmt_tx_ant) << RATE_MCS_ANT_POS;
  1359. /* Set the rate in the TX cmd */
  1360. tx_cmd->rate_n_flags = cpu_to_le32(rate_plcp | rate_flags);
  1361. }
  1362. static void
  1363. il4965_tx_cmd_build_hwcrypto(struct il_priv *il, struct ieee80211_tx_info *info,
  1364. struct il_tx_cmd *tx_cmd, struct sk_buff *skb_frag,
  1365. int sta_id)
  1366. {
  1367. struct ieee80211_key_conf *keyconf = info->control.hw_key;
  1368. switch (keyconf->cipher) {
  1369. case WLAN_CIPHER_SUITE_CCMP:
  1370. tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
  1371. memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
  1372. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  1373. tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
  1374. D_TX("tx_cmd with AES hwcrypto\n");
  1375. break;
  1376. case WLAN_CIPHER_SUITE_TKIP:
  1377. tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
  1378. ieee80211_get_tkip_p2k(keyconf, skb_frag, tx_cmd->key);
  1379. D_TX("tx_cmd with tkip hwcrypto\n");
  1380. break;
  1381. case WLAN_CIPHER_SUITE_WEP104:
  1382. tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
  1383. /* fall through */
  1384. case WLAN_CIPHER_SUITE_WEP40:
  1385. tx_cmd->sec_ctl |=
  1386. (TX_CMD_SEC_WEP | (keyconf->keyidx & TX_CMD_SEC_MSK) <<
  1387. TX_CMD_SEC_SHIFT);
  1388. memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
  1389. D_TX("Configuring packet for WEP encryption " "with key %d\n",
  1390. keyconf->keyidx);
  1391. break;
  1392. default:
  1393. IL_ERR("Unknown encode cipher %x\n", keyconf->cipher);
  1394. break;
  1395. }
  1396. }
  1397. /*
  1398. * start C_TX command process
  1399. */
  1400. int
  1401. il4965_tx_skb(struct il_priv *il, struct sk_buff *skb)
  1402. {
  1403. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1404. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1405. struct ieee80211_sta *sta = info->control.sta;
  1406. struct il_station_priv *sta_priv = NULL;
  1407. struct il_tx_queue *txq;
  1408. struct il_queue *q;
  1409. struct il_device_cmd *out_cmd;
  1410. struct il_cmd_meta *out_meta;
  1411. struct il_tx_cmd *tx_cmd;
  1412. int txq_id;
  1413. dma_addr_t phys_addr;
  1414. dma_addr_t txcmd_phys;
  1415. dma_addr_t scratch_phys;
  1416. u16 len, firstlen, secondlen;
  1417. u16 seq_number = 0;
  1418. __le16 fc;
  1419. u8 hdr_len;
  1420. u8 sta_id;
  1421. u8 wait_write_ptr = 0;
  1422. u8 tid = 0;
  1423. u8 *qc = NULL;
  1424. unsigned long flags;
  1425. bool is_agg = false;
  1426. spin_lock_irqsave(&il->lock, flags);
  1427. if (il_is_rfkill(il)) {
  1428. D_DROP("Dropping - RF KILL\n");
  1429. goto drop_unlock;
  1430. }
  1431. fc = hdr->frame_control;
  1432. #ifdef CONFIG_IWLEGACY_DEBUG
  1433. if (ieee80211_is_auth(fc))
  1434. D_TX("Sending AUTH frame\n");
  1435. else if (ieee80211_is_assoc_req(fc))
  1436. D_TX("Sending ASSOC frame\n");
  1437. else if (ieee80211_is_reassoc_req(fc))
  1438. D_TX("Sending REASSOC frame\n");
  1439. #endif
  1440. hdr_len = ieee80211_hdrlen(fc);
  1441. /* For management frames use broadcast id to do not break aggregation */
  1442. if (!ieee80211_is_data(fc))
  1443. sta_id = il->hw_params.bcast_id;
  1444. else {
  1445. /* Find idx into station table for destination station */
  1446. sta_id = il_sta_id_or_broadcast(il, info->control.sta);
  1447. if (sta_id == IL_INVALID_STATION) {
  1448. D_DROP("Dropping - INVALID STATION: %pM\n", hdr->addr1);
  1449. goto drop_unlock;
  1450. }
  1451. }
  1452. D_TX("station Id %d\n", sta_id);
  1453. if (sta)
  1454. sta_priv = (void *)sta->drv_priv;
  1455. if (sta_priv && sta_priv->asleep &&
  1456. (info->flags & IEEE80211_TX_CTL_NO_PS_BUFFER)) {
  1457. /*
  1458. * This sends an asynchronous command to the device,
  1459. * but we can rely on it being processed before the
  1460. * next frame is processed -- and the next frame to
  1461. * this station is the one that will consume this
  1462. * counter.
  1463. * For now set the counter to just 1 since we do not
  1464. * support uAPSD yet.
  1465. */
  1466. il4965_sta_modify_sleep_tx_count(il, sta_id, 1);
  1467. }
  1468. /* FIXME: remove me ? */
  1469. WARN_ON_ONCE(info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM);
  1470. /* Access category (AC) is also the queue number */
  1471. txq_id = skb_get_queue_mapping(skb);
  1472. /* irqs already disabled/saved above when locking il->lock */
  1473. spin_lock(&il->sta_lock);
  1474. if (ieee80211_is_data_qos(fc)) {
  1475. qc = ieee80211_get_qos_ctl(hdr);
  1476. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  1477. if (WARN_ON_ONCE(tid >= MAX_TID_COUNT)) {
  1478. spin_unlock(&il->sta_lock);
  1479. goto drop_unlock;
  1480. }
  1481. seq_number = il->stations[sta_id].tid[tid].seq_number;
  1482. seq_number &= IEEE80211_SCTL_SEQ;
  1483. hdr->seq_ctrl =
  1484. hdr->seq_ctrl & cpu_to_le16(IEEE80211_SCTL_FRAG);
  1485. hdr->seq_ctrl |= cpu_to_le16(seq_number);
  1486. seq_number += 0x10;
  1487. /* aggregation is on for this <sta,tid> */
  1488. if (info->flags & IEEE80211_TX_CTL_AMPDU &&
  1489. il->stations[sta_id].tid[tid].agg.state == IL_AGG_ON) {
  1490. txq_id = il->stations[sta_id].tid[tid].agg.txq_id;
  1491. is_agg = true;
  1492. }
  1493. }
  1494. txq = &il->txq[txq_id];
  1495. q = &txq->q;
  1496. if (unlikely(il_queue_space(q) < q->high_mark)) {
  1497. spin_unlock(&il->sta_lock);
  1498. goto drop_unlock;
  1499. }
  1500. if (ieee80211_is_data_qos(fc)) {
  1501. il->stations[sta_id].tid[tid].tfds_in_queue++;
  1502. if (!ieee80211_has_morefrags(fc))
  1503. il->stations[sta_id].tid[tid].seq_number = seq_number;
  1504. }
  1505. spin_unlock(&il->sta_lock);
  1506. txq->skbs[q->write_ptr] = skb;
  1507. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  1508. out_cmd = txq->cmd[q->write_ptr];
  1509. out_meta = &txq->meta[q->write_ptr];
  1510. tx_cmd = &out_cmd->cmd.tx;
  1511. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  1512. memset(tx_cmd, 0, sizeof(struct il_tx_cmd));
  1513. /*
  1514. * Set up the Tx-command (not MAC!) header.
  1515. * Store the chosen Tx queue and TFD idx within the sequence field;
  1516. * after Tx, uCode's Tx response will return this value so driver can
  1517. * locate the frame within the tx queue and do post-tx processing.
  1518. */
  1519. out_cmd->hdr.cmd = C_TX;
  1520. out_cmd->hdr.sequence =
  1521. cpu_to_le16((u16)
  1522. (QUEUE_TO_SEQ(txq_id) | IDX_TO_SEQ(q->write_ptr)));
  1523. /* Copy MAC header from skb into command buffer */
  1524. memcpy(tx_cmd->hdr, hdr, hdr_len);
  1525. /* Total # bytes to be transmitted */
  1526. len = (u16) skb->len;
  1527. tx_cmd->len = cpu_to_le16(len);
  1528. if (info->control.hw_key)
  1529. il4965_tx_cmd_build_hwcrypto(il, info, tx_cmd, skb, sta_id);
  1530. /* TODO need this for burst mode later on */
  1531. il4965_tx_cmd_build_basic(il, skb, tx_cmd, info, hdr, sta_id);
  1532. il4965_tx_cmd_build_rate(il, tx_cmd, info, fc);
  1533. il_update_stats(il, true, fc, len);
  1534. /*
  1535. * Use the first empty entry in this queue's command buffer array
  1536. * to contain the Tx command and MAC header concatenated together
  1537. * (payload data will be in another buffer).
  1538. * Size of this varies, due to varying MAC header length.
  1539. * If end is not dword aligned, we'll have 2 extra bytes at the end
  1540. * of the MAC header (device reads on dword boundaries).
  1541. * We'll tell device about this padding later.
  1542. */
  1543. len = sizeof(struct il_tx_cmd) + sizeof(struct il_cmd_header) + hdr_len;
  1544. firstlen = (len + 3) & ~3;
  1545. /* Tell NIC about any 2-byte padding after MAC header */
  1546. if (firstlen != len)
  1547. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  1548. /* Physical address of this Tx command's header (not MAC header!),
  1549. * within command buffer array. */
  1550. txcmd_phys =
  1551. pci_map_single(il->pci_dev, &out_cmd->hdr, firstlen,
  1552. PCI_DMA_BIDIRECTIONAL);
  1553. dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
  1554. dma_unmap_len_set(out_meta, len, firstlen);
  1555. /* Add buffer containing Tx command and MAC(!) header to TFD's
  1556. * first entry */
  1557. il->ops->txq_attach_buf_to_tfd(il, txq, txcmd_phys, firstlen, 1, 0);
  1558. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  1559. txq->need_update = 1;
  1560. } else {
  1561. wait_write_ptr = 1;
  1562. txq->need_update = 0;
  1563. }
  1564. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  1565. * if any (802.11 null frames have no payload). */
  1566. secondlen = skb->len - hdr_len;
  1567. if (secondlen > 0) {
  1568. phys_addr =
  1569. pci_map_single(il->pci_dev, skb->data + hdr_len, secondlen,
  1570. PCI_DMA_TODEVICE);
  1571. il->ops->txq_attach_buf_to_tfd(il, txq, phys_addr, secondlen,
  1572. 0, 0);
  1573. }
  1574. scratch_phys =
  1575. txcmd_phys + sizeof(struct il_cmd_header) +
  1576. offsetof(struct il_tx_cmd, scratch);
  1577. /* take back ownership of DMA buffer to enable update */
  1578. pci_dma_sync_single_for_cpu(il->pci_dev, txcmd_phys, firstlen,
  1579. PCI_DMA_BIDIRECTIONAL);
  1580. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  1581. tx_cmd->dram_msb_ptr = il_get_dma_hi_addr(scratch_phys);
  1582. D_TX("sequence nr = 0X%x\n", le16_to_cpu(out_cmd->hdr.sequence));
  1583. D_TX("tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  1584. il_print_hex_dump(il, IL_DL_TX, (u8 *) tx_cmd, sizeof(*tx_cmd));
  1585. il_print_hex_dump(il, IL_DL_TX, (u8 *) tx_cmd->hdr, hdr_len);
  1586. /* Set up entry for this TFD in Tx byte-count array */
  1587. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  1588. il->ops->txq_update_byte_cnt_tbl(il, txq, le16_to_cpu(tx_cmd->len));
  1589. pci_dma_sync_single_for_device(il->pci_dev, txcmd_phys, firstlen,
  1590. PCI_DMA_BIDIRECTIONAL);
  1591. /* Tell device the write idx *just past* this latest filled TFD */
  1592. q->write_ptr = il_queue_inc_wrap(q->write_ptr, q->n_bd);
  1593. il_txq_update_write_ptr(il, txq);
  1594. spin_unlock_irqrestore(&il->lock, flags);
  1595. /*
  1596. * At this point the frame is "transmitted" successfully
  1597. * and we will get a TX status notification eventually,
  1598. * regardless of the value of ret. "ret" only indicates
  1599. * whether or not we should update the write pointer.
  1600. */
  1601. /*
  1602. * Avoid atomic ops if it isn't an associated client.
  1603. * Also, if this is a packet for aggregation, don't
  1604. * increase the counter because the ucode will stop
  1605. * aggregation queues when their respective station
  1606. * goes to sleep.
  1607. */
  1608. if (sta_priv && sta_priv->client && !is_agg)
  1609. atomic_inc(&sta_priv->pending_frames);
  1610. if (il_queue_space(q) < q->high_mark && il->mac80211_registered) {
  1611. if (wait_write_ptr) {
  1612. spin_lock_irqsave(&il->lock, flags);
  1613. txq->need_update = 1;
  1614. il_txq_update_write_ptr(il, txq);
  1615. spin_unlock_irqrestore(&il->lock, flags);
  1616. } else {
  1617. il_stop_queue(il, txq);
  1618. }
  1619. }
  1620. return 0;
  1621. drop_unlock:
  1622. spin_unlock_irqrestore(&il->lock, flags);
  1623. return -1;
  1624. }
  1625. static inline int
  1626. il4965_alloc_dma_ptr(struct il_priv *il, struct il_dma_ptr *ptr, size_t size)
  1627. {
  1628. ptr->addr =
  1629. dma_alloc_coherent(&il->pci_dev->dev, size, &ptr->dma, GFP_KERNEL);
  1630. if (!ptr->addr)
  1631. return -ENOMEM;
  1632. ptr->size = size;
  1633. return 0;
  1634. }
  1635. static inline void
  1636. il4965_free_dma_ptr(struct il_priv *il, struct il_dma_ptr *ptr)
  1637. {
  1638. if (unlikely(!ptr->addr))
  1639. return;
  1640. dma_free_coherent(&il->pci_dev->dev, ptr->size, ptr->addr, ptr->dma);
  1641. memset(ptr, 0, sizeof(*ptr));
  1642. }
  1643. /**
  1644. * il4965_hw_txq_ctx_free - Free TXQ Context
  1645. *
  1646. * Destroy all TX DMA queues and structures
  1647. */
  1648. void
  1649. il4965_hw_txq_ctx_free(struct il_priv *il)
  1650. {
  1651. int txq_id;
  1652. /* Tx queues */
  1653. if (il->txq) {
  1654. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1655. if (txq_id == il->cmd_queue)
  1656. il_cmd_queue_free(il);
  1657. else
  1658. il_tx_queue_free(il, txq_id);
  1659. }
  1660. il4965_free_dma_ptr(il, &il->kw);
  1661. il4965_free_dma_ptr(il, &il->scd_bc_tbls);
  1662. /* free tx queue structure */
  1663. il_free_txq_mem(il);
  1664. }
  1665. /**
  1666. * il4965_txq_ctx_alloc - allocate TX queue context
  1667. * Allocate all Tx DMA structures and initialize them
  1668. *
  1669. * @param il
  1670. * @return error code
  1671. */
  1672. int
  1673. il4965_txq_ctx_alloc(struct il_priv *il)
  1674. {
  1675. int ret, txq_id;
  1676. unsigned long flags;
  1677. /* Free all tx/cmd queues and keep-warm buffer */
  1678. il4965_hw_txq_ctx_free(il);
  1679. ret =
  1680. il4965_alloc_dma_ptr(il, &il->scd_bc_tbls,
  1681. il->hw_params.scd_bc_tbls_size);
  1682. if (ret) {
  1683. IL_ERR("Scheduler BC Table allocation failed\n");
  1684. goto error_bc_tbls;
  1685. }
  1686. /* Alloc keep-warm buffer */
  1687. ret = il4965_alloc_dma_ptr(il, &il->kw, IL_KW_SIZE);
  1688. if (ret) {
  1689. IL_ERR("Keep Warm allocation failed\n");
  1690. goto error_kw;
  1691. }
  1692. /* allocate tx queue structure */
  1693. ret = il_alloc_txq_mem(il);
  1694. if (ret)
  1695. goto error;
  1696. spin_lock_irqsave(&il->lock, flags);
  1697. /* Turn off all Tx DMA fifos */
  1698. il4965_txq_set_sched(il, 0);
  1699. /* Tell NIC where to find the "keep warm" buffer */
  1700. il_wr(il, FH49_KW_MEM_ADDR_REG, il->kw.dma >> 4);
  1701. spin_unlock_irqrestore(&il->lock, flags);
  1702. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  1703. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  1704. ret = il_tx_queue_init(il, txq_id);
  1705. if (ret) {
  1706. IL_ERR("Tx %d queue init failed\n", txq_id);
  1707. goto error;
  1708. }
  1709. }
  1710. return ret;
  1711. error:
  1712. il4965_hw_txq_ctx_free(il);
  1713. il4965_free_dma_ptr(il, &il->kw);
  1714. error_kw:
  1715. il4965_free_dma_ptr(il, &il->scd_bc_tbls);
  1716. error_bc_tbls:
  1717. return ret;
  1718. }
  1719. void
  1720. il4965_txq_ctx_reset(struct il_priv *il)
  1721. {
  1722. int txq_id;
  1723. unsigned long flags;
  1724. spin_lock_irqsave(&il->lock, flags);
  1725. /* Turn off all Tx DMA fifos */
  1726. il4965_txq_set_sched(il, 0);
  1727. /* Tell NIC where to find the "keep warm" buffer */
  1728. il_wr(il, FH49_KW_MEM_ADDR_REG, il->kw.dma >> 4);
  1729. spin_unlock_irqrestore(&il->lock, flags);
  1730. /* Alloc and init all Tx queues, including the command queue (#4) */
  1731. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1732. il_tx_queue_reset(il, txq_id);
  1733. }
  1734. void
  1735. il4965_txq_ctx_unmap(struct il_priv *il)
  1736. {
  1737. int txq_id;
  1738. if (!il->txq)
  1739. return;
  1740. /* Unmap DMA from host system and free skb's */
  1741. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1742. if (txq_id == il->cmd_queue)
  1743. il_cmd_queue_unmap(il);
  1744. else
  1745. il_tx_queue_unmap(il, txq_id);
  1746. }
  1747. /**
  1748. * il4965_txq_ctx_stop - Stop all Tx DMA channels
  1749. */
  1750. void
  1751. il4965_txq_ctx_stop(struct il_priv *il)
  1752. {
  1753. int ch, ret;
  1754. _il_wr_prph(il, IL49_SCD_TXFACT, 0);
  1755. /* Stop each Tx DMA channel, and wait for it to be idle */
  1756. for (ch = 0; ch < il->hw_params.dma_chnl_num; ch++) {
  1757. _il_wr(il, FH49_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  1758. ret =
  1759. _il_poll_bit(il, FH49_TSSR_TX_STATUS_REG,
  1760. FH49_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  1761. FH49_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  1762. 1000);
  1763. if (ret < 0)
  1764. IL_ERR("Timeout stopping DMA channel %d [0x%08x]",
  1765. ch, _il_rd(il, FH49_TSSR_TX_STATUS_REG));
  1766. }
  1767. }
  1768. /*
  1769. * Find first available (lowest unused) Tx Queue, mark it "active".
  1770. * Called only when finding queue for aggregation.
  1771. * Should never return anything < 7, because they should already
  1772. * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
  1773. */
  1774. static int
  1775. il4965_txq_ctx_activate_free(struct il_priv *il)
  1776. {
  1777. int txq_id;
  1778. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1779. if (!test_and_set_bit(txq_id, &il->txq_ctx_active_msk))
  1780. return txq_id;
  1781. return -1;
  1782. }
  1783. /**
  1784. * il4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
  1785. */
  1786. static void
  1787. il4965_tx_queue_stop_scheduler(struct il_priv *il, u16 txq_id)
  1788. {
  1789. /* Simply stop the queue, but don't change any configuration;
  1790. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  1791. il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
  1792. (0 << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  1793. (1 << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  1794. }
  1795. /**
  1796. * il4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
  1797. */
  1798. static int
  1799. il4965_tx_queue_set_q2ratid(struct il_priv *il, u16 ra_tid, u16 txq_id)
  1800. {
  1801. u32 tbl_dw_addr;
  1802. u32 tbl_dw;
  1803. u16 scd_q2ratid;
  1804. scd_q2ratid = ra_tid & IL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  1805. tbl_dw_addr =
  1806. il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  1807. tbl_dw = il_read_targ_mem(il, tbl_dw_addr);
  1808. if (txq_id & 0x1)
  1809. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  1810. else
  1811. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  1812. il_write_targ_mem(il, tbl_dw_addr, tbl_dw);
  1813. return 0;
  1814. }
  1815. /**
  1816. * il4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
  1817. *
  1818. * NOTE: txq_id must be greater than IL49_FIRST_AMPDU_QUEUE,
  1819. * i.e. it must be one of the higher queues used for aggregation
  1820. */
  1821. static int
  1822. il4965_txq_agg_enable(struct il_priv *il, int txq_id, int tx_fifo, int sta_id,
  1823. int tid, u16 ssn_idx)
  1824. {
  1825. unsigned long flags;
  1826. u16 ra_tid;
  1827. int ret;
  1828. if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1829. (IL49_FIRST_AMPDU_QUEUE +
  1830. il->cfg->num_of_ampdu_queues <= txq_id)) {
  1831. IL_WARN("queue number out of range: %d, must be %d to %d\n",
  1832. txq_id, IL49_FIRST_AMPDU_QUEUE,
  1833. IL49_FIRST_AMPDU_QUEUE +
  1834. il->cfg->num_of_ampdu_queues - 1);
  1835. return -EINVAL;
  1836. }
  1837. ra_tid = BUILD_RAxTID(sta_id, tid);
  1838. /* Modify device's station table to Tx this TID */
  1839. ret = il4965_sta_tx_modify_enable_tid(il, sta_id, tid);
  1840. if (ret)
  1841. return ret;
  1842. spin_lock_irqsave(&il->lock, flags);
  1843. /* Stop this Tx queue before configuring it */
  1844. il4965_tx_queue_stop_scheduler(il, txq_id);
  1845. /* Map receiver-address / traffic-ID to this queue */
  1846. il4965_tx_queue_set_q2ratid(il, ra_tid, txq_id);
  1847. /* Set this queue as a chain-building queue */
  1848. il_set_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1849. /* Place first TFD at idx corresponding to start sequence number.
  1850. * Assumes that ssn_idx is valid (!= 0xFFF) */
  1851. il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1852. il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1853. il4965_set_wr_ptrs(il, txq_id, ssn_idx);
  1854. /* Set up Tx win size and frame limit for this queue */
  1855. il_write_targ_mem(il,
  1856. il->scd_base_addr +
  1857. IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
  1858. (SCD_WIN_SIZE << IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS)
  1859. & IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  1860. il_write_targ_mem(il,
  1861. il->scd_base_addr +
  1862. IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
  1863. (SCD_FRAME_LIMIT <<
  1864. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  1865. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  1866. il_set_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1867. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  1868. il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 1);
  1869. spin_unlock_irqrestore(&il->lock, flags);
  1870. return 0;
  1871. }
  1872. int
  1873. il4965_tx_agg_start(struct il_priv *il, struct ieee80211_vif *vif,
  1874. struct ieee80211_sta *sta, u16 tid, u16 * ssn)
  1875. {
  1876. int sta_id;
  1877. int tx_fifo;
  1878. int txq_id;
  1879. int ret;
  1880. unsigned long flags;
  1881. struct il_tid_data *tid_data;
  1882. /* FIXME: warning if tx fifo not found ? */
  1883. tx_fifo = il4965_get_fifo_from_tid(tid);
  1884. if (unlikely(tx_fifo < 0))
  1885. return tx_fifo;
  1886. D_HT("%s on ra = %pM tid = %d\n", __func__, sta->addr, tid);
  1887. sta_id = il_sta_id(sta);
  1888. if (sta_id == IL_INVALID_STATION) {
  1889. IL_ERR("Start AGG on invalid station\n");
  1890. return -ENXIO;
  1891. }
  1892. if (unlikely(tid >= MAX_TID_COUNT))
  1893. return -EINVAL;
  1894. if (il->stations[sta_id].tid[tid].agg.state != IL_AGG_OFF) {
  1895. IL_ERR("Start AGG when state is not IL_AGG_OFF !\n");
  1896. return -ENXIO;
  1897. }
  1898. txq_id = il4965_txq_ctx_activate_free(il);
  1899. if (txq_id == -1) {
  1900. IL_ERR("No free aggregation queue available\n");
  1901. return -ENXIO;
  1902. }
  1903. spin_lock_irqsave(&il->sta_lock, flags);
  1904. tid_data = &il->stations[sta_id].tid[tid];
  1905. *ssn = SEQ_TO_SN(tid_data->seq_number);
  1906. tid_data->agg.txq_id = txq_id;
  1907. il_set_swq_id(&il->txq[txq_id], il4965_get_ac_from_tid(tid), txq_id);
  1908. spin_unlock_irqrestore(&il->sta_lock, flags);
  1909. ret = il4965_txq_agg_enable(il, txq_id, tx_fifo, sta_id, tid, *ssn);
  1910. if (ret)
  1911. return ret;
  1912. spin_lock_irqsave(&il->sta_lock, flags);
  1913. tid_data = &il->stations[sta_id].tid[tid];
  1914. if (tid_data->tfds_in_queue == 0) {
  1915. D_HT("HW queue is empty\n");
  1916. tid_data->agg.state = IL_AGG_ON;
  1917. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  1918. } else {
  1919. D_HT("HW queue is NOT empty: %d packets in HW queue\n",
  1920. tid_data->tfds_in_queue);
  1921. tid_data->agg.state = IL_EMPTYING_HW_QUEUE_ADDBA;
  1922. }
  1923. spin_unlock_irqrestore(&il->sta_lock, flags);
  1924. return ret;
  1925. }
  1926. /**
  1927. * txq_id must be greater than IL49_FIRST_AMPDU_QUEUE
  1928. * il->lock must be held by the caller
  1929. */
  1930. static int
  1931. il4965_txq_agg_disable(struct il_priv *il, u16 txq_id, u16 ssn_idx, u8 tx_fifo)
  1932. {
  1933. if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1934. (IL49_FIRST_AMPDU_QUEUE +
  1935. il->cfg->num_of_ampdu_queues <= txq_id)) {
  1936. IL_WARN("queue number out of range: %d, must be %d to %d\n",
  1937. txq_id, IL49_FIRST_AMPDU_QUEUE,
  1938. IL49_FIRST_AMPDU_QUEUE +
  1939. il->cfg->num_of_ampdu_queues - 1);
  1940. return -EINVAL;
  1941. }
  1942. il4965_tx_queue_stop_scheduler(il, txq_id);
  1943. il_clear_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1944. il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1945. il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1946. /* supposes that ssn_idx is valid (!= 0xFFF) */
  1947. il4965_set_wr_ptrs(il, txq_id, ssn_idx);
  1948. il_clear_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1949. il_txq_ctx_deactivate(il, txq_id);
  1950. il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 0);
  1951. return 0;
  1952. }
  1953. int
  1954. il4965_tx_agg_stop(struct il_priv *il, struct ieee80211_vif *vif,
  1955. struct ieee80211_sta *sta, u16 tid)
  1956. {
  1957. int tx_fifo_id, txq_id, sta_id, ssn;
  1958. struct il_tid_data *tid_data;
  1959. int write_ptr, read_ptr;
  1960. unsigned long flags;
  1961. /* FIXME: warning if tx_fifo_id not found ? */
  1962. tx_fifo_id = il4965_get_fifo_from_tid(tid);
  1963. if (unlikely(tx_fifo_id < 0))
  1964. return tx_fifo_id;
  1965. sta_id = il_sta_id(sta);
  1966. if (sta_id == IL_INVALID_STATION) {
  1967. IL_ERR("Invalid station for AGG tid %d\n", tid);
  1968. return -ENXIO;
  1969. }
  1970. spin_lock_irqsave(&il->sta_lock, flags);
  1971. tid_data = &il->stations[sta_id].tid[tid];
  1972. ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
  1973. txq_id = tid_data->agg.txq_id;
  1974. switch (il->stations[sta_id].tid[tid].agg.state) {
  1975. case IL_EMPTYING_HW_QUEUE_ADDBA:
  1976. /*
  1977. * This can happen if the peer stops aggregation
  1978. * again before we've had a chance to drain the
  1979. * queue we selected previously, i.e. before the
  1980. * session was really started completely.
  1981. */
  1982. D_HT("AGG stop before setup done\n");
  1983. goto turn_off;
  1984. case IL_AGG_ON:
  1985. break;
  1986. default:
  1987. IL_WARN("Stopping AGG while state not ON or starting\n");
  1988. }
  1989. write_ptr = il->txq[txq_id].q.write_ptr;
  1990. read_ptr = il->txq[txq_id].q.read_ptr;
  1991. /* The queue is not empty */
  1992. if (write_ptr != read_ptr) {
  1993. D_HT("Stopping a non empty AGG HW QUEUE\n");
  1994. il->stations[sta_id].tid[tid].agg.state =
  1995. IL_EMPTYING_HW_QUEUE_DELBA;
  1996. spin_unlock_irqrestore(&il->sta_lock, flags);
  1997. return 0;
  1998. }
  1999. D_HT("HW queue is empty\n");
  2000. turn_off:
  2001. il->stations[sta_id].tid[tid].agg.state = IL_AGG_OFF;
  2002. /* do not restore/save irqs */
  2003. spin_unlock(&il->sta_lock);
  2004. spin_lock(&il->lock);
  2005. /*
  2006. * the only reason this call can fail is queue number out of range,
  2007. * which can happen if uCode is reloaded and all the station
  2008. * information are lost. if it is outside the range, there is no need
  2009. * to deactivate the uCode queue, just return "success" to allow
  2010. * mac80211 to clean up it own data.
  2011. */
  2012. il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo_id);
  2013. spin_unlock_irqrestore(&il->lock, flags);
  2014. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2015. return 0;
  2016. }
  2017. int
  2018. il4965_txq_check_empty(struct il_priv *il, int sta_id, u8 tid, int txq_id)
  2019. {
  2020. struct il_queue *q = &il->txq[txq_id].q;
  2021. u8 *addr = il->stations[sta_id].sta.sta.addr;
  2022. struct il_tid_data *tid_data = &il->stations[sta_id].tid[tid];
  2023. lockdep_assert_held(&il->sta_lock);
  2024. switch (il->stations[sta_id].tid[tid].agg.state) {
  2025. case IL_EMPTYING_HW_QUEUE_DELBA:
  2026. /* We are reclaiming the last packet of the */
  2027. /* aggregated HW queue */
  2028. if (txq_id == tid_data->agg.txq_id &&
  2029. q->read_ptr == q->write_ptr) {
  2030. u16 ssn = SEQ_TO_SN(tid_data->seq_number);
  2031. int tx_fifo = il4965_get_fifo_from_tid(tid);
  2032. D_HT("HW queue empty: continue DELBA flow\n");
  2033. il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo);
  2034. tid_data->agg.state = IL_AGG_OFF;
  2035. ieee80211_stop_tx_ba_cb_irqsafe(il->vif, addr, tid);
  2036. }
  2037. break;
  2038. case IL_EMPTYING_HW_QUEUE_ADDBA:
  2039. /* We are reclaiming the last packet of the queue */
  2040. if (tid_data->tfds_in_queue == 0) {
  2041. D_HT("HW queue empty: continue ADDBA flow\n");
  2042. tid_data->agg.state = IL_AGG_ON;
  2043. ieee80211_start_tx_ba_cb_irqsafe(il->vif, addr, tid);
  2044. }
  2045. break;
  2046. }
  2047. return 0;
  2048. }
  2049. static void
  2050. il4965_non_agg_tx_status(struct il_priv *il, const u8 *addr1)
  2051. {
  2052. struct ieee80211_sta *sta;
  2053. struct il_station_priv *sta_priv;
  2054. rcu_read_lock();
  2055. sta = ieee80211_find_sta(il->vif, addr1);
  2056. if (sta) {
  2057. sta_priv = (void *)sta->drv_priv;
  2058. /* avoid atomic ops if this isn't a client */
  2059. if (sta_priv->client &&
  2060. atomic_dec_return(&sta_priv->pending_frames) == 0)
  2061. ieee80211_sta_block_awake(il->hw, sta, false);
  2062. }
  2063. rcu_read_unlock();
  2064. }
  2065. static void
  2066. il4965_tx_status(struct il_priv *il, struct sk_buff *skb, bool is_agg)
  2067. {
  2068. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  2069. if (!is_agg)
  2070. il4965_non_agg_tx_status(il, hdr->addr1);
  2071. ieee80211_tx_status_irqsafe(il->hw, skb);
  2072. }
  2073. int
  2074. il4965_tx_queue_reclaim(struct il_priv *il, int txq_id, int idx)
  2075. {
  2076. struct il_tx_queue *txq = &il->txq[txq_id];
  2077. struct il_queue *q = &txq->q;
  2078. int nfreed = 0;
  2079. struct ieee80211_hdr *hdr;
  2080. struct sk_buff *skb;
  2081. if (idx >= q->n_bd || il_queue_used(q, idx) == 0) {
  2082. IL_ERR("Read idx for DMA queue txq id (%d), idx %d, "
  2083. "is out of range [0-%d] %d %d.\n", txq_id, idx, q->n_bd,
  2084. q->write_ptr, q->read_ptr);
  2085. return 0;
  2086. }
  2087. for (idx = il_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  2088. q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  2089. skb = txq->skbs[txq->q.read_ptr];
  2090. if (WARN_ON_ONCE(skb == NULL))
  2091. continue;
  2092. hdr = (struct ieee80211_hdr *) skb->data;
  2093. if (ieee80211_is_data_qos(hdr->frame_control))
  2094. nfreed++;
  2095. il4965_tx_status(il, skb, txq_id >= IL4965_FIRST_AMPDU_QUEUE);
  2096. txq->skbs[txq->q.read_ptr] = NULL;
  2097. il->ops->txq_free_tfd(il, txq);
  2098. }
  2099. return nfreed;
  2100. }
  2101. /**
  2102. * il4965_tx_status_reply_compressed_ba - Update tx status from block-ack
  2103. *
  2104. * Go through block-ack's bitmap of ACK'd frames, update driver's record of
  2105. * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
  2106. */
  2107. static int
  2108. il4965_tx_status_reply_compressed_ba(struct il_priv *il, struct il_ht_agg *agg,
  2109. struct il_compressed_ba_resp *ba_resp)
  2110. {
  2111. int i, sh, ack;
  2112. u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
  2113. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  2114. int successes = 0;
  2115. struct ieee80211_tx_info *info;
  2116. u64 bitmap, sent_bitmap;
  2117. if (unlikely(!agg->wait_for_ba)) {
  2118. if (unlikely(ba_resp->bitmap))
  2119. IL_ERR("Received BA when not expected\n");
  2120. return -EINVAL;
  2121. }
  2122. /* Mark that the expected block-ack response arrived */
  2123. agg->wait_for_ba = 0;
  2124. D_TX_REPLY("BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
  2125. /* Calculate shift to align block-ack bits with our Tx win bits */
  2126. sh = agg->start_idx - SEQ_TO_IDX(seq_ctl >> 4);
  2127. if (sh < 0) /* tbw something is wrong with indices */
  2128. sh += 0x100;
  2129. if (agg->frame_count > (64 - sh)) {
  2130. D_TX_REPLY("more frames than bitmap size");
  2131. return -1;
  2132. }
  2133. /* don't use 64-bit values for now */
  2134. bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
  2135. /* check for success or failure according to the
  2136. * transmitted bitmap and block-ack bitmap */
  2137. sent_bitmap = bitmap & agg->bitmap;
  2138. /* For each frame attempted in aggregation,
  2139. * update driver's record of tx frame's status. */
  2140. i = 0;
  2141. while (sent_bitmap) {
  2142. ack = sent_bitmap & 1ULL;
  2143. successes += ack;
  2144. D_TX_REPLY("%s ON i=%d idx=%d raw=%d\n", ack ? "ACK" : "NACK",
  2145. i, (agg->start_idx + i) & 0xff, agg->start_idx + i);
  2146. sent_bitmap >>= 1;
  2147. ++i;
  2148. }
  2149. D_TX_REPLY("Bitmap %llx\n", (unsigned long long)bitmap);
  2150. info = IEEE80211_SKB_CB(il->txq[scd_flow].skbs[agg->start_idx]);
  2151. memset(&info->status, 0, sizeof(info->status));
  2152. info->flags |= IEEE80211_TX_STAT_ACK;
  2153. info->flags |= IEEE80211_TX_STAT_AMPDU;
  2154. info->status.ampdu_ack_len = successes;
  2155. info->status.ampdu_len = agg->frame_count;
  2156. il4965_hwrate_to_tx_control(il, agg->rate_n_flags, info);
  2157. return 0;
  2158. }
  2159. static inline bool
  2160. il4965_is_tx_success(u32 status)
  2161. {
  2162. status &= TX_STATUS_MSK;
  2163. return (status == TX_STATUS_SUCCESS || status == TX_STATUS_DIRECT_DONE);
  2164. }
  2165. static u8
  2166. il4965_find_station(struct il_priv *il, const u8 *addr)
  2167. {
  2168. int i;
  2169. int start = 0;
  2170. int ret = IL_INVALID_STATION;
  2171. unsigned long flags;
  2172. if (il->iw_mode == NL80211_IFTYPE_ADHOC)
  2173. start = IL_STA_ID;
  2174. if (is_broadcast_ether_addr(addr))
  2175. return il->hw_params.bcast_id;
  2176. spin_lock_irqsave(&il->sta_lock, flags);
  2177. for (i = start; i < il->hw_params.max_stations; i++)
  2178. if (il->stations[i].used &&
  2179. (!compare_ether_addr(il->stations[i].sta.sta.addr, addr))) {
  2180. ret = i;
  2181. goto out;
  2182. }
  2183. D_ASSOC("can not find STA %pM total %d\n", addr, il->num_stations);
  2184. out:
  2185. /*
  2186. * It may be possible that more commands interacting with stations
  2187. * arrive before we completed processing the adding of
  2188. * station
  2189. */
  2190. if (ret != IL_INVALID_STATION &&
  2191. (!(il->stations[ret].used & IL_STA_UCODE_ACTIVE) ||
  2192. ((il->stations[ret].used & IL_STA_UCODE_ACTIVE) &&
  2193. (il->stations[ret].used & IL_STA_UCODE_INPROGRESS)))) {
  2194. IL_ERR("Requested station info for sta %d before ready.\n",
  2195. ret);
  2196. ret = IL_INVALID_STATION;
  2197. }
  2198. spin_unlock_irqrestore(&il->sta_lock, flags);
  2199. return ret;
  2200. }
  2201. static int
  2202. il4965_get_ra_sta_id(struct il_priv *il, struct ieee80211_hdr *hdr)
  2203. {
  2204. if (il->iw_mode == NL80211_IFTYPE_STATION)
  2205. return IL_AP_ID;
  2206. else {
  2207. u8 *da = ieee80211_get_DA(hdr);
  2208. return il4965_find_station(il, da);
  2209. }
  2210. }
  2211. static inline u32
  2212. il4965_get_scd_ssn(struct il4965_tx_resp *tx_resp)
  2213. {
  2214. return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
  2215. }
  2216. static inline u32
  2217. il4965_tx_status_to_mac80211(u32 status)
  2218. {
  2219. status &= TX_STATUS_MSK;
  2220. switch (status) {
  2221. case TX_STATUS_SUCCESS:
  2222. case TX_STATUS_DIRECT_DONE:
  2223. return IEEE80211_TX_STAT_ACK;
  2224. case TX_STATUS_FAIL_DEST_PS:
  2225. return IEEE80211_TX_STAT_TX_FILTERED;
  2226. default:
  2227. return 0;
  2228. }
  2229. }
  2230. /**
  2231. * il4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
  2232. */
  2233. static int
  2234. il4965_tx_status_reply_tx(struct il_priv *il, struct il_ht_agg *agg,
  2235. struct il4965_tx_resp *tx_resp, int txq_id,
  2236. u16 start_idx)
  2237. {
  2238. u16 status;
  2239. struct agg_tx_status *frame_status = tx_resp->u.agg_status;
  2240. struct ieee80211_tx_info *info = NULL;
  2241. struct ieee80211_hdr *hdr = NULL;
  2242. u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  2243. int i, sh, idx;
  2244. u16 seq;
  2245. if (agg->wait_for_ba)
  2246. D_TX_REPLY("got tx response w/o block-ack\n");
  2247. agg->frame_count = tx_resp->frame_count;
  2248. agg->start_idx = start_idx;
  2249. agg->rate_n_flags = rate_n_flags;
  2250. agg->bitmap = 0;
  2251. /* num frames attempted by Tx command */
  2252. if (agg->frame_count == 1) {
  2253. /* Only one frame was attempted; no block-ack will arrive */
  2254. status = le16_to_cpu(frame_status[0].status);
  2255. idx = start_idx;
  2256. D_TX_REPLY("FrameCnt = %d, StartIdx=%d idx=%d\n",
  2257. agg->frame_count, agg->start_idx, idx);
  2258. info = IEEE80211_SKB_CB(il->txq[txq_id].skbs[idx]);
  2259. info->status.rates[0].count = tx_resp->failure_frame + 1;
  2260. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  2261. info->flags |= il4965_tx_status_to_mac80211(status);
  2262. il4965_hwrate_to_tx_control(il, rate_n_flags, info);
  2263. D_TX_REPLY("1 Frame 0x%x failure :%d\n", status & 0xff,
  2264. tx_resp->failure_frame);
  2265. D_TX_REPLY("Rate Info rate_n_flags=%x\n", rate_n_flags);
  2266. agg->wait_for_ba = 0;
  2267. } else {
  2268. /* Two or more frames were attempted; expect block-ack */
  2269. u64 bitmap = 0;
  2270. int start = agg->start_idx;
  2271. struct sk_buff *skb;
  2272. /* Construct bit-map of pending frames within Tx win */
  2273. for (i = 0; i < agg->frame_count; i++) {
  2274. u16 sc;
  2275. status = le16_to_cpu(frame_status[i].status);
  2276. seq = le16_to_cpu(frame_status[i].sequence);
  2277. idx = SEQ_TO_IDX(seq);
  2278. txq_id = SEQ_TO_QUEUE(seq);
  2279. if (status &
  2280. (AGG_TX_STATE_FEW_BYTES_MSK |
  2281. AGG_TX_STATE_ABORT_MSK))
  2282. continue;
  2283. D_TX_REPLY("FrameCnt = %d, txq_id=%d idx=%d\n",
  2284. agg->frame_count, txq_id, idx);
  2285. skb = il->txq[txq_id].skbs[idx];
  2286. if (WARN_ON_ONCE(skb == NULL))
  2287. return -1;
  2288. hdr = (struct ieee80211_hdr *) skb->data;
  2289. sc = le16_to_cpu(hdr->seq_ctrl);
  2290. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  2291. IL_ERR("BUG_ON idx doesn't match seq control"
  2292. " idx=%d, seq_idx=%d, seq=%d\n", idx,
  2293. SEQ_TO_SN(sc), hdr->seq_ctrl);
  2294. return -1;
  2295. }
  2296. D_TX_REPLY("AGG Frame i=%d idx %d seq=%d\n", i, idx,
  2297. SEQ_TO_SN(sc));
  2298. sh = idx - start;
  2299. if (sh > 64) {
  2300. sh = (start - idx) + 0xff;
  2301. bitmap = bitmap << sh;
  2302. sh = 0;
  2303. start = idx;
  2304. } else if (sh < -64)
  2305. sh = 0xff - (start - idx);
  2306. else if (sh < 0) {
  2307. sh = start - idx;
  2308. start = idx;
  2309. bitmap = bitmap << sh;
  2310. sh = 0;
  2311. }
  2312. bitmap |= 1ULL << sh;
  2313. D_TX_REPLY("start=%d bitmap=0x%llx\n", start,
  2314. (unsigned long long)bitmap);
  2315. }
  2316. agg->bitmap = bitmap;
  2317. agg->start_idx = start;
  2318. D_TX_REPLY("Frames %d start_idx=%d bitmap=0x%llx\n",
  2319. agg->frame_count, agg->start_idx,
  2320. (unsigned long long)agg->bitmap);
  2321. if (bitmap)
  2322. agg->wait_for_ba = 1;
  2323. }
  2324. return 0;
  2325. }
  2326. /**
  2327. * il4965_hdl_tx - Handle standard (non-aggregation) Tx response
  2328. */
  2329. static void
  2330. il4965_hdl_tx(struct il_priv *il, struct il_rx_buf *rxb)
  2331. {
  2332. struct il_rx_pkt *pkt = rxb_addr(rxb);
  2333. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  2334. int txq_id = SEQ_TO_QUEUE(sequence);
  2335. int idx = SEQ_TO_IDX(sequence);
  2336. struct il_tx_queue *txq = &il->txq[txq_id];
  2337. struct sk_buff *skb;
  2338. struct ieee80211_hdr *hdr;
  2339. struct ieee80211_tx_info *info;
  2340. struct il4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  2341. u32 status = le32_to_cpu(tx_resp->u.status);
  2342. int uninitialized_var(tid);
  2343. int sta_id;
  2344. int freed;
  2345. u8 *qc = NULL;
  2346. unsigned long flags;
  2347. if (idx >= txq->q.n_bd || il_queue_used(&txq->q, idx) == 0) {
  2348. IL_ERR("Read idx for DMA queue txq_id (%d) idx %d "
  2349. "is out of range [0-%d] %d %d\n", txq_id, idx,
  2350. txq->q.n_bd, txq->q.write_ptr, txq->q.read_ptr);
  2351. return;
  2352. }
  2353. txq->time_stamp = jiffies;
  2354. skb = txq->skbs[txq->q.read_ptr];
  2355. info = IEEE80211_SKB_CB(skb);
  2356. memset(&info->status, 0, sizeof(info->status));
  2357. hdr = (struct ieee80211_hdr *) skb->data;
  2358. if (ieee80211_is_data_qos(hdr->frame_control)) {
  2359. qc = ieee80211_get_qos_ctl(hdr);
  2360. tid = qc[0] & 0xf;
  2361. }
  2362. sta_id = il4965_get_ra_sta_id(il, hdr);
  2363. if (txq->sched_retry && unlikely(sta_id == IL_INVALID_STATION)) {
  2364. IL_ERR("Station not known\n");
  2365. return;
  2366. }
  2367. spin_lock_irqsave(&il->sta_lock, flags);
  2368. if (txq->sched_retry) {
  2369. const u32 scd_ssn = il4965_get_scd_ssn(tx_resp);
  2370. struct il_ht_agg *agg = NULL;
  2371. WARN_ON(!qc);
  2372. agg = &il->stations[sta_id].tid[tid].agg;
  2373. il4965_tx_status_reply_tx(il, agg, tx_resp, txq_id, idx);
  2374. /* check if BAR is needed */
  2375. if (tx_resp->frame_count == 1 &&
  2376. !il4965_is_tx_success(status))
  2377. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  2378. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  2379. idx = il_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  2380. D_TX_REPLY("Retry scheduler reclaim scd_ssn "
  2381. "%d idx %d\n", scd_ssn, idx);
  2382. freed = il4965_tx_queue_reclaim(il, txq_id, idx);
  2383. if (qc)
  2384. il4965_free_tfds_in_queue(il, sta_id, tid,
  2385. freed);
  2386. if (il->mac80211_registered &&
  2387. il_queue_space(&txq->q) > txq->q.low_mark &&
  2388. agg->state != IL_EMPTYING_HW_QUEUE_DELBA)
  2389. il_wake_queue(il, txq);
  2390. }
  2391. } else {
  2392. info->status.rates[0].count = tx_resp->failure_frame + 1;
  2393. info->flags |= il4965_tx_status_to_mac80211(status);
  2394. il4965_hwrate_to_tx_control(il,
  2395. le32_to_cpu(tx_resp->rate_n_flags),
  2396. info);
  2397. D_TX_REPLY("TXQ %d status %s (0x%08x) "
  2398. "rate_n_flags 0x%x retries %d\n", txq_id,
  2399. il4965_get_tx_fail_reason(status), status,
  2400. le32_to_cpu(tx_resp->rate_n_flags),
  2401. tx_resp->failure_frame);
  2402. freed = il4965_tx_queue_reclaim(il, txq_id, idx);
  2403. if (qc && likely(sta_id != IL_INVALID_STATION))
  2404. il4965_free_tfds_in_queue(il, sta_id, tid, freed);
  2405. else if (sta_id == IL_INVALID_STATION)
  2406. D_TX_REPLY("Station not known\n");
  2407. if (il->mac80211_registered &&
  2408. il_queue_space(&txq->q) > txq->q.low_mark)
  2409. il_wake_queue(il, txq);
  2410. }
  2411. if (qc && likely(sta_id != IL_INVALID_STATION))
  2412. il4965_txq_check_empty(il, sta_id, tid, txq_id);
  2413. il4965_check_abort_status(il, tx_resp->frame_count, status);
  2414. spin_unlock_irqrestore(&il->sta_lock, flags);
  2415. }
  2416. /**
  2417. * translate ucode response to mac80211 tx status control values
  2418. */
  2419. void
  2420. il4965_hwrate_to_tx_control(struct il_priv *il, u32 rate_n_flags,
  2421. struct ieee80211_tx_info *info)
  2422. {
  2423. struct ieee80211_tx_rate *r = &info->control.rates[0];
  2424. info->antenna_sel_tx =
  2425. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  2426. if (rate_n_flags & RATE_MCS_HT_MSK)
  2427. r->flags |= IEEE80211_TX_RC_MCS;
  2428. if (rate_n_flags & RATE_MCS_GF_MSK)
  2429. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  2430. if (rate_n_flags & RATE_MCS_HT40_MSK)
  2431. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  2432. if (rate_n_flags & RATE_MCS_DUP_MSK)
  2433. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  2434. if (rate_n_flags & RATE_MCS_SGI_MSK)
  2435. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  2436. r->idx = il4965_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  2437. }
  2438. /**
  2439. * il4965_hdl_compressed_ba - Handler for N_COMPRESSED_BA
  2440. *
  2441. * Handles block-acknowledge notification from device, which reports success
  2442. * of frames sent via aggregation.
  2443. */
  2444. void
  2445. il4965_hdl_compressed_ba(struct il_priv *il, struct il_rx_buf *rxb)
  2446. {
  2447. struct il_rx_pkt *pkt = rxb_addr(rxb);
  2448. struct il_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
  2449. struct il_tx_queue *txq = NULL;
  2450. struct il_ht_agg *agg;
  2451. int idx;
  2452. int sta_id;
  2453. int tid;
  2454. unsigned long flags;
  2455. /* "flow" corresponds to Tx queue */
  2456. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  2457. /* "ssn" is start of block-ack Tx win, corresponds to idx
  2458. * (in Tx queue's circular buffer) of first TFD/frame in win */
  2459. u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
  2460. if (scd_flow >= il->hw_params.max_txq_num) {
  2461. IL_ERR("BUG_ON scd_flow is bigger than number of queues\n");
  2462. return;
  2463. }
  2464. txq = &il->txq[scd_flow];
  2465. sta_id = ba_resp->sta_id;
  2466. tid = ba_resp->tid;
  2467. agg = &il->stations[sta_id].tid[tid].agg;
  2468. if (unlikely(agg->txq_id != scd_flow)) {
  2469. /*
  2470. * FIXME: this is a uCode bug which need to be addressed,
  2471. * log the information and return for now!
  2472. * since it is possible happen very often and in order
  2473. * not to fill the syslog, don't enable the logging by default
  2474. */
  2475. D_TX_REPLY("BA scd_flow %d does not match txq_id %d\n",
  2476. scd_flow, agg->txq_id);
  2477. return;
  2478. }
  2479. /* Find idx just before block-ack win */
  2480. idx = il_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
  2481. spin_lock_irqsave(&il->sta_lock, flags);
  2482. D_TX_REPLY("N_COMPRESSED_BA [%d] Received from %pM, " "sta_id = %d\n",
  2483. agg->wait_for_ba, (u8 *) &ba_resp->sta_addr_lo32,
  2484. ba_resp->sta_id);
  2485. D_TX_REPLY("TID = %d, SeqCtl = %d, bitmap = 0x%llx," "scd_flow = "
  2486. "%d, scd_ssn = %d\n", ba_resp->tid, ba_resp->seq_ctl,
  2487. (unsigned long long)le64_to_cpu(ba_resp->bitmap),
  2488. ba_resp->scd_flow, ba_resp->scd_ssn);
  2489. D_TX_REPLY("DAT start_idx = %d, bitmap = 0x%llx\n", agg->start_idx,
  2490. (unsigned long long)agg->bitmap);
  2491. /* Update driver's record of ACK vs. not for each frame in win */
  2492. il4965_tx_status_reply_compressed_ba(il, agg, ba_resp);
  2493. /* Release all TFDs before the SSN, i.e. all TFDs in front of
  2494. * block-ack win (we assume that they've been successfully
  2495. * transmitted ... if not, it's too late anyway). */
  2496. if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
  2497. /* calculate mac80211 ampdu sw queue to wake */
  2498. int freed = il4965_tx_queue_reclaim(il, scd_flow, idx);
  2499. il4965_free_tfds_in_queue(il, sta_id, tid, freed);
  2500. if (il_queue_space(&txq->q) > txq->q.low_mark &&
  2501. il->mac80211_registered &&
  2502. agg->state != IL_EMPTYING_HW_QUEUE_DELBA)
  2503. il_wake_queue(il, txq);
  2504. il4965_txq_check_empty(il, sta_id, tid, scd_flow);
  2505. }
  2506. spin_unlock_irqrestore(&il->sta_lock, flags);
  2507. }
  2508. #ifdef CONFIG_IWLEGACY_DEBUG
  2509. const char *
  2510. il4965_get_tx_fail_reason(u32 status)
  2511. {
  2512. #define TX_STATUS_FAIL(x) case TX_STATUS_FAIL_ ## x: return #x
  2513. #define TX_STATUS_POSTPONE(x) case TX_STATUS_POSTPONE_ ## x: return #x
  2514. switch (status & TX_STATUS_MSK) {
  2515. case TX_STATUS_SUCCESS:
  2516. return "SUCCESS";
  2517. TX_STATUS_POSTPONE(DELAY);
  2518. TX_STATUS_POSTPONE(FEW_BYTES);
  2519. TX_STATUS_POSTPONE(QUIET_PERIOD);
  2520. TX_STATUS_POSTPONE(CALC_TTAK);
  2521. TX_STATUS_FAIL(INTERNAL_CROSSED_RETRY);
  2522. TX_STATUS_FAIL(SHORT_LIMIT);
  2523. TX_STATUS_FAIL(LONG_LIMIT);
  2524. TX_STATUS_FAIL(FIFO_UNDERRUN);
  2525. TX_STATUS_FAIL(DRAIN_FLOW);
  2526. TX_STATUS_FAIL(RFKILL_FLUSH);
  2527. TX_STATUS_FAIL(LIFE_EXPIRE);
  2528. TX_STATUS_FAIL(DEST_PS);
  2529. TX_STATUS_FAIL(HOST_ABORTED);
  2530. TX_STATUS_FAIL(BT_RETRY);
  2531. TX_STATUS_FAIL(STA_INVALID);
  2532. TX_STATUS_FAIL(FRAG_DROPPED);
  2533. TX_STATUS_FAIL(TID_DISABLE);
  2534. TX_STATUS_FAIL(FIFO_FLUSHED);
  2535. TX_STATUS_FAIL(INSUFFICIENT_CF_POLL);
  2536. TX_STATUS_FAIL(PASSIVE_NO_RX);
  2537. TX_STATUS_FAIL(NO_BEACON_ON_RADAR);
  2538. }
  2539. return "UNKNOWN";
  2540. #undef TX_STATUS_FAIL
  2541. #undef TX_STATUS_POSTPONE
  2542. }
  2543. #endif /* CONFIG_IWLEGACY_DEBUG */
  2544. static struct il_link_quality_cmd *
  2545. il4965_sta_alloc_lq(struct il_priv *il, u8 sta_id)
  2546. {
  2547. int i, r;
  2548. struct il_link_quality_cmd *link_cmd;
  2549. u32 rate_flags = 0;
  2550. __le32 rate_n_flags;
  2551. link_cmd = kzalloc(sizeof(struct il_link_quality_cmd), GFP_KERNEL);
  2552. if (!link_cmd) {
  2553. IL_ERR("Unable to allocate memory for LQ cmd.\n");
  2554. return NULL;
  2555. }
  2556. /* Set up the rate scaling to start at selected rate, fall back
  2557. * all the way down to 1M in IEEE order, and then spin on 1M */
  2558. if (il->band == IEEE80211_BAND_5GHZ)
  2559. r = RATE_6M_IDX;
  2560. else
  2561. r = RATE_1M_IDX;
  2562. if (r >= IL_FIRST_CCK_RATE && r <= IL_LAST_CCK_RATE)
  2563. rate_flags |= RATE_MCS_CCK_MSK;
  2564. rate_flags |=
  2565. il4965_first_antenna(il->hw_params.
  2566. valid_tx_ant) << RATE_MCS_ANT_POS;
  2567. rate_n_flags = cpu_to_le32(il_rates[r].plcp | rate_flags);
  2568. for (i = 0; i < LINK_QUAL_MAX_RETRY_NUM; i++)
  2569. link_cmd->rs_table[i].rate_n_flags = rate_n_flags;
  2570. link_cmd->general_params.single_stream_ant_msk =
  2571. il4965_first_antenna(il->hw_params.valid_tx_ant);
  2572. link_cmd->general_params.dual_stream_ant_msk =
  2573. il->hw_params.valid_tx_ant & ~il4965_first_antenna(il->hw_params.
  2574. valid_tx_ant);
  2575. if (!link_cmd->general_params.dual_stream_ant_msk) {
  2576. link_cmd->general_params.dual_stream_ant_msk = ANT_AB;
  2577. } else if (il4965_num_of_ant(il->hw_params.valid_tx_ant) == 2) {
  2578. link_cmd->general_params.dual_stream_ant_msk =
  2579. il->hw_params.valid_tx_ant;
  2580. }
  2581. link_cmd->agg_params.agg_dis_start_th = LINK_QUAL_AGG_DISABLE_START_DEF;
  2582. link_cmd->agg_params.agg_time_limit =
  2583. cpu_to_le16(LINK_QUAL_AGG_TIME_LIMIT_DEF);
  2584. link_cmd->sta_id = sta_id;
  2585. return link_cmd;
  2586. }
  2587. /*
  2588. * il4965_add_bssid_station - Add the special IBSS BSSID station
  2589. *
  2590. * Function sleeps.
  2591. */
  2592. int
  2593. il4965_add_bssid_station(struct il_priv *il, const u8 *addr, u8 *sta_id_r)
  2594. {
  2595. int ret;
  2596. u8 sta_id;
  2597. struct il_link_quality_cmd *link_cmd;
  2598. unsigned long flags;
  2599. if (sta_id_r)
  2600. *sta_id_r = IL_INVALID_STATION;
  2601. ret = il_add_station_common(il, addr, 0, NULL, &sta_id);
  2602. if (ret) {
  2603. IL_ERR("Unable to add station %pM\n", addr);
  2604. return ret;
  2605. }
  2606. if (sta_id_r)
  2607. *sta_id_r = sta_id;
  2608. spin_lock_irqsave(&il->sta_lock, flags);
  2609. il->stations[sta_id].used |= IL_STA_LOCAL;
  2610. spin_unlock_irqrestore(&il->sta_lock, flags);
  2611. /* Set up default rate scaling table in device's station table */
  2612. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2613. if (!link_cmd) {
  2614. IL_ERR("Unable to initialize rate scaling for station %pM.\n",
  2615. addr);
  2616. return -ENOMEM;
  2617. }
  2618. ret = il_send_lq_cmd(il, link_cmd, CMD_SYNC, true);
  2619. if (ret)
  2620. IL_ERR("Link quality command failed (%d)\n", ret);
  2621. spin_lock_irqsave(&il->sta_lock, flags);
  2622. il->stations[sta_id].lq = link_cmd;
  2623. spin_unlock_irqrestore(&il->sta_lock, flags);
  2624. return 0;
  2625. }
  2626. static int
  2627. il4965_static_wepkey_cmd(struct il_priv *il, bool send_if_empty)
  2628. {
  2629. int i;
  2630. u8 buff[sizeof(struct il_wep_cmd) +
  2631. sizeof(struct il_wep_key) * WEP_KEYS_MAX];
  2632. struct il_wep_cmd *wep_cmd = (struct il_wep_cmd *)buff;
  2633. size_t cmd_size = sizeof(struct il_wep_cmd);
  2634. struct il_host_cmd cmd = {
  2635. .id = C_WEPKEY,
  2636. .data = wep_cmd,
  2637. .flags = CMD_SYNC,
  2638. };
  2639. bool not_empty = false;
  2640. might_sleep();
  2641. memset(wep_cmd, 0,
  2642. cmd_size + (sizeof(struct il_wep_key) * WEP_KEYS_MAX));
  2643. for (i = 0; i < WEP_KEYS_MAX; i++) {
  2644. u8 key_size = il->_4965.wep_keys[i].key_size;
  2645. wep_cmd->key[i].key_idx = i;
  2646. if (key_size) {
  2647. wep_cmd->key[i].key_offset = i;
  2648. not_empty = true;
  2649. } else
  2650. wep_cmd->key[i].key_offset = WEP_INVALID_OFFSET;
  2651. wep_cmd->key[i].key_size = key_size;
  2652. memcpy(&wep_cmd->key[i].key[3], il->_4965.wep_keys[i].key, key_size);
  2653. }
  2654. wep_cmd->global_key_type = WEP_KEY_WEP_TYPE;
  2655. wep_cmd->num_keys = WEP_KEYS_MAX;
  2656. cmd_size += sizeof(struct il_wep_key) * WEP_KEYS_MAX;
  2657. cmd.len = cmd_size;
  2658. if (not_empty || send_if_empty)
  2659. return il_send_cmd(il, &cmd);
  2660. else
  2661. return 0;
  2662. }
  2663. int
  2664. il4965_restore_default_wep_keys(struct il_priv *il)
  2665. {
  2666. lockdep_assert_held(&il->mutex);
  2667. return il4965_static_wepkey_cmd(il, false);
  2668. }
  2669. int
  2670. il4965_remove_default_wep_key(struct il_priv *il,
  2671. struct ieee80211_key_conf *keyconf)
  2672. {
  2673. int ret;
  2674. int idx = keyconf->keyidx;
  2675. lockdep_assert_held(&il->mutex);
  2676. D_WEP("Removing default WEP key: idx=%d\n", idx);
  2677. memset(&il->_4965.wep_keys[idx], 0, sizeof(struct il_wep_key));
  2678. if (il_is_rfkill(il)) {
  2679. D_WEP("Not sending C_WEPKEY command due to RFKILL.\n");
  2680. /* but keys in device are clear anyway so return success */
  2681. return 0;
  2682. }
  2683. ret = il4965_static_wepkey_cmd(il, 1);
  2684. D_WEP("Remove default WEP key: idx=%d ret=%d\n", idx, ret);
  2685. return ret;
  2686. }
  2687. int
  2688. il4965_set_default_wep_key(struct il_priv *il,
  2689. struct ieee80211_key_conf *keyconf)
  2690. {
  2691. int ret;
  2692. int len = keyconf->keylen;
  2693. int idx = keyconf->keyidx;
  2694. lockdep_assert_held(&il->mutex);
  2695. if (len != WEP_KEY_LEN_128 && len != WEP_KEY_LEN_64) {
  2696. D_WEP("Bad WEP key length %d\n", keyconf->keylen);
  2697. return -EINVAL;
  2698. }
  2699. keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
  2700. keyconf->hw_key_idx = HW_KEY_DEFAULT;
  2701. il->stations[IL_AP_ID].keyinfo.cipher = keyconf->cipher;
  2702. il->_4965.wep_keys[idx].key_size = len;
  2703. memcpy(&il->_4965.wep_keys[idx].key, &keyconf->key, len);
  2704. ret = il4965_static_wepkey_cmd(il, false);
  2705. D_WEP("Set default WEP key: len=%d idx=%d ret=%d\n", len, idx, ret);
  2706. return ret;
  2707. }
  2708. static int
  2709. il4965_set_wep_dynamic_key_info(struct il_priv *il,
  2710. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2711. {
  2712. unsigned long flags;
  2713. __le16 key_flags = 0;
  2714. struct il_addsta_cmd sta_cmd;
  2715. lockdep_assert_held(&il->mutex);
  2716. keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
  2717. key_flags |= (STA_KEY_FLG_WEP | STA_KEY_FLG_MAP_KEY_MSK);
  2718. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2719. key_flags &= ~STA_KEY_FLG_INVALID;
  2720. if (keyconf->keylen == WEP_KEY_LEN_128)
  2721. key_flags |= STA_KEY_FLG_KEY_SIZE_MSK;
  2722. if (sta_id == il->hw_params.bcast_id)
  2723. key_flags |= STA_KEY_MULTICAST_MSK;
  2724. spin_lock_irqsave(&il->sta_lock, flags);
  2725. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2726. il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
  2727. il->stations[sta_id].keyinfo.keyidx = keyconf->keyidx;
  2728. memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, keyconf->keylen);
  2729. memcpy(&il->stations[sta_id].sta.key.key[3], keyconf->key,
  2730. keyconf->keylen);
  2731. if ((il->stations[sta_id].sta.key.
  2732. key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
  2733. il->stations[sta_id].sta.key.key_offset =
  2734. il_get_free_ucode_key_idx(il);
  2735. /* else, we are overriding an existing key => no need to allocated room
  2736. * in uCode. */
  2737. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2738. "no space for a new key");
  2739. il->stations[sta_id].sta.key.key_flags = key_flags;
  2740. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2741. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2742. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2743. sizeof(struct il_addsta_cmd));
  2744. spin_unlock_irqrestore(&il->sta_lock, flags);
  2745. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2746. }
  2747. static int
  2748. il4965_set_ccmp_dynamic_key_info(struct il_priv *il,
  2749. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2750. {
  2751. unsigned long flags;
  2752. __le16 key_flags = 0;
  2753. struct il_addsta_cmd sta_cmd;
  2754. lockdep_assert_held(&il->mutex);
  2755. key_flags |= (STA_KEY_FLG_CCMP | STA_KEY_FLG_MAP_KEY_MSK);
  2756. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2757. key_flags &= ~STA_KEY_FLG_INVALID;
  2758. if (sta_id == il->hw_params.bcast_id)
  2759. key_flags |= STA_KEY_MULTICAST_MSK;
  2760. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2761. spin_lock_irqsave(&il->sta_lock, flags);
  2762. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2763. il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
  2764. memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, keyconf->keylen);
  2765. memcpy(il->stations[sta_id].sta.key.key, keyconf->key, keyconf->keylen);
  2766. if ((il->stations[sta_id].sta.key.
  2767. key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
  2768. il->stations[sta_id].sta.key.key_offset =
  2769. il_get_free_ucode_key_idx(il);
  2770. /* else, we are overriding an existing key => no need to allocated room
  2771. * in uCode. */
  2772. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2773. "no space for a new key");
  2774. il->stations[sta_id].sta.key.key_flags = key_flags;
  2775. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2776. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2777. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2778. sizeof(struct il_addsta_cmd));
  2779. spin_unlock_irqrestore(&il->sta_lock, flags);
  2780. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2781. }
  2782. static int
  2783. il4965_set_tkip_dynamic_key_info(struct il_priv *il,
  2784. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2785. {
  2786. unsigned long flags;
  2787. int ret = 0;
  2788. __le16 key_flags = 0;
  2789. key_flags |= (STA_KEY_FLG_TKIP | STA_KEY_FLG_MAP_KEY_MSK);
  2790. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2791. key_flags &= ~STA_KEY_FLG_INVALID;
  2792. if (sta_id == il->hw_params.bcast_id)
  2793. key_flags |= STA_KEY_MULTICAST_MSK;
  2794. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2795. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  2796. spin_lock_irqsave(&il->sta_lock, flags);
  2797. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2798. il->stations[sta_id].keyinfo.keylen = 16;
  2799. if ((il->stations[sta_id].sta.key.
  2800. key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
  2801. il->stations[sta_id].sta.key.key_offset =
  2802. il_get_free_ucode_key_idx(il);
  2803. /* else, we are overriding an existing key => no need to allocated room
  2804. * in uCode. */
  2805. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2806. "no space for a new key");
  2807. il->stations[sta_id].sta.key.key_flags = key_flags;
  2808. /* This copy is acutally not needed: we get the key with each TX */
  2809. memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, 16);
  2810. memcpy(il->stations[sta_id].sta.key.key, keyconf->key, 16);
  2811. spin_unlock_irqrestore(&il->sta_lock, flags);
  2812. return ret;
  2813. }
  2814. void
  2815. il4965_update_tkip_key(struct il_priv *il, struct ieee80211_key_conf *keyconf,
  2816. struct ieee80211_sta *sta, u32 iv32, u16 *phase1key)
  2817. {
  2818. u8 sta_id;
  2819. unsigned long flags;
  2820. int i;
  2821. if (il_scan_cancel(il)) {
  2822. /* cancel scan failed, just live w/ bad key and rely
  2823. briefly on SW decryption */
  2824. return;
  2825. }
  2826. sta_id = il_sta_id_or_broadcast(il, sta);
  2827. if (sta_id == IL_INVALID_STATION)
  2828. return;
  2829. spin_lock_irqsave(&il->sta_lock, flags);
  2830. il->stations[sta_id].sta.key.tkip_rx_tsc_byte2 = (u8) iv32;
  2831. for (i = 0; i < 5; i++)
  2832. il->stations[sta_id].sta.key.tkip_rx_ttak[i] =
  2833. cpu_to_le16(phase1key[i]);
  2834. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2835. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2836. il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
  2837. spin_unlock_irqrestore(&il->sta_lock, flags);
  2838. }
  2839. int
  2840. il4965_remove_dynamic_key(struct il_priv *il,
  2841. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2842. {
  2843. unsigned long flags;
  2844. u16 key_flags;
  2845. u8 keyidx;
  2846. struct il_addsta_cmd sta_cmd;
  2847. lockdep_assert_held(&il->mutex);
  2848. il->_4965.key_mapping_keys--;
  2849. spin_lock_irqsave(&il->sta_lock, flags);
  2850. key_flags = le16_to_cpu(il->stations[sta_id].sta.key.key_flags);
  2851. keyidx = (key_flags >> STA_KEY_FLG_KEYID_POS) & 0x3;
  2852. D_WEP("Remove dynamic key: idx=%d sta=%d\n", keyconf->keyidx, sta_id);
  2853. if (keyconf->keyidx != keyidx) {
  2854. /* We need to remove a key with idx different that the one
  2855. * in the uCode. This means that the key we need to remove has
  2856. * been replaced by another one with different idx.
  2857. * Don't do anything and return ok
  2858. */
  2859. spin_unlock_irqrestore(&il->sta_lock, flags);
  2860. return 0;
  2861. }
  2862. if (il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET) {
  2863. IL_WARN("Removing wrong key %d 0x%x\n", keyconf->keyidx,
  2864. key_flags);
  2865. spin_unlock_irqrestore(&il->sta_lock, flags);
  2866. return 0;
  2867. }
  2868. if (!test_and_clear_bit
  2869. (il->stations[sta_id].sta.key.key_offset, &il->ucode_key_table))
  2870. IL_ERR("idx %d not used in uCode key table.\n",
  2871. il->stations[sta_id].sta.key.key_offset);
  2872. memset(&il->stations[sta_id].keyinfo, 0, sizeof(struct il_hw_key));
  2873. memset(&il->stations[sta_id].sta.key, 0, sizeof(struct il4965_keyinfo));
  2874. il->stations[sta_id].sta.key.key_flags =
  2875. STA_KEY_FLG_NO_ENC | STA_KEY_FLG_INVALID;
  2876. il->stations[sta_id].sta.key.key_offset = WEP_INVALID_OFFSET;
  2877. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2878. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2879. if (il_is_rfkill(il)) {
  2880. D_WEP
  2881. ("Not sending C_ADD_STA command because RFKILL enabled.\n");
  2882. spin_unlock_irqrestore(&il->sta_lock, flags);
  2883. return 0;
  2884. }
  2885. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2886. sizeof(struct il_addsta_cmd));
  2887. spin_unlock_irqrestore(&il->sta_lock, flags);
  2888. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2889. }
  2890. int
  2891. il4965_set_dynamic_key(struct il_priv *il, struct ieee80211_key_conf *keyconf,
  2892. u8 sta_id)
  2893. {
  2894. int ret;
  2895. lockdep_assert_held(&il->mutex);
  2896. il->_4965.key_mapping_keys++;
  2897. keyconf->hw_key_idx = HW_KEY_DYNAMIC;
  2898. switch (keyconf->cipher) {
  2899. case WLAN_CIPHER_SUITE_CCMP:
  2900. ret =
  2901. il4965_set_ccmp_dynamic_key_info(il, keyconf, sta_id);
  2902. break;
  2903. case WLAN_CIPHER_SUITE_TKIP:
  2904. ret =
  2905. il4965_set_tkip_dynamic_key_info(il, keyconf, sta_id);
  2906. break;
  2907. case WLAN_CIPHER_SUITE_WEP40:
  2908. case WLAN_CIPHER_SUITE_WEP104:
  2909. ret = il4965_set_wep_dynamic_key_info(il, keyconf, sta_id);
  2910. break;
  2911. default:
  2912. IL_ERR("Unknown alg: %s cipher = %x\n", __func__,
  2913. keyconf->cipher);
  2914. ret = -EINVAL;
  2915. }
  2916. D_WEP("Set dynamic key: cipher=%x len=%d idx=%d sta=%d ret=%d\n",
  2917. keyconf->cipher, keyconf->keylen, keyconf->keyidx, sta_id, ret);
  2918. return ret;
  2919. }
  2920. /**
  2921. * il4965_alloc_bcast_station - add broadcast station into driver's station table.
  2922. *
  2923. * This adds the broadcast station into the driver's station table
  2924. * and marks it driver active, so that it will be restored to the
  2925. * device at the next best time.
  2926. */
  2927. int
  2928. il4965_alloc_bcast_station(struct il_priv *il)
  2929. {
  2930. struct il_link_quality_cmd *link_cmd;
  2931. unsigned long flags;
  2932. u8 sta_id;
  2933. spin_lock_irqsave(&il->sta_lock, flags);
  2934. sta_id = il_prep_station(il, il_bcast_addr, false, NULL);
  2935. if (sta_id == IL_INVALID_STATION) {
  2936. IL_ERR("Unable to prepare broadcast station\n");
  2937. spin_unlock_irqrestore(&il->sta_lock, flags);
  2938. return -EINVAL;
  2939. }
  2940. il->stations[sta_id].used |= IL_STA_DRIVER_ACTIVE;
  2941. il->stations[sta_id].used |= IL_STA_BCAST;
  2942. spin_unlock_irqrestore(&il->sta_lock, flags);
  2943. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2944. if (!link_cmd) {
  2945. IL_ERR
  2946. ("Unable to initialize rate scaling for bcast station.\n");
  2947. return -ENOMEM;
  2948. }
  2949. spin_lock_irqsave(&il->sta_lock, flags);
  2950. il->stations[sta_id].lq = link_cmd;
  2951. spin_unlock_irqrestore(&il->sta_lock, flags);
  2952. return 0;
  2953. }
  2954. /**
  2955. * il4965_update_bcast_station - update broadcast station's LQ command
  2956. *
  2957. * Only used by iwl4965. Placed here to have all bcast station management
  2958. * code together.
  2959. */
  2960. static int
  2961. il4965_update_bcast_station(struct il_priv *il)
  2962. {
  2963. unsigned long flags;
  2964. struct il_link_quality_cmd *link_cmd;
  2965. u8 sta_id = il->hw_params.bcast_id;
  2966. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2967. if (!link_cmd) {
  2968. IL_ERR("Unable to initialize rate scaling for bcast sta.\n");
  2969. return -ENOMEM;
  2970. }
  2971. spin_lock_irqsave(&il->sta_lock, flags);
  2972. if (il->stations[sta_id].lq)
  2973. kfree(il->stations[sta_id].lq);
  2974. else
  2975. D_INFO("Bcast sta rate scaling has not been initialized.\n");
  2976. il->stations[sta_id].lq = link_cmd;
  2977. spin_unlock_irqrestore(&il->sta_lock, flags);
  2978. return 0;
  2979. }
  2980. int
  2981. il4965_update_bcast_stations(struct il_priv *il)
  2982. {
  2983. return il4965_update_bcast_station(il);
  2984. }
  2985. /**
  2986. * il4965_sta_tx_modify_enable_tid - Enable Tx for this TID in station table
  2987. */
  2988. int
  2989. il4965_sta_tx_modify_enable_tid(struct il_priv *il, int sta_id, int tid)
  2990. {
  2991. unsigned long flags;
  2992. struct il_addsta_cmd sta_cmd;
  2993. lockdep_assert_held(&il->mutex);
  2994. /* Remove "disable" flag, to enable Tx for this TID */
  2995. spin_lock_irqsave(&il->sta_lock, flags);
  2996. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_TID_DISABLE_TX;
  2997. il->stations[sta_id].sta.tid_disable_tx &= cpu_to_le16(~(1 << tid));
  2998. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2999. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  3000. sizeof(struct il_addsta_cmd));
  3001. spin_unlock_irqrestore(&il->sta_lock, flags);
  3002. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  3003. }
  3004. int
  3005. il4965_sta_rx_agg_start(struct il_priv *il, struct ieee80211_sta *sta, int tid,
  3006. u16 ssn)
  3007. {
  3008. unsigned long flags;
  3009. int sta_id;
  3010. struct il_addsta_cmd sta_cmd;
  3011. lockdep_assert_held(&il->mutex);
  3012. sta_id = il_sta_id(sta);
  3013. if (sta_id == IL_INVALID_STATION)
  3014. return -ENXIO;
  3015. spin_lock_irqsave(&il->sta_lock, flags);
  3016. il->stations[sta_id].sta.station_flags_msk = 0;
  3017. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_ADDBA_TID_MSK;
  3018. il->stations[sta_id].sta.add_immediate_ba_tid = (u8) tid;
  3019. il->stations[sta_id].sta.add_immediate_ba_ssn = cpu_to_le16(ssn);
  3020. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  3021. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  3022. sizeof(struct il_addsta_cmd));
  3023. spin_unlock_irqrestore(&il->sta_lock, flags);
  3024. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  3025. }
  3026. int
  3027. il4965_sta_rx_agg_stop(struct il_priv *il, struct ieee80211_sta *sta, int tid)
  3028. {
  3029. unsigned long flags;
  3030. int sta_id;
  3031. struct il_addsta_cmd sta_cmd;
  3032. lockdep_assert_held(&il->mutex);
  3033. sta_id = il_sta_id(sta);
  3034. if (sta_id == IL_INVALID_STATION) {
  3035. IL_ERR("Invalid station for AGG tid %d\n", tid);
  3036. return -ENXIO;
  3037. }
  3038. spin_lock_irqsave(&il->sta_lock, flags);
  3039. il->stations[sta_id].sta.station_flags_msk = 0;
  3040. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_DELBA_TID_MSK;
  3041. il->stations[sta_id].sta.remove_immediate_ba_tid = (u8) tid;
  3042. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  3043. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  3044. sizeof(struct il_addsta_cmd));
  3045. spin_unlock_irqrestore(&il->sta_lock, flags);
  3046. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  3047. }
  3048. void
  3049. il4965_sta_modify_sleep_tx_count(struct il_priv *il, int sta_id, int cnt)
  3050. {
  3051. unsigned long flags;
  3052. spin_lock_irqsave(&il->sta_lock, flags);
  3053. il->stations[sta_id].sta.station_flags |= STA_FLG_PWR_SAVE_MSK;
  3054. il->stations[sta_id].sta.station_flags_msk = STA_FLG_PWR_SAVE_MSK;
  3055. il->stations[sta_id].sta.sta.modify_mask =
  3056. STA_MODIFY_SLEEP_TX_COUNT_MSK;
  3057. il->stations[sta_id].sta.sleep_tx_count = cpu_to_le16(cnt);
  3058. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  3059. il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
  3060. spin_unlock_irqrestore(&il->sta_lock, flags);
  3061. }
  3062. void
  3063. il4965_update_chain_flags(struct il_priv *il)
  3064. {
  3065. if (il->ops->set_rxon_chain) {
  3066. il->ops->set_rxon_chain(il);
  3067. if (il->active.rx_chain != il->staging.rx_chain)
  3068. il_commit_rxon(il);
  3069. }
  3070. }
  3071. static void
  3072. il4965_clear_free_frames(struct il_priv *il)
  3073. {
  3074. struct list_head *element;
  3075. D_INFO("%d frames on pre-allocated heap on clear.\n", il->frames_count);
  3076. while (!list_empty(&il->free_frames)) {
  3077. element = il->free_frames.next;
  3078. list_del(element);
  3079. kfree(list_entry(element, struct il_frame, list));
  3080. il->frames_count--;
  3081. }
  3082. if (il->frames_count) {
  3083. IL_WARN("%d frames still in use. Did we lose one?\n",
  3084. il->frames_count);
  3085. il->frames_count = 0;
  3086. }
  3087. }
  3088. static struct il_frame *
  3089. il4965_get_free_frame(struct il_priv *il)
  3090. {
  3091. struct il_frame *frame;
  3092. struct list_head *element;
  3093. if (list_empty(&il->free_frames)) {
  3094. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  3095. if (!frame) {
  3096. IL_ERR("Could not allocate frame!\n");
  3097. return NULL;
  3098. }
  3099. il->frames_count++;
  3100. return frame;
  3101. }
  3102. element = il->free_frames.next;
  3103. list_del(element);
  3104. return list_entry(element, struct il_frame, list);
  3105. }
  3106. static void
  3107. il4965_free_frame(struct il_priv *il, struct il_frame *frame)
  3108. {
  3109. memset(frame, 0, sizeof(*frame));
  3110. list_add(&frame->list, &il->free_frames);
  3111. }
  3112. static u32
  3113. il4965_fill_beacon_frame(struct il_priv *il, struct ieee80211_hdr *hdr,
  3114. int left)
  3115. {
  3116. lockdep_assert_held(&il->mutex);
  3117. if (!il->beacon_skb)
  3118. return 0;
  3119. if (il->beacon_skb->len > left)
  3120. return 0;
  3121. memcpy(hdr, il->beacon_skb->data, il->beacon_skb->len);
  3122. return il->beacon_skb->len;
  3123. }
  3124. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  3125. static void
  3126. il4965_set_beacon_tim(struct il_priv *il,
  3127. struct il_tx_beacon_cmd *tx_beacon_cmd, u8 * beacon,
  3128. u32 frame_size)
  3129. {
  3130. u16 tim_idx;
  3131. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  3132. /*
  3133. * The idx is relative to frame start but we start looking at the
  3134. * variable-length part of the beacon.
  3135. */
  3136. tim_idx = mgmt->u.beacon.variable - beacon;
  3137. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  3138. while ((tim_idx < (frame_size - 2)) &&
  3139. (beacon[tim_idx] != WLAN_EID_TIM))
  3140. tim_idx += beacon[tim_idx + 1] + 2;
  3141. /* If TIM field was found, set variables */
  3142. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  3143. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  3144. tx_beacon_cmd->tim_size = beacon[tim_idx + 1];
  3145. } else
  3146. IL_WARN("Unable to find TIM Element in beacon\n");
  3147. }
  3148. static unsigned int
  3149. il4965_hw_get_beacon_cmd(struct il_priv *il, struct il_frame *frame)
  3150. {
  3151. struct il_tx_beacon_cmd *tx_beacon_cmd;
  3152. u32 frame_size;
  3153. u32 rate_flags;
  3154. u32 rate;
  3155. /*
  3156. * We have to set up the TX command, the TX Beacon command, and the
  3157. * beacon contents.
  3158. */
  3159. lockdep_assert_held(&il->mutex);
  3160. if (!il->beacon_enabled) {
  3161. IL_ERR("Trying to build beacon without beaconing enabled\n");
  3162. return 0;
  3163. }
  3164. /* Initialize memory */
  3165. tx_beacon_cmd = &frame->u.beacon;
  3166. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  3167. /* Set up TX beacon contents */
  3168. frame_size =
  3169. il4965_fill_beacon_frame(il, tx_beacon_cmd->frame,
  3170. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  3171. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  3172. return 0;
  3173. if (!frame_size)
  3174. return 0;
  3175. /* Set up TX command fields */
  3176. tx_beacon_cmd->tx.len = cpu_to_le16((u16) frame_size);
  3177. tx_beacon_cmd->tx.sta_id = il->hw_params.bcast_id;
  3178. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  3179. tx_beacon_cmd->tx.tx_flags =
  3180. TX_CMD_FLG_SEQ_CTL_MSK | TX_CMD_FLG_TSF_MSK |
  3181. TX_CMD_FLG_STA_RATE_MSK;
  3182. /* Set up TX beacon command fields */
  3183. il4965_set_beacon_tim(il, tx_beacon_cmd, (u8 *) tx_beacon_cmd->frame,
  3184. frame_size);
  3185. /* Set up packet rate and flags */
  3186. rate = il_get_lowest_plcp(il);
  3187. il4965_toggle_tx_ant(il, &il->mgmt_tx_ant, il->hw_params.valid_tx_ant);
  3188. rate_flags = BIT(il->mgmt_tx_ant) << RATE_MCS_ANT_POS;
  3189. if ((rate >= IL_FIRST_CCK_RATE) && (rate <= IL_LAST_CCK_RATE))
  3190. rate_flags |= RATE_MCS_CCK_MSK;
  3191. tx_beacon_cmd->tx.rate_n_flags = cpu_to_le32(rate | rate_flags);
  3192. return sizeof(*tx_beacon_cmd) + frame_size;
  3193. }
  3194. int
  3195. il4965_send_beacon_cmd(struct il_priv *il)
  3196. {
  3197. struct il_frame *frame;
  3198. unsigned int frame_size;
  3199. int rc;
  3200. frame = il4965_get_free_frame(il);
  3201. if (!frame) {
  3202. IL_ERR("Could not obtain free frame buffer for beacon "
  3203. "command.\n");
  3204. return -ENOMEM;
  3205. }
  3206. frame_size = il4965_hw_get_beacon_cmd(il, frame);
  3207. if (!frame_size) {
  3208. IL_ERR("Error configuring the beacon command\n");
  3209. il4965_free_frame(il, frame);
  3210. return -EINVAL;
  3211. }
  3212. rc = il_send_cmd_pdu(il, C_TX_BEACON, frame_size, &frame->u.cmd[0]);
  3213. il4965_free_frame(il, frame);
  3214. return rc;
  3215. }
  3216. static inline dma_addr_t
  3217. il4965_tfd_tb_get_addr(struct il_tfd *tfd, u8 idx)
  3218. {
  3219. struct il_tfd_tb *tb = &tfd->tbs[idx];
  3220. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  3221. if (sizeof(dma_addr_t) > sizeof(u32))
  3222. addr |=
  3223. ((dma_addr_t) (le16_to_cpu(tb->hi_n_len) & 0xF) << 16) <<
  3224. 16;
  3225. return addr;
  3226. }
  3227. static inline u16
  3228. il4965_tfd_tb_get_len(struct il_tfd *tfd, u8 idx)
  3229. {
  3230. struct il_tfd_tb *tb = &tfd->tbs[idx];
  3231. return le16_to_cpu(tb->hi_n_len) >> 4;
  3232. }
  3233. static inline void
  3234. il4965_tfd_set_tb(struct il_tfd *tfd, u8 idx, dma_addr_t addr, u16 len)
  3235. {
  3236. struct il_tfd_tb *tb = &tfd->tbs[idx];
  3237. u16 hi_n_len = len << 4;
  3238. put_unaligned_le32(addr, &tb->lo);
  3239. if (sizeof(dma_addr_t) > sizeof(u32))
  3240. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  3241. tb->hi_n_len = cpu_to_le16(hi_n_len);
  3242. tfd->num_tbs = idx + 1;
  3243. }
  3244. static inline u8
  3245. il4965_tfd_get_num_tbs(struct il_tfd *tfd)
  3246. {
  3247. return tfd->num_tbs & 0x1f;
  3248. }
  3249. /**
  3250. * il4965_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  3251. * @il - driver ilate data
  3252. * @txq - tx queue
  3253. *
  3254. * Does NOT advance any TFD circular buffer read/write idxes
  3255. * Does NOT free the TFD itself (which is within circular buffer)
  3256. */
  3257. void
  3258. il4965_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq)
  3259. {
  3260. struct il_tfd *tfd_tmp = (struct il_tfd *)txq->tfds;
  3261. struct il_tfd *tfd;
  3262. struct pci_dev *dev = il->pci_dev;
  3263. int idx = txq->q.read_ptr;
  3264. int i;
  3265. int num_tbs;
  3266. tfd = &tfd_tmp[idx];
  3267. /* Sanity check on number of chunks */
  3268. num_tbs = il4965_tfd_get_num_tbs(tfd);
  3269. if (num_tbs >= IL_NUM_OF_TBS) {
  3270. IL_ERR("Too many chunks: %i\n", num_tbs);
  3271. /* @todo issue fatal error, it is quite serious situation */
  3272. return;
  3273. }
  3274. /* Unmap tx_cmd */
  3275. if (num_tbs)
  3276. pci_unmap_single(dev, dma_unmap_addr(&txq->meta[idx], mapping),
  3277. dma_unmap_len(&txq->meta[idx], len),
  3278. PCI_DMA_BIDIRECTIONAL);
  3279. /* Unmap chunks, if any. */
  3280. for (i = 1; i < num_tbs; i++)
  3281. pci_unmap_single(dev, il4965_tfd_tb_get_addr(tfd, i),
  3282. il4965_tfd_tb_get_len(tfd, i),
  3283. PCI_DMA_TODEVICE);
  3284. /* free SKB */
  3285. if (txq->skbs) {
  3286. struct sk_buff *skb = txq->skbs[txq->q.read_ptr];
  3287. /* can be called from irqs-disabled context */
  3288. if (skb) {
  3289. dev_kfree_skb_any(skb);
  3290. txq->skbs[txq->q.read_ptr] = NULL;
  3291. }
  3292. }
  3293. }
  3294. int
  3295. il4965_hw_txq_attach_buf_to_tfd(struct il_priv *il, struct il_tx_queue *txq,
  3296. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  3297. {
  3298. struct il_queue *q;
  3299. struct il_tfd *tfd, *tfd_tmp;
  3300. u32 num_tbs;
  3301. q = &txq->q;
  3302. tfd_tmp = (struct il_tfd *)txq->tfds;
  3303. tfd = &tfd_tmp[q->write_ptr];
  3304. if (reset)
  3305. memset(tfd, 0, sizeof(*tfd));
  3306. num_tbs = il4965_tfd_get_num_tbs(tfd);
  3307. /* Each TFD can point to a maximum 20 Tx buffers */
  3308. if (num_tbs >= IL_NUM_OF_TBS) {
  3309. IL_ERR("Error can not send more than %d chunks\n",
  3310. IL_NUM_OF_TBS);
  3311. return -EINVAL;
  3312. }
  3313. BUG_ON(addr & ~DMA_BIT_MASK(36));
  3314. if (unlikely(addr & ~IL_TX_DMA_MASK))
  3315. IL_ERR("Unaligned address = %llx\n", (unsigned long long)addr);
  3316. il4965_tfd_set_tb(tfd, num_tbs, addr, len);
  3317. return 0;
  3318. }
  3319. /*
  3320. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  3321. * given Tx queue, and enable the DMA channel used for that queue.
  3322. *
  3323. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  3324. * channels supported in hardware.
  3325. */
  3326. int
  3327. il4965_hw_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq)
  3328. {
  3329. int txq_id = txq->q.id;
  3330. /* Circular buffer (TFD queue in DRAM) physical base address */
  3331. il_wr(il, FH49_MEM_CBBC_QUEUE(txq_id), txq->q.dma_addr >> 8);
  3332. return 0;
  3333. }
  3334. /******************************************************************************
  3335. *
  3336. * Generic RX handler implementations
  3337. *
  3338. ******************************************************************************/
  3339. static void
  3340. il4965_hdl_alive(struct il_priv *il, struct il_rx_buf *rxb)
  3341. {
  3342. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3343. struct il_alive_resp *palive;
  3344. struct delayed_work *pwork;
  3345. palive = &pkt->u.alive_frame;
  3346. D_INFO("Alive ucode status 0x%08X revision " "0x%01X 0x%01X\n",
  3347. palive->is_valid, palive->ver_type, palive->ver_subtype);
  3348. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  3349. D_INFO("Initialization Alive received.\n");
  3350. memcpy(&il->card_alive_init, &pkt->u.alive_frame,
  3351. sizeof(struct il_init_alive_resp));
  3352. pwork = &il->init_alive_start;
  3353. } else {
  3354. D_INFO("Runtime Alive received.\n");
  3355. memcpy(&il->card_alive, &pkt->u.alive_frame,
  3356. sizeof(struct il_alive_resp));
  3357. pwork = &il->alive_start;
  3358. }
  3359. /* We delay the ALIVE response by 5ms to
  3360. * give the HW RF Kill time to activate... */
  3361. if (palive->is_valid == UCODE_VALID_OK)
  3362. queue_delayed_work(il->workqueue, pwork, msecs_to_jiffies(5));
  3363. else
  3364. IL_WARN("uCode did not respond OK.\n");
  3365. }
  3366. /**
  3367. * il4965_bg_stats_periodic - Timer callback to queue stats
  3368. *
  3369. * This callback is provided in order to send a stats request.
  3370. *
  3371. * This timer function is continually reset to execute within
  3372. * 60 seconds since the last N_STATS was received. We need to
  3373. * ensure we receive the stats in order to update the temperature
  3374. * used for calibrating the TXPOWER.
  3375. */
  3376. static void
  3377. il4965_bg_stats_periodic(unsigned long data)
  3378. {
  3379. struct il_priv *il = (struct il_priv *)data;
  3380. if (test_bit(S_EXIT_PENDING, &il->status))
  3381. return;
  3382. /* dont send host command if rf-kill is on */
  3383. if (!il_is_ready_rf(il))
  3384. return;
  3385. il_send_stats_request(il, CMD_ASYNC, false);
  3386. }
  3387. static void
  3388. il4965_hdl_beacon(struct il_priv *il, struct il_rx_buf *rxb)
  3389. {
  3390. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3391. struct il4965_beacon_notif *beacon =
  3392. (struct il4965_beacon_notif *)pkt->u.raw;
  3393. #ifdef CONFIG_IWLEGACY_DEBUG
  3394. u8 rate = il4965_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  3395. D_RX("beacon status %x retries %d iss %d tsf:0x%.8x%.8x rate %d\n",
  3396. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  3397. beacon->beacon_notify_hdr.failure_frame,
  3398. le32_to_cpu(beacon->ibss_mgr_status),
  3399. le32_to_cpu(beacon->high_tsf), le32_to_cpu(beacon->low_tsf), rate);
  3400. #endif
  3401. il->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  3402. }
  3403. static void
  3404. il4965_perform_ct_kill_task(struct il_priv *il)
  3405. {
  3406. unsigned long flags;
  3407. D_POWER("Stop all queues\n");
  3408. if (il->mac80211_registered)
  3409. ieee80211_stop_queues(il->hw);
  3410. _il_wr(il, CSR_UCODE_DRV_GP1_SET,
  3411. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  3412. _il_rd(il, CSR_UCODE_DRV_GP1);
  3413. spin_lock_irqsave(&il->reg_lock, flags);
  3414. if (likely(_il_grab_nic_access(il)))
  3415. _il_release_nic_access(il);
  3416. spin_unlock_irqrestore(&il->reg_lock, flags);
  3417. }
  3418. /* Handle notification from uCode that card's power state is changing
  3419. * due to software, hardware, or critical temperature RFKILL */
  3420. static void
  3421. il4965_hdl_card_state(struct il_priv *il, struct il_rx_buf *rxb)
  3422. {
  3423. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3424. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  3425. unsigned long status = il->status;
  3426. D_RF_KILL("Card state received: HW:%s SW:%s CT:%s\n",
  3427. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  3428. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  3429. (flags & CT_CARD_DISABLED) ? "Reached" : "Not reached");
  3430. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED | CT_CARD_DISABLED)) {
  3431. _il_wr(il, CSR_UCODE_DRV_GP1_SET,
  3432. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  3433. il_wr(il, HBUS_TARG_MBX_C, HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  3434. if (!(flags & RXON_CARD_DISABLED)) {
  3435. _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
  3436. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  3437. il_wr(il, HBUS_TARG_MBX_C,
  3438. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  3439. }
  3440. }
  3441. if (flags & CT_CARD_DISABLED)
  3442. il4965_perform_ct_kill_task(il);
  3443. if (flags & HW_CARD_DISABLED)
  3444. set_bit(S_RFKILL, &il->status);
  3445. else
  3446. clear_bit(S_RFKILL, &il->status);
  3447. if (!(flags & RXON_CARD_DISABLED))
  3448. il_scan_cancel(il);
  3449. if ((test_bit(S_RFKILL, &status) !=
  3450. test_bit(S_RFKILL, &il->status)))
  3451. wiphy_rfkill_set_hw_state(il->hw->wiphy,
  3452. test_bit(S_RFKILL, &il->status));
  3453. else
  3454. wake_up(&il->wait_command_queue);
  3455. }
  3456. /**
  3457. * il4965_setup_handlers - Initialize Rx handler callbacks
  3458. *
  3459. * Setup the RX handlers for each of the reply types sent from the uCode
  3460. * to the host.
  3461. *
  3462. * This function chains into the hardware specific files for them to setup
  3463. * any hardware specific handlers as well.
  3464. */
  3465. static void
  3466. il4965_setup_handlers(struct il_priv *il)
  3467. {
  3468. il->handlers[N_ALIVE] = il4965_hdl_alive;
  3469. il->handlers[N_ERROR] = il_hdl_error;
  3470. il->handlers[N_CHANNEL_SWITCH] = il_hdl_csa;
  3471. il->handlers[N_SPECTRUM_MEASUREMENT] = il_hdl_spectrum_measurement;
  3472. il->handlers[N_PM_SLEEP] = il_hdl_pm_sleep;
  3473. il->handlers[N_PM_DEBUG_STATS] = il_hdl_pm_debug_stats;
  3474. il->handlers[N_BEACON] = il4965_hdl_beacon;
  3475. /*
  3476. * The same handler is used for both the REPLY to a discrete
  3477. * stats request from the host as well as for the periodic
  3478. * stats notifications (after received beacons) from the uCode.
  3479. */
  3480. il->handlers[C_STATS] = il4965_hdl_c_stats;
  3481. il->handlers[N_STATS] = il4965_hdl_stats;
  3482. il_setup_rx_scan_handlers(il);
  3483. /* status change handler */
  3484. il->handlers[N_CARD_STATE] = il4965_hdl_card_state;
  3485. il->handlers[N_MISSED_BEACONS] = il4965_hdl_missed_beacon;
  3486. /* Rx handlers */
  3487. il->handlers[N_RX_PHY] = il4965_hdl_rx_phy;
  3488. il->handlers[N_RX_MPDU] = il4965_hdl_rx;
  3489. il->handlers[N_RX] = il4965_hdl_rx;
  3490. /* block ack */
  3491. il->handlers[N_COMPRESSED_BA] = il4965_hdl_compressed_ba;
  3492. /* Tx response */
  3493. il->handlers[C_TX] = il4965_hdl_tx;
  3494. }
  3495. /**
  3496. * il4965_rx_handle - Main entry function for receiving responses from uCode
  3497. *
  3498. * Uses the il->handlers callback function array to invoke
  3499. * the appropriate handlers, including command responses,
  3500. * frame-received notifications, and other notifications.
  3501. */
  3502. void
  3503. il4965_rx_handle(struct il_priv *il)
  3504. {
  3505. struct il_rx_buf *rxb;
  3506. struct il_rx_pkt *pkt;
  3507. struct il_rx_queue *rxq = &il->rxq;
  3508. u32 r, i;
  3509. int reclaim;
  3510. unsigned long flags;
  3511. u8 fill_rx = 0;
  3512. u32 count = 8;
  3513. int total_empty;
  3514. /* uCode's read idx (stored in shared DRAM) indicates the last Rx
  3515. * buffer that the driver may process (last buffer filled by ucode). */
  3516. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  3517. i = rxq->read;
  3518. /* Rx interrupt, but nothing sent from uCode */
  3519. if (i == r)
  3520. D_RX("r = %d, i = %d\n", r, i);
  3521. /* calculate total frames need to be restock after handling RX */
  3522. total_empty = r - rxq->write_actual;
  3523. if (total_empty < 0)
  3524. total_empty += RX_QUEUE_SIZE;
  3525. if (total_empty > (RX_QUEUE_SIZE / 2))
  3526. fill_rx = 1;
  3527. while (i != r) {
  3528. int len;
  3529. rxb = rxq->queue[i];
  3530. /* If an RXB doesn't have a Rx queue slot associated with it,
  3531. * then a bug has been introduced in the queue refilling
  3532. * routines -- catch it here */
  3533. BUG_ON(rxb == NULL);
  3534. rxq->queue[i] = NULL;
  3535. pci_unmap_page(il->pci_dev, rxb->page_dma,
  3536. PAGE_SIZE << il->hw_params.rx_page_order,
  3537. PCI_DMA_FROMDEVICE);
  3538. pkt = rxb_addr(rxb);
  3539. len = le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK;
  3540. len += sizeof(u32); /* account for status word */
  3541. /* Reclaim a command buffer only if this packet is a response
  3542. * to a (driver-originated) command.
  3543. * If the packet (e.g. Rx frame) originated from uCode,
  3544. * there is no command buffer to reclaim.
  3545. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  3546. * but apparently a few don't get set; catch them here. */
  3547. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  3548. (pkt->hdr.cmd != N_RX_PHY) && (pkt->hdr.cmd != N_RX) &&
  3549. (pkt->hdr.cmd != N_RX_MPDU) &&
  3550. (pkt->hdr.cmd != N_COMPRESSED_BA) &&
  3551. (pkt->hdr.cmd != N_STATS) && (pkt->hdr.cmd != C_TX);
  3552. /* Based on type of command response or notification,
  3553. * handle those that need handling via function in
  3554. * handlers table. See il4965_setup_handlers() */
  3555. if (il->handlers[pkt->hdr.cmd]) {
  3556. D_RX("r = %d, i = %d, %s, 0x%02x\n", r, i,
  3557. il_get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  3558. il->isr_stats.handlers[pkt->hdr.cmd]++;
  3559. il->handlers[pkt->hdr.cmd] (il, rxb);
  3560. } else {
  3561. /* No handling needed */
  3562. D_RX("r %d i %d No handler needed for %s, 0x%02x\n", r,
  3563. i, il_get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  3564. }
  3565. /*
  3566. * XXX: After here, we should always check rxb->page
  3567. * against NULL before touching it or its virtual
  3568. * memory (pkt). Because some handler might have
  3569. * already taken or freed the pages.
  3570. */
  3571. if (reclaim) {
  3572. /* Invoke any callbacks, transfer the buffer to caller,
  3573. * and fire off the (possibly) blocking il_send_cmd()
  3574. * as we reclaim the driver command queue */
  3575. if (rxb->page)
  3576. il_tx_cmd_complete(il, rxb);
  3577. else
  3578. IL_WARN("Claim null rxb?\n");
  3579. }
  3580. /* Reuse the page if possible. For notification packets and
  3581. * SKBs that fail to Rx correctly, add them back into the
  3582. * rx_free list for reuse later. */
  3583. spin_lock_irqsave(&rxq->lock, flags);
  3584. if (rxb->page != NULL) {
  3585. rxb->page_dma =
  3586. pci_map_page(il->pci_dev, rxb->page, 0,
  3587. PAGE_SIZE << il->hw_params.
  3588. rx_page_order, PCI_DMA_FROMDEVICE);
  3589. list_add_tail(&rxb->list, &rxq->rx_free);
  3590. rxq->free_count++;
  3591. } else
  3592. list_add_tail(&rxb->list, &rxq->rx_used);
  3593. spin_unlock_irqrestore(&rxq->lock, flags);
  3594. i = (i + 1) & RX_QUEUE_MASK;
  3595. /* If there are a lot of unused frames,
  3596. * restock the Rx queue so ucode wont assert. */
  3597. if (fill_rx) {
  3598. count++;
  3599. if (count >= 8) {
  3600. rxq->read = i;
  3601. il4965_rx_replenish_now(il);
  3602. count = 0;
  3603. }
  3604. }
  3605. }
  3606. /* Backtrack one entry */
  3607. rxq->read = i;
  3608. if (fill_rx)
  3609. il4965_rx_replenish_now(il);
  3610. else
  3611. il4965_rx_queue_restock(il);
  3612. }
  3613. /* call this function to flush any scheduled tasklet */
  3614. static inline void
  3615. il4965_synchronize_irq(struct il_priv *il)
  3616. {
  3617. /* wait to make sure we flush pending tasklet */
  3618. synchronize_irq(il->pci_dev->irq);
  3619. tasklet_kill(&il->irq_tasklet);
  3620. }
  3621. static void
  3622. il4965_irq_tasklet(struct il_priv *il)
  3623. {
  3624. u32 inta, handled = 0;
  3625. u32 inta_fh;
  3626. unsigned long flags;
  3627. u32 i;
  3628. #ifdef CONFIG_IWLEGACY_DEBUG
  3629. u32 inta_mask;
  3630. #endif
  3631. spin_lock_irqsave(&il->lock, flags);
  3632. /* Ack/clear/reset pending uCode interrupts.
  3633. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  3634. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  3635. inta = _il_rd(il, CSR_INT);
  3636. _il_wr(il, CSR_INT, inta);
  3637. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  3638. * Any new interrupts that happen after this, either while we're
  3639. * in this tasklet, or later, will show up in next ISR/tasklet. */
  3640. inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
  3641. _il_wr(il, CSR_FH_INT_STATUS, inta_fh);
  3642. #ifdef CONFIG_IWLEGACY_DEBUG
  3643. if (il_get_debug_level(il) & IL_DL_ISR) {
  3644. /* just for debug */
  3645. inta_mask = _il_rd(il, CSR_INT_MASK);
  3646. D_ISR("inta 0x%08x, enabled 0x%08x, fh 0x%08x\n", inta,
  3647. inta_mask, inta_fh);
  3648. }
  3649. #endif
  3650. spin_unlock_irqrestore(&il->lock, flags);
  3651. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  3652. * atomic, make sure that inta covers all the interrupts that
  3653. * we've discovered, even if FH interrupt came in just after
  3654. * reading CSR_INT. */
  3655. if (inta_fh & CSR49_FH_INT_RX_MASK)
  3656. inta |= CSR_INT_BIT_FH_RX;
  3657. if (inta_fh & CSR49_FH_INT_TX_MASK)
  3658. inta |= CSR_INT_BIT_FH_TX;
  3659. /* Now service all interrupt bits discovered above. */
  3660. if (inta & CSR_INT_BIT_HW_ERR) {
  3661. IL_ERR("Hardware error detected. Restarting.\n");
  3662. /* Tell the device to stop sending interrupts */
  3663. il_disable_interrupts(il);
  3664. il->isr_stats.hw++;
  3665. il_irq_handle_error(il);
  3666. handled |= CSR_INT_BIT_HW_ERR;
  3667. return;
  3668. }
  3669. #ifdef CONFIG_IWLEGACY_DEBUG
  3670. if (il_get_debug_level(il) & (IL_DL_ISR)) {
  3671. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  3672. if (inta & CSR_INT_BIT_SCD) {
  3673. D_ISR("Scheduler finished to transmit "
  3674. "the frame/frames.\n");
  3675. il->isr_stats.sch++;
  3676. }
  3677. /* Alive notification via Rx interrupt will do the real work */
  3678. if (inta & CSR_INT_BIT_ALIVE) {
  3679. D_ISR("Alive interrupt\n");
  3680. il->isr_stats.alive++;
  3681. }
  3682. }
  3683. #endif
  3684. /* Safely ignore these bits for debug checks below */
  3685. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  3686. /* HW RF KILL switch toggled */
  3687. if (inta & CSR_INT_BIT_RF_KILL) {
  3688. int hw_rf_kill = 0;
  3689. if (!(_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  3690. hw_rf_kill = 1;
  3691. IL_WARN("RF_KILL bit toggled to %s.\n",
  3692. hw_rf_kill ? "disable radio" : "enable radio");
  3693. il->isr_stats.rfkill++;
  3694. /* driver only loads ucode once setting the interface up.
  3695. * the driver allows loading the ucode even if the radio
  3696. * is killed. Hence update the killswitch state here. The
  3697. * rfkill handler will care about restarting if needed.
  3698. */
  3699. if (!test_bit(S_ALIVE, &il->status)) {
  3700. if (hw_rf_kill)
  3701. set_bit(S_RFKILL, &il->status);
  3702. else
  3703. clear_bit(S_RFKILL, &il->status);
  3704. wiphy_rfkill_set_hw_state(il->hw->wiphy, hw_rf_kill);
  3705. }
  3706. handled |= CSR_INT_BIT_RF_KILL;
  3707. }
  3708. /* Chip got too hot and stopped itself */
  3709. if (inta & CSR_INT_BIT_CT_KILL) {
  3710. IL_ERR("Microcode CT kill error detected.\n");
  3711. il->isr_stats.ctkill++;
  3712. handled |= CSR_INT_BIT_CT_KILL;
  3713. }
  3714. /* Error detected by uCode */
  3715. if (inta & CSR_INT_BIT_SW_ERR) {
  3716. IL_ERR("Microcode SW error detected. " " Restarting 0x%X.\n",
  3717. inta);
  3718. il->isr_stats.sw++;
  3719. il_irq_handle_error(il);
  3720. handled |= CSR_INT_BIT_SW_ERR;
  3721. }
  3722. /*
  3723. * uCode wakes up after power-down sleep.
  3724. * Tell device about any new tx or host commands enqueued,
  3725. * and about any Rx buffers made available while asleep.
  3726. */
  3727. if (inta & CSR_INT_BIT_WAKEUP) {
  3728. D_ISR("Wakeup interrupt\n");
  3729. il_rx_queue_update_write_ptr(il, &il->rxq);
  3730. for (i = 0; i < il->hw_params.max_txq_num; i++)
  3731. il_txq_update_write_ptr(il, &il->txq[i]);
  3732. il->isr_stats.wakeup++;
  3733. handled |= CSR_INT_BIT_WAKEUP;
  3734. }
  3735. /* All uCode command responses, including Tx command responses,
  3736. * Rx "responses" (frame-received notification), and other
  3737. * notifications from uCode come through here*/
  3738. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  3739. il4965_rx_handle(il);
  3740. il->isr_stats.rx++;
  3741. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  3742. }
  3743. /* This "Tx" DMA channel is used only for loading uCode */
  3744. if (inta & CSR_INT_BIT_FH_TX) {
  3745. D_ISR("uCode load interrupt\n");
  3746. il->isr_stats.tx++;
  3747. handled |= CSR_INT_BIT_FH_TX;
  3748. /* Wake up uCode load routine, now that load is complete */
  3749. il->ucode_write_complete = 1;
  3750. wake_up(&il->wait_command_queue);
  3751. }
  3752. if (inta & ~handled) {
  3753. IL_ERR("Unhandled INTA bits 0x%08x\n", inta & ~handled);
  3754. il->isr_stats.unhandled++;
  3755. }
  3756. if (inta & ~(il->inta_mask)) {
  3757. IL_WARN("Disabled INTA bits 0x%08x were pending\n",
  3758. inta & ~il->inta_mask);
  3759. IL_WARN(" with FH49_INT = 0x%08x\n", inta_fh);
  3760. }
  3761. /* Re-enable all interrupts */
  3762. /* only Re-enable if disabled by irq */
  3763. if (test_bit(S_INT_ENABLED, &il->status))
  3764. il_enable_interrupts(il);
  3765. /* Re-enable RF_KILL if it occurred */
  3766. else if (handled & CSR_INT_BIT_RF_KILL)
  3767. il_enable_rfkill_int(il);
  3768. #ifdef CONFIG_IWLEGACY_DEBUG
  3769. if (il_get_debug_level(il) & (IL_DL_ISR)) {
  3770. inta = _il_rd(il, CSR_INT);
  3771. inta_mask = _il_rd(il, CSR_INT_MASK);
  3772. inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
  3773. D_ISR("End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  3774. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  3775. }
  3776. #endif
  3777. }
  3778. /*****************************************************************************
  3779. *
  3780. * sysfs attributes
  3781. *
  3782. *****************************************************************************/
  3783. #ifdef CONFIG_IWLEGACY_DEBUG
  3784. /*
  3785. * The following adds a new attribute to the sysfs representation
  3786. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  3787. * used for controlling the debug level.
  3788. *
  3789. * See the level definitions in iwl for details.
  3790. *
  3791. * The debug_level being managed using sysfs below is a per device debug
  3792. * level that is used instead of the global debug level if it (the per
  3793. * device debug level) is set.
  3794. */
  3795. static ssize_t
  3796. il4965_show_debug_level(struct device *d, struct device_attribute *attr,
  3797. char *buf)
  3798. {
  3799. struct il_priv *il = dev_get_drvdata(d);
  3800. return sprintf(buf, "0x%08X\n", il_get_debug_level(il));
  3801. }
  3802. static ssize_t
  3803. il4965_store_debug_level(struct device *d, struct device_attribute *attr,
  3804. const char *buf, size_t count)
  3805. {
  3806. struct il_priv *il = dev_get_drvdata(d);
  3807. unsigned long val;
  3808. int ret;
  3809. ret = strict_strtoul(buf, 0, &val);
  3810. if (ret)
  3811. IL_ERR("%s is not in hex or decimal form.\n", buf);
  3812. else
  3813. il->debug_level = val;
  3814. return strnlen(buf, count);
  3815. }
  3816. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO, il4965_show_debug_level,
  3817. il4965_store_debug_level);
  3818. #endif /* CONFIG_IWLEGACY_DEBUG */
  3819. static ssize_t
  3820. il4965_show_temperature(struct device *d, struct device_attribute *attr,
  3821. char *buf)
  3822. {
  3823. struct il_priv *il = dev_get_drvdata(d);
  3824. if (!il_is_alive(il))
  3825. return -EAGAIN;
  3826. return sprintf(buf, "%d\n", il->temperature);
  3827. }
  3828. static DEVICE_ATTR(temperature, S_IRUGO, il4965_show_temperature, NULL);
  3829. static ssize_t
  3830. il4965_show_tx_power(struct device *d, struct device_attribute *attr, char *buf)
  3831. {
  3832. struct il_priv *il = dev_get_drvdata(d);
  3833. if (!il_is_ready_rf(il))
  3834. return sprintf(buf, "off\n");
  3835. else
  3836. return sprintf(buf, "%d\n", il->tx_power_user_lmt);
  3837. }
  3838. static ssize_t
  3839. il4965_store_tx_power(struct device *d, struct device_attribute *attr,
  3840. const char *buf, size_t count)
  3841. {
  3842. struct il_priv *il = dev_get_drvdata(d);
  3843. unsigned long val;
  3844. int ret;
  3845. ret = strict_strtoul(buf, 10, &val);
  3846. if (ret)
  3847. IL_INFO("%s is not in decimal form.\n", buf);
  3848. else {
  3849. ret = il_set_tx_power(il, val, false);
  3850. if (ret)
  3851. IL_ERR("failed setting tx power (0x%d).\n", ret);
  3852. else
  3853. ret = count;
  3854. }
  3855. return ret;
  3856. }
  3857. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, il4965_show_tx_power,
  3858. il4965_store_tx_power);
  3859. static struct attribute *il_sysfs_entries[] = {
  3860. &dev_attr_temperature.attr,
  3861. &dev_attr_tx_power.attr,
  3862. #ifdef CONFIG_IWLEGACY_DEBUG
  3863. &dev_attr_debug_level.attr,
  3864. #endif
  3865. NULL
  3866. };
  3867. static struct attribute_group il_attribute_group = {
  3868. .name = NULL, /* put in device directory */
  3869. .attrs = il_sysfs_entries,
  3870. };
  3871. /******************************************************************************
  3872. *
  3873. * uCode download functions
  3874. *
  3875. ******************************************************************************/
  3876. static void
  3877. il4965_dealloc_ucode_pci(struct il_priv *il)
  3878. {
  3879. il_free_fw_desc(il->pci_dev, &il->ucode_code);
  3880. il_free_fw_desc(il->pci_dev, &il->ucode_data);
  3881. il_free_fw_desc(il->pci_dev, &il->ucode_data_backup);
  3882. il_free_fw_desc(il->pci_dev, &il->ucode_init);
  3883. il_free_fw_desc(il->pci_dev, &il->ucode_init_data);
  3884. il_free_fw_desc(il->pci_dev, &il->ucode_boot);
  3885. }
  3886. static void
  3887. il4965_nic_start(struct il_priv *il)
  3888. {
  3889. /* Remove all resets to allow NIC to operate */
  3890. _il_wr(il, CSR_RESET, 0);
  3891. }
  3892. static void il4965_ucode_callback(const struct firmware *ucode_raw,
  3893. void *context);
  3894. static int il4965_mac_setup_register(struct il_priv *il, u32 max_probe_length);
  3895. static int __must_check
  3896. il4965_request_firmware(struct il_priv *il, bool first)
  3897. {
  3898. const char *name_pre = il->cfg->fw_name_pre;
  3899. char tag[8];
  3900. if (first) {
  3901. il->fw_idx = il->cfg->ucode_api_max;
  3902. sprintf(tag, "%d", il->fw_idx);
  3903. } else {
  3904. il->fw_idx--;
  3905. sprintf(tag, "%d", il->fw_idx);
  3906. }
  3907. if (il->fw_idx < il->cfg->ucode_api_min) {
  3908. IL_ERR("no suitable firmware found!\n");
  3909. return -ENOENT;
  3910. }
  3911. sprintf(il->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  3912. D_INFO("attempting to load firmware '%s'\n", il->firmware_name);
  3913. return request_firmware_nowait(THIS_MODULE, 1, il->firmware_name,
  3914. &il->pci_dev->dev, GFP_KERNEL, il,
  3915. il4965_ucode_callback);
  3916. }
  3917. struct il4965_firmware_pieces {
  3918. const void *inst, *data, *init, *init_data, *boot;
  3919. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  3920. };
  3921. static int
  3922. il4965_load_firmware(struct il_priv *il, const struct firmware *ucode_raw,
  3923. struct il4965_firmware_pieces *pieces)
  3924. {
  3925. struct il_ucode_header *ucode = (void *)ucode_raw->data;
  3926. u32 api_ver, hdr_size;
  3927. const u8 *src;
  3928. il->ucode_ver = le32_to_cpu(ucode->ver);
  3929. api_ver = IL_UCODE_API(il->ucode_ver);
  3930. switch (api_ver) {
  3931. default:
  3932. case 0:
  3933. case 1:
  3934. case 2:
  3935. hdr_size = 24;
  3936. if (ucode_raw->size < hdr_size) {
  3937. IL_ERR("File size too small!\n");
  3938. return -EINVAL;
  3939. }
  3940. pieces->inst_size = le32_to_cpu(ucode->v1.inst_size);
  3941. pieces->data_size = le32_to_cpu(ucode->v1.data_size);
  3942. pieces->init_size = le32_to_cpu(ucode->v1.init_size);
  3943. pieces->init_data_size = le32_to_cpu(ucode->v1.init_data_size);
  3944. pieces->boot_size = le32_to_cpu(ucode->v1.boot_size);
  3945. src = ucode->v1.data;
  3946. break;
  3947. }
  3948. /* Verify size of file vs. image size info in file's header */
  3949. if (ucode_raw->size !=
  3950. hdr_size + pieces->inst_size + pieces->data_size +
  3951. pieces->init_size + pieces->init_data_size + pieces->boot_size) {
  3952. IL_ERR("uCode file size %d does not match expected size\n",
  3953. (int)ucode_raw->size);
  3954. return -EINVAL;
  3955. }
  3956. pieces->inst = src;
  3957. src += pieces->inst_size;
  3958. pieces->data = src;
  3959. src += pieces->data_size;
  3960. pieces->init = src;
  3961. src += pieces->init_size;
  3962. pieces->init_data = src;
  3963. src += pieces->init_data_size;
  3964. pieces->boot = src;
  3965. src += pieces->boot_size;
  3966. return 0;
  3967. }
  3968. /**
  3969. * il4965_ucode_callback - callback when firmware was loaded
  3970. *
  3971. * If loaded successfully, copies the firmware into buffers
  3972. * for the card to fetch (via DMA).
  3973. */
  3974. static void
  3975. il4965_ucode_callback(const struct firmware *ucode_raw, void *context)
  3976. {
  3977. struct il_priv *il = context;
  3978. struct il_ucode_header *ucode;
  3979. int err;
  3980. struct il4965_firmware_pieces pieces;
  3981. const unsigned int api_max = il->cfg->ucode_api_max;
  3982. const unsigned int api_min = il->cfg->ucode_api_min;
  3983. u32 api_ver;
  3984. u32 max_probe_length = 200;
  3985. u32 standard_phy_calibration_size =
  3986. IL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  3987. memset(&pieces, 0, sizeof(pieces));
  3988. if (!ucode_raw) {
  3989. if (il->fw_idx <= il->cfg->ucode_api_max)
  3990. IL_ERR("request for firmware file '%s' failed.\n",
  3991. il->firmware_name);
  3992. goto try_again;
  3993. }
  3994. D_INFO("Loaded firmware file '%s' (%zd bytes).\n", il->firmware_name,
  3995. ucode_raw->size);
  3996. /* Make sure that we got at least the API version number */
  3997. if (ucode_raw->size < 4) {
  3998. IL_ERR("File size way too small!\n");
  3999. goto try_again;
  4000. }
  4001. /* Data from ucode file: header followed by uCode images */
  4002. ucode = (struct il_ucode_header *)ucode_raw->data;
  4003. err = il4965_load_firmware(il, ucode_raw, &pieces);
  4004. if (err)
  4005. goto try_again;
  4006. api_ver = IL_UCODE_API(il->ucode_ver);
  4007. /*
  4008. * api_ver should match the api version forming part of the
  4009. * firmware filename ... but we don't check for that and only rely
  4010. * on the API version read from firmware header from here on forward
  4011. */
  4012. if (api_ver < api_min || api_ver > api_max) {
  4013. IL_ERR("Driver unable to support your firmware API. "
  4014. "Driver supports v%u, firmware is v%u.\n", api_max,
  4015. api_ver);
  4016. goto try_again;
  4017. }
  4018. if (api_ver != api_max)
  4019. IL_ERR("Firmware has old API version. Expected v%u, "
  4020. "got v%u. New firmware can be obtained "
  4021. "from http://www.intellinuxwireless.org.\n", api_max,
  4022. api_ver);
  4023. IL_INFO("loaded firmware version %u.%u.%u.%u\n",
  4024. IL_UCODE_MAJOR(il->ucode_ver), IL_UCODE_MINOR(il->ucode_ver),
  4025. IL_UCODE_API(il->ucode_ver), IL_UCODE_SERIAL(il->ucode_ver));
  4026. snprintf(il->hw->wiphy->fw_version, sizeof(il->hw->wiphy->fw_version),
  4027. "%u.%u.%u.%u", IL_UCODE_MAJOR(il->ucode_ver),
  4028. IL_UCODE_MINOR(il->ucode_ver), IL_UCODE_API(il->ucode_ver),
  4029. IL_UCODE_SERIAL(il->ucode_ver));
  4030. /*
  4031. * For any of the failures below (before allocating pci memory)
  4032. * we will try to load a version with a smaller API -- maybe the
  4033. * user just got a corrupted version of the latest API.
  4034. */
  4035. D_INFO("f/w package hdr ucode version raw = 0x%x\n", il->ucode_ver);
  4036. D_INFO("f/w package hdr runtime inst size = %Zd\n", pieces.inst_size);
  4037. D_INFO("f/w package hdr runtime data size = %Zd\n", pieces.data_size);
  4038. D_INFO("f/w package hdr init inst size = %Zd\n", pieces.init_size);
  4039. D_INFO("f/w package hdr init data size = %Zd\n", pieces.init_data_size);
  4040. D_INFO("f/w package hdr boot inst size = %Zd\n", pieces.boot_size);
  4041. /* Verify that uCode images will fit in card's SRAM */
  4042. if (pieces.inst_size > il->hw_params.max_inst_size) {
  4043. IL_ERR("uCode instr len %Zd too large to fit in\n",
  4044. pieces.inst_size);
  4045. goto try_again;
  4046. }
  4047. if (pieces.data_size > il->hw_params.max_data_size) {
  4048. IL_ERR("uCode data len %Zd too large to fit in\n",
  4049. pieces.data_size);
  4050. goto try_again;
  4051. }
  4052. if (pieces.init_size > il->hw_params.max_inst_size) {
  4053. IL_ERR("uCode init instr len %Zd too large to fit in\n",
  4054. pieces.init_size);
  4055. goto try_again;
  4056. }
  4057. if (pieces.init_data_size > il->hw_params.max_data_size) {
  4058. IL_ERR("uCode init data len %Zd too large to fit in\n",
  4059. pieces.init_data_size);
  4060. goto try_again;
  4061. }
  4062. if (pieces.boot_size > il->hw_params.max_bsm_size) {
  4063. IL_ERR("uCode boot instr len %Zd too large to fit in\n",
  4064. pieces.boot_size);
  4065. goto try_again;
  4066. }
  4067. /* Allocate ucode buffers for card's bus-master loading ... */
  4068. /* Runtime instructions and 2 copies of data:
  4069. * 1) unmodified from disk
  4070. * 2) backup cache for save/restore during power-downs */
  4071. il->ucode_code.len = pieces.inst_size;
  4072. il_alloc_fw_desc(il->pci_dev, &il->ucode_code);
  4073. il->ucode_data.len = pieces.data_size;
  4074. il_alloc_fw_desc(il->pci_dev, &il->ucode_data);
  4075. il->ucode_data_backup.len = pieces.data_size;
  4076. il_alloc_fw_desc(il->pci_dev, &il->ucode_data_backup);
  4077. if (!il->ucode_code.v_addr || !il->ucode_data.v_addr ||
  4078. !il->ucode_data_backup.v_addr)
  4079. goto err_pci_alloc;
  4080. /* Initialization instructions and data */
  4081. if (pieces.init_size && pieces.init_data_size) {
  4082. il->ucode_init.len = pieces.init_size;
  4083. il_alloc_fw_desc(il->pci_dev, &il->ucode_init);
  4084. il->ucode_init_data.len = pieces.init_data_size;
  4085. il_alloc_fw_desc(il->pci_dev, &il->ucode_init_data);
  4086. if (!il->ucode_init.v_addr || !il->ucode_init_data.v_addr)
  4087. goto err_pci_alloc;
  4088. }
  4089. /* Bootstrap (instructions only, no data) */
  4090. if (pieces.boot_size) {
  4091. il->ucode_boot.len = pieces.boot_size;
  4092. il_alloc_fw_desc(il->pci_dev, &il->ucode_boot);
  4093. if (!il->ucode_boot.v_addr)
  4094. goto err_pci_alloc;
  4095. }
  4096. /* Now that we can no longer fail, copy information */
  4097. il->sta_key_max_num = STA_KEY_MAX_NUM;
  4098. /* Copy images into buffers for card's bus-master reads ... */
  4099. /* Runtime instructions (first block of data in file) */
  4100. D_INFO("Copying (but not loading) uCode instr len %Zd\n",
  4101. pieces.inst_size);
  4102. memcpy(il->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  4103. D_INFO("uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  4104. il->ucode_code.v_addr, (u32) il->ucode_code.p_addr);
  4105. /*
  4106. * Runtime data
  4107. * NOTE: Copy into backup buffer will be done in il_up()
  4108. */
  4109. D_INFO("Copying (but not loading) uCode data len %Zd\n",
  4110. pieces.data_size);
  4111. memcpy(il->ucode_data.v_addr, pieces.data, pieces.data_size);
  4112. memcpy(il->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  4113. /* Initialization instructions */
  4114. if (pieces.init_size) {
  4115. D_INFO("Copying (but not loading) init instr len %Zd\n",
  4116. pieces.init_size);
  4117. memcpy(il->ucode_init.v_addr, pieces.init, pieces.init_size);
  4118. }
  4119. /* Initialization data */
  4120. if (pieces.init_data_size) {
  4121. D_INFO("Copying (but not loading) init data len %Zd\n",
  4122. pieces.init_data_size);
  4123. memcpy(il->ucode_init_data.v_addr, pieces.init_data,
  4124. pieces.init_data_size);
  4125. }
  4126. /* Bootstrap instructions */
  4127. D_INFO("Copying (but not loading) boot instr len %Zd\n",
  4128. pieces.boot_size);
  4129. memcpy(il->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  4130. /*
  4131. * figure out the offset of chain noise reset and gain commands
  4132. * base on the size of standard phy calibration commands table size
  4133. */
  4134. il->_4965.phy_calib_chain_noise_reset_cmd =
  4135. standard_phy_calibration_size;
  4136. il->_4965.phy_calib_chain_noise_gain_cmd =
  4137. standard_phy_calibration_size + 1;
  4138. /**************************************************
  4139. * This is still part of probe() in a sense...
  4140. *
  4141. * 9. Setup and register with mac80211 and debugfs
  4142. **************************************************/
  4143. err = il4965_mac_setup_register(il, max_probe_length);
  4144. if (err)
  4145. goto out_unbind;
  4146. err = il_dbgfs_register(il, DRV_NAME);
  4147. if (err)
  4148. IL_ERR("failed to create debugfs files. Ignoring error: %d\n",
  4149. err);
  4150. err = sysfs_create_group(&il->pci_dev->dev.kobj, &il_attribute_group);
  4151. if (err) {
  4152. IL_ERR("failed to create sysfs device attributes\n");
  4153. goto out_unbind;
  4154. }
  4155. /* We have our copies now, allow OS release its copies */
  4156. release_firmware(ucode_raw);
  4157. complete(&il->_4965.firmware_loading_complete);
  4158. return;
  4159. try_again:
  4160. /* try next, if any */
  4161. if (il4965_request_firmware(il, false))
  4162. goto out_unbind;
  4163. release_firmware(ucode_raw);
  4164. return;
  4165. err_pci_alloc:
  4166. IL_ERR("failed to allocate pci memory\n");
  4167. il4965_dealloc_ucode_pci(il);
  4168. out_unbind:
  4169. complete(&il->_4965.firmware_loading_complete);
  4170. device_release_driver(&il->pci_dev->dev);
  4171. release_firmware(ucode_raw);
  4172. }
  4173. static const char *const desc_lookup_text[] = {
  4174. "OK",
  4175. "FAIL",
  4176. "BAD_PARAM",
  4177. "BAD_CHECKSUM",
  4178. "NMI_INTERRUPT_WDG",
  4179. "SYSASSERT",
  4180. "FATAL_ERROR",
  4181. "BAD_COMMAND",
  4182. "HW_ERROR_TUNE_LOCK",
  4183. "HW_ERROR_TEMPERATURE",
  4184. "ILLEGAL_CHAN_FREQ",
  4185. "VCC_NOT_STBL",
  4186. "FH49_ERROR",
  4187. "NMI_INTERRUPT_HOST",
  4188. "NMI_INTERRUPT_ACTION_PT",
  4189. "NMI_INTERRUPT_UNKNOWN",
  4190. "UCODE_VERSION_MISMATCH",
  4191. "HW_ERROR_ABS_LOCK",
  4192. "HW_ERROR_CAL_LOCK_FAIL",
  4193. "NMI_INTERRUPT_INST_ACTION_PT",
  4194. "NMI_INTERRUPT_DATA_ACTION_PT",
  4195. "NMI_TRM_HW_ER",
  4196. "NMI_INTERRUPT_TRM",
  4197. "NMI_INTERRUPT_BREAK_POINT",
  4198. "DEBUG_0",
  4199. "DEBUG_1",
  4200. "DEBUG_2",
  4201. "DEBUG_3",
  4202. };
  4203. static struct {
  4204. char *name;
  4205. u8 num;
  4206. } advanced_lookup[] = {
  4207. {
  4208. "NMI_INTERRUPT_WDG", 0x34}, {
  4209. "SYSASSERT", 0x35}, {
  4210. "UCODE_VERSION_MISMATCH", 0x37}, {
  4211. "BAD_COMMAND", 0x38}, {
  4212. "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C}, {
  4213. "FATAL_ERROR", 0x3D}, {
  4214. "NMI_TRM_HW_ERR", 0x46}, {
  4215. "NMI_INTERRUPT_TRM", 0x4C}, {
  4216. "NMI_INTERRUPT_BREAK_POINT", 0x54}, {
  4217. "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C}, {
  4218. "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64}, {
  4219. "NMI_INTERRUPT_HOST", 0x66}, {
  4220. "NMI_INTERRUPT_ACTION_PT", 0x7C}, {
  4221. "NMI_INTERRUPT_UNKNOWN", 0x84}, {
  4222. "NMI_INTERRUPT_INST_ACTION_PT", 0x86}, {
  4223. "ADVANCED_SYSASSERT", 0},};
  4224. static const char *
  4225. il4965_desc_lookup(u32 num)
  4226. {
  4227. int i;
  4228. int max = ARRAY_SIZE(desc_lookup_text);
  4229. if (num < max)
  4230. return desc_lookup_text[num];
  4231. max = ARRAY_SIZE(advanced_lookup) - 1;
  4232. for (i = 0; i < max; i++) {
  4233. if (advanced_lookup[i].num == num)
  4234. break;
  4235. }
  4236. return advanced_lookup[i].name;
  4237. }
  4238. #define ERROR_START_OFFSET (1 * sizeof(u32))
  4239. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  4240. void
  4241. il4965_dump_nic_error_log(struct il_priv *il)
  4242. {
  4243. u32 data2, line;
  4244. u32 desc, time, count, base, data1;
  4245. u32 blink1, blink2, ilink1, ilink2;
  4246. u32 pc, hcmd;
  4247. if (il->ucode_type == UCODE_INIT)
  4248. base = le32_to_cpu(il->card_alive_init.error_event_table_ptr);
  4249. else
  4250. base = le32_to_cpu(il->card_alive.error_event_table_ptr);
  4251. if (!il->ops->is_valid_rtc_data_addr(base)) {
  4252. IL_ERR("Not valid error log pointer 0x%08X for %s uCode\n",
  4253. base, (il->ucode_type == UCODE_INIT) ? "Init" : "RT");
  4254. return;
  4255. }
  4256. count = il_read_targ_mem(il, base);
  4257. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  4258. IL_ERR("Start IWL Error Log Dump:\n");
  4259. IL_ERR("Status: 0x%08lX, count: %d\n", il->status, count);
  4260. }
  4261. desc = il_read_targ_mem(il, base + 1 * sizeof(u32));
  4262. il->isr_stats.err_code = desc;
  4263. pc = il_read_targ_mem(il, base + 2 * sizeof(u32));
  4264. blink1 = il_read_targ_mem(il, base + 3 * sizeof(u32));
  4265. blink2 = il_read_targ_mem(il, base + 4 * sizeof(u32));
  4266. ilink1 = il_read_targ_mem(il, base + 5 * sizeof(u32));
  4267. ilink2 = il_read_targ_mem(il, base + 6 * sizeof(u32));
  4268. data1 = il_read_targ_mem(il, base + 7 * sizeof(u32));
  4269. data2 = il_read_targ_mem(il, base + 8 * sizeof(u32));
  4270. line = il_read_targ_mem(il, base + 9 * sizeof(u32));
  4271. time = il_read_targ_mem(il, base + 11 * sizeof(u32));
  4272. hcmd = il_read_targ_mem(il, base + 22 * sizeof(u32));
  4273. IL_ERR("Desc Time "
  4274. "data1 data2 line\n");
  4275. IL_ERR("%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  4276. il4965_desc_lookup(desc), desc, time, data1, data2, line);
  4277. IL_ERR("pc blink1 blink2 ilink1 ilink2 hcmd\n");
  4278. IL_ERR("0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n", pc, blink1,
  4279. blink2, ilink1, ilink2, hcmd);
  4280. }
  4281. static void
  4282. il4965_rf_kill_ct_config(struct il_priv *il)
  4283. {
  4284. struct il_ct_kill_config cmd;
  4285. unsigned long flags;
  4286. int ret = 0;
  4287. spin_lock_irqsave(&il->lock, flags);
  4288. _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
  4289. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  4290. spin_unlock_irqrestore(&il->lock, flags);
  4291. cmd.critical_temperature_R =
  4292. cpu_to_le32(il->hw_params.ct_kill_threshold);
  4293. ret = il_send_cmd_pdu(il, C_CT_KILL_CONFIG, sizeof(cmd), &cmd);
  4294. if (ret)
  4295. IL_ERR("C_CT_KILL_CONFIG failed\n");
  4296. else
  4297. D_INFO("C_CT_KILL_CONFIG " "succeeded, "
  4298. "critical temperature is %d\n",
  4299. il->hw_params.ct_kill_threshold);
  4300. }
  4301. static const s8 default_queue_to_tx_fifo[] = {
  4302. IL_TX_FIFO_VO,
  4303. IL_TX_FIFO_VI,
  4304. IL_TX_FIFO_BE,
  4305. IL_TX_FIFO_BK,
  4306. IL49_CMD_FIFO_NUM,
  4307. IL_TX_FIFO_UNUSED,
  4308. IL_TX_FIFO_UNUSED,
  4309. };
  4310. #define IL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
  4311. static int
  4312. il4965_alive_notify(struct il_priv *il)
  4313. {
  4314. u32 a;
  4315. unsigned long flags;
  4316. int i, chan;
  4317. u32 reg_val;
  4318. spin_lock_irqsave(&il->lock, flags);
  4319. /* Clear 4965's internal Tx Scheduler data base */
  4320. il->scd_base_addr = il_rd_prph(il, IL49_SCD_SRAM_BASE_ADDR);
  4321. a = il->scd_base_addr + IL49_SCD_CONTEXT_DATA_OFFSET;
  4322. for (; a < il->scd_base_addr + IL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
  4323. il_write_targ_mem(il, a, 0);
  4324. for (; a < il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
  4325. il_write_targ_mem(il, a, 0);
  4326. for (;
  4327. a <
  4328. il->scd_base_addr +
  4329. IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(il->hw_params.max_txq_num);
  4330. a += 4)
  4331. il_write_targ_mem(il, a, 0);
  4332. /* Tel 4965 where to find Tx byte count tables */
  4333. il_wr_prph(il, IL49_SCD_DRAM_BASE_ADDR, il->scd_bc_tbls.dma >> 10);
  4334. /* Enable DMA channel */
  4335. for (chan = 0; chan < FH49_TCSR_CHNL_NUM; chan++)
  4336. il_wr(il, FH49_TCSR_CHNL_TX_CONFIG_REG(chan),
  4337. FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  4338. FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  4339. /* Update FH chicken bits */
  4340. reg_val = il_rd(il, FH49_TX_CHICKEN_BITS_REG);
  4341. il_wr(il, FH49_TX_CHICKEN_BITS_REG,
  4342. reg_val | FH49_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  4343. /* Disable chain mode for all queues */
  4344. il_wr_prph(il, IL49_SCD_QUEUECHAIN_SEL, 0);
  4345. /* Initialize each Tx queue (including the command queue) */
  4346. for (i = 0; i < il->hw_params.max_txq_num; i++) {
  4347. /* TFD circular buffer read/write idxes */
  4348. il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(i), 0);
  4349. il_wr(il, HBUS_TARG_WRPTR, 0 | (i << 8));
  4350. /* Max Tx Window size for Scheduler-ACK mode */
  4351. il_write_targ_mem(il,
  4352. il->scd_base_addr +
  4353. IL49_SCD_CONTEXT_QUEUE_OFFSET(i),
  4354. (SCD_WIN_SIZE <<
  4355. IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  4356. IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  4357. /* Frame limit */
  4358. il_write_targ_mem(il,
  4359. il->scd_base_addr +
  4360. IL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
  4361. sizeof(u32),
  4362. (SCD_FRAME_LIMIT <<
  4363. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  4364. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  4365. }
  4366. il_wr_prph(il, IL49_SCD_INTERRUPT_MASK,
  4367. (1 << il->hw_params.max_txq_num) - 1);
  4368. /* Activate all Tx DMA/FIFO channels */
  4369. il4965_txq_set_sched(il, IL_MASK(0, 6));
  4370. il4965_set_wr_ptrs(il, IL_DEFAULT_CMD_QUEUE_NUM, 0);
  4371. /* make sure all queue are not stopped */
  4372. memset(&il->queue_stopped[0], 0, sizeof(il->queue_stopped));
  4373. for (i = 0; i < 4; i++)
  4374. atomic_set(&il->queue_stop_count[i], 0);
  4375. /* reset to 0 to enable all the queue first */
  4376. il->txq_ctx_active_msk = 0;
  4377. /* Map each Tx/cmd queue to its corresponding fifo */
  4378. BUILD_BUG_ON(ARRAY_SIZE(default_queue_to_tx_fifo) != 7);
  4379. for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
  4380. int ac = default_queue_to_tx_fifo[i];
  4381. il_txq_ctx_activate(il, i);
  4382. if (ac == IL_TX_FIFO_UNUSED)
  4383. continue;
  4384. il4965_tx_queue_set_status(il, &il->txq[i], ac, 0);
  4385. }
  4386. spin_unlock_irqrestore(&il->lock, flags);
  4387. return 0;
  4388. }
  4389. /**
  4390. * il4965_alive_start - called after N_ALIVE notification received
  4391. * from protocol/runtime uCode (initialization uCode's
  4392. * Alive gets handled by il_init_alive_start()).
  4393. */
  4394. static void
  4395. il4965_alive_start(struct il_priv *il)
  4396. {
  4397. int ret = 0;
  4398. D_INFO("Runtime Alive received.\n");
  4399. if (il->card_alive.is_valid != UCODE_VALID_OK) {
  4400. /* We had an error bringing up the hardware, so take it
  4401. * all the way back down so we can try again */
  4402. D_INFO("Alive failed.\n");
  4403. goto restart;
  4404. }
  4405. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  4406. * This is a paranoid check, because we would not have gotten the
  4407. * "runtime" alive if code weren't properly loaded. */
  4408. if (il4965_verify_ucode(il)) {
  4409. /* Runtime instruction load was bad;
  4410. * take it all the way back down so we can try again */
  4411. D_INFO("Bad runtime uCode load.\n");
  4412. goto restart;
  4413. }
  4414. ret = il4965_alive_notify(il);
  4415. if (ret) {
  4416. IL_WARN("Could not complete ALIVE transition [ntf]: %d\n", ret);
  4417. goto restart;
  4418. }
  4419. /* After the ALIVE response, we can send host commands to the uCode */
  4420. set_bit(S_ALIVE, &il->status);
  4421. /* Enable watchdog to monitor the driver tx queues */
  4422. il_setup_watchdog(il);
  4423. if (il_is_rfkill(il))
  4424. return;
  4425. ieee80211_wake_queues(il->hw);
  4426. il->active_rate = RATES_MASK;
  4427. if (il_is_associated(il)) {
  4428. struct il_rxon_cmd *active_rxon =
  4429. (struct il_rxon_cmd *)&il->active;
  4430. /* apply any changes in staging */
  4431. il->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  4432. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  4433. } else {
  4434. /* Initialize our rx_config data */
  4435. il_connection_init_rx_config(il);
  4436. if (il->ops->set_rxon_chain)
  4437. il->ops->set_rxon_chain(il);
  4438. }
  4439. /* Configure bluetooth coexistence if enabled */
  4440. il_send_bt_config(il);
  4441. il4965_reset_run_time_calib(il);
  4442. set_bit(S_READY, &il->status);
  4443. /* Configure the adapter for unassociated operation */
  4444. il_commit_rxon(il);
  4445. /* At this point, the NIC is initialized and operational */
  4446. il4965_rf_kill_ct_config(il);
  4447. D_INFO("ALIVE processing complete.\n");
  4448. wake_up(&il->wait_command_queue);
  4449. il_power_update_mode(il, true);
  4450. D_INFO("Updated power mode\n");
  4451. return;
  4452. restart:
  4453. queue_work(il->workqueue, &il->restart);
  4454. }
  4455. static void il4965_cancel_deferred_work(struct il_priv *il);
  4456. static void
  4457. __il4965_down(struct il_priv *il)
  4458. {
  4459. unsigned long flags;
  4460. int exit_pending;
  4461. D_INFO(DRV_NAME " is going down\n");
  4462. il_scan_cancel_timeout(il, 200);
  4463. exit_pending = test_and_set_bit(S_EXIT_PENDING, &il->status);
  4464. /* Stop TX queues watchdog. We need to have S_EXIT_PENDING bit set
  4465. * to prevent rearm timer */
  4466. del_timer_sync(&il->watchdog);
  4467. il_clear_ucode_stations(il);
  4468. /* FIXME: race conditions ? */
  4469. spin_lock_irq(&il->sta_lock);
  4470. /*
  4471. * Remove all key information that is not stored as part
  4472. * of station information since mac80211 may not have had
  4473. * a chance to remove all the keys. When device is
  4474. * reconfigured by mac80211 after an error all keys will
  4475. * be reconfigured.
  4476. */
  4477. memset(il->_4965.wep_keys, 0, sizeof(il->_4965.wep_keys));
  4478. il->_4965.key_mapping_keys = 0;
  4479. spin_unlock_irq(&il->sta_lock);
  4480. il_dealloc_bcast_stations(il);
  4481. il_clear_driver_stations(il);
  4482. /* Unblock any waiting calls */
  4483. wake_up_all(&il->wait_command_queue);
  4484. /* Wipe out the EXIT_PENDING status bit if we are not actually
  4485. * exiting the module */
  4486. if (!exit_pending)
  4487. clear_bit(S_EXIT_PENDING, &il->status);
  4488. /* stop and reset the on-board processor */
  4489. _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  4490. /* tell the device to stop sending interrupts */
  4491. spin_lock_irqsave(&il->lock, flags);
  4492. il_disable_interrupts(il);
  4493. spin_unlock_irqrestore(&il->lock, flags);
  4494. il4965_synchronize_irq(il);
  4495. if (il->mac80211_registered)
  4496. ieee80211_stop_queues(il->hw);
  4497. /* If we have not previously called il_init() then
  4498. * clear all bits but the RF Kill bit and return */
  4499. if (!il_is_init(il)) {
  4500. il->status =
  4501. test_bit(S_RFKILL, &il->status) << S_RFKILL |
  4502. test_bit(S_GEO_CONFIGURED, &il->status) << S_GEO_CONFIGURED |
  4503. test_bit(S_EXIT_PENDING, &il->status) << S_EXIT_PENDING;
  4504. goto exit;
  4505. }
  4506. /* ...otherwise clear out all the status bits but the RF Kill
  4507. * bit and continue taking the NIC down. */
  4508. il->status &=
  4509. test_bit(S_RFKILL, &il->status) << S_RFKILL |
  4510. test_bit(S_GEO_CONFIGURED, &il->status) << S_GEO_CONFIGURED |
  4511. test_bit(S_FW_ERROR, &il->status) << S_FW_ERROR |
  4512. test_bit(S_EXIT_PENDING, &il->status) << S_EXIT_PENDING;
  4513. /*
  4514. * We disabled and synchronized interrupt, and priv->mutex is taken, so
  4515. * here is the only thread which will program device registers, but
  4516. * still have lockdep assertions, so we are taking reg_lock.
  4517. */
  4518. spin_lock_irq(&il->reg_lock);
  4519. /* FIXME: il_grab_nic_access if rfkill is off ? */
  4520. il4965_txq_ctx_stop(il);
  4521. il4965_rxq_stop(il);
  4522. /* Power-down device's busmaster DMA clocks */
  4523. _il_wr_prph(il, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  4524. udelay(5);
  4525. /* Make sure (redundant) we've released our request to stay awake */
  4526. _il_clear_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  4527. /* Stop the device, and put it in low power state */
  4528. _il_apm_stop(il);
  4529. spin_unlock_irq(&il->reg_lock);
  4530. il4965_txq_ctx_unmap(il);
  4531. exit:
  4532. memset(&il->card_alive, 0, sizeof(struct il_alive_resp));
  4533. dev_kfree_skb(il->beacon_skb);
  4534. il->beacon_skb = NULL;
  4535. /* clear out any free frames */
  4536. il4965_clear_free_frames(il);
  4537. }
  4538. static void
  4539. il4965_down(struct il_priv *il)
  4540. {
  4541. mutex_lock(&il->mutex);
  4542. __il4965_down(il);
  4543. mutex_unlock(&il->mutex);
  4544. il4965_cancel_deferred_work(il);
  4545. }
  4546. static void
  4547. il4965_set_hw_ready(struct il_priv *il)
  4548. {
  4549. int ret;
  4550. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  4551. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  4552. /* See if we got it */
  4553. ret = _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
  4554. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  4555. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  4556. 100);
  4557. if (ret >= 0)
  4558. il->hw_ready = true;
  4559. D_INFO("hardware %s ready\n", (il->hw_ready) ? "" : "not");
  4560. }
  4561. static void
  4562. il4965_prepare_card_hw(struct il_priv *il)
  4563. {
  4564. int ret;
  4565. il->hw_ready = false;
  4566. il4965_set_hw_ready(il);
  4567. if (il->hw_ready)
  4568. return;
  4569. /* If HW is not ready, prepare the conditions to check again */
  4570. il_set_bit(il, CSR_HW_IF_CONFIG_REG, CSR_HW_IF_CONFIG_REG_PREPARE);
  4571. ret =
  4572. _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
  4573. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  4574. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  4575. /* HW should be ready by now, check again. */
  4576. if (ret != -ETIMEDOUT)
  4577. il4965_set_hw_ready(il);
  4578. }
  4579. #define MAX_HW_RESTARTS 5
  4580. static int
  4581. __il4965_up(struct il_priv *il)
  4582. {
  4583. int i;
  4584. int ret;
  4585. if (test_bit(S_EXIT_PENDING, &il->status)) {
  4586. IL_WARN("Exit pending; will not bring the NIC up\n");
  4587. return -EIO;
  4588. }
  4589. if (!il->ucode_data_backup.v_addr || !il->ucode_data.v_addr) {
  4590. IL_ERR("ucode not available for device bringup\n");
  4591. return -EIO;
  4592. }
  4593. ret = il4965_alloc_bcast_station(il);
  4594. if (ret) {
  4595. il_dealloc_bcast_stations(il);
  4596. return ret;
  4597. }
  4598. il4965_prepare_card_hw(il);
  4599. if (!il->hw_ready) {
  4600. IL_ERR("HW not ready\n");
  4601. return -EIO;
  4602. }
  4603. /* If platform's RF_KILL switch is NOT set to KILL */
  4604. if (_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  4605. clear_bit(S_RFKILL, &il->status);
  4606. else {
  4607. set_bit(S_RFKILL, &il->status);
  4608. wiphy_rfkill_set_hw_state(il->hw->wiphy, true);
  4609. il_enable_rfkill_int(il);
  4610. IL_WARN("Radio disabled by HW RF Kill switch\n");
  4611. return 0;
  4612. }
  4613. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4614. /* must be initialised before il_hw_nic_init */
  4615. il->cmd_queue = IL_DEFAULT_CMD_QUEUE_NUM;
  4616. ret = il4965_hw_nic_init(il);
  4617. if (ret) {
  4618. IL_ERR("Unable to init nic\n");
  4619. return ret;
  4620. }
  4621. /* make sure rfkill handshake bits are cleared */
  4622. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4623. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  4624. /* clear (again), then enable host interrupts */
  4625. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4626. il_enable_interrupts(il);
  4627. /* really make sure rfkill handshake bits are cleared */
  4628. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4629. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4630. /* Copy original ucode data image from disk into backup cache.
  4631. * This will be used to initialize the on-board processor's
  4632. * data SRAM for a clean start when the runtime program first loads. */
  4633. memcpy(il->ucode_data_backup.v_addr, il->ucode_data.v_addr,
  4634. il->ucode_data.len);
  4635. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  4636. /* load bootstrap state machine,
  4637. * load bootstrap program into processor's memory,
  4638. * prepare to load the "initialize" uCode */
  4639. ret = il->ops->load_ucode(il);
  4640. if (ret) {
  4641. IL_ERR("Unable to set up bootstrap uCode: %d\n", ret);
  4642. continue;
  4643. }
  4644. /* start card; "initialize" will load runtime ucode */
  4645. il4965_nic_start(il);
  4646. D_INFO(DRV_NAME " is coming up\n");
  4647. return 0;
  4648. }
  4649. set_bit(S_EXIT_PENDING, &il->status);
  4650. __il4965_down(il);
  4651. clear_bit(S_EXIT_PENDING, &il->status);
  4652. /* tried to restart and config the device for as long as our
  4653. * patience could withstand */
  4654. IL_ERR("Unable to initialize device after %d attempts.\n", i);
  4655. return -EIO;
  4656. }
  4657. /*****************************************************************************
  4658. *
  4659. * Workqueue callbacks
  4660. *
  4661. *****************************************************************************/
  4662. static void
  4663. il4965_bg_init_alive_start(struct work_struct *data)
  4664. {
  4665. struct il_priv *il =
  4666. container_of(data, struct il_priv, init_alive_start.work);
  4667. mutex_lock(&il->mutex);
  4668. if (test_bit(S_EXIT_PENDING, &il->status))
  4669. goto out;
  4670. il->ops->init_alive_start(il);
  4671. out:
  4672. mutex_unlock(&il->mutex);
  4673. }
  4674. static void
  4675. il4965_bg_alive_start(struct work_struct *data)
  4676. {
  4677. struct il_priv *il =
  4678. container_of(data, struct il_priv, alive_start.work);
  4679. mutex_lock(&il->mutex);
  4680. if (test_bit(S_EXIT_PENDING, &il->status))
  4681. goto out;
  4682. il4965_alive_start(il);
  4683. out:
  4684. mutex_unlock(&il->mutex);
  4685. }
  4686. static void
  4687. il4965_bg_run_time_calib_work(struct work_struct *work)
  4688. {
  4689. struct il_priv *il = container_of(work, struct il_priv,
  4690. run_time_calib_work);
  4691. mutex_lock(&il->mutex);
  4692. if (test_bit(S_EXIT_PENDING, &il->status) ||
  4693. test_bit(S_SCANNING, &il->status)) {
  4694. mutex_unlock(&il->mutex);
  4695. return;
  4696. }
  4697. if (il->start_calib) {
  4698. il4965_chain_noise_calibration(il, (void *)&il->_4965.stats);
  4699. il4965_sensitivity_calibration(il, (void *)&il->_4965.stats);
  4700. }
  4701. mutex_unlock(&il->mutex);
  4702. }
  4703. static void
  4704. il4965_bg_restart(struct work_struct *data)
  4705. {
  4706. struct il_priv *il = container_of(data, struct il_priv, restart);
  4707. if (test_bit(S_EXIT_PENDING, &il->status))
  4708. return;
  4709. if (test_and_clear_bit(S_FW_ERROR, &il->status)) {
  4710. mutex_lock(&il->mutex);
  4711. /* FIXME: do we dereference vif without mutex locked ? */
  4712. il->vif = NULL;
  4713. il->is_open = 0;
  4714. __il4965_down(il);
  4715. mutex_unlock(&il->mutex);
  4716. il4965_cancel_deferred_work(il);
  4717. ieee80211_restart_hw(il->hw);
  4718. } else {
  4719. il4965_down(il);
  4720. mutex_lock(&il->mutex);
  4721. if (test_bit(S_EXIT_PENDING, &il->status)) {
  4722. mutex_unlock(&il->mutex);
  4723. return;
  4724. }
  4725. __il4965_up(il);
  4726. mutex_unlock(&il->mutex);
  4727. }
  4728. }
  4729. static void
  4730. il4965_bg_rx_replenish(struct work_struct *data)
  4731. {
  4732. struct il_priv *il = container_of(data, struct il_priv, rx_replenish);
  4733. if (test_bit(S_EXIT_PENDING, &il->status))
  4734. return;
  4735. mutex_lock(&il->mutex);
  4736. il4965_rx_replenish(il);
  4737. mutex_unlock(&il->mutex);
  4738. }
  4739. /*****************************************************************************
  4740. *
  4741. * mac80211 entry point functions
  4742. *
  4743. *****************************************************************************/
  4744. #define UCODE_READY_TIMEOUT (4 * HZ)
  4745. /*
  4746. * Not a mac80211 entry point function, but it fits in with all the
  4747. * other mac80211 functions grouped here.
  4748. */
  4749. static int
  4750. il4965_mac_setup_register(struct il_priv *il, u32 max_probe_length)
  4751. {
  4752. int ret;
  4753. struct ieee80211_hw *hw = il->hw;
  4754. hw->rate_control_algorithm = "iwl-4965-rs";
  4755. /* Tell mac80211 our characteristics */
  4756. hw->flags =
  4757. IEEE80211_HW_SIGNAL_DBM | IEEE80211_HW_AMPDU_AGGREGATION |
  4758. IEEE80211_HW_NEED_DTIM_PERIOD | IEEE80211_HW_SPECTRUM_MGMT |
  4759. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  4760. if (il->cfg->sku & IL_SKU_N)
  4761. hw->flags |=
  4762. IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  4763. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  4764. hw->sta_data_size = sizeof(struct il_station_priv);
  4765. hw->vif_data_size = sizeof(struct il_vif_priv);
  4766. hw->wiphy->interface_modes =
  4767. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_ADHOC);
  4768. hw->wiphy->flags |=
  4769. WIPHY_FLAG_CUSTOM_REGULATORY | WIPHY_FLAG_DISABLE_BEACON_HINTS;
  4770. /*
  4771. * For now, disable PS by default because it affects
  4772. * RX performance significantly.
  4773. */
  4774. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  4775. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  4776. /* we create the 802.11 header and a zero-length SSID element */
  4777. hw->wiphy->max_scan_ie_len = max_probe_length - 24 - 2;
  4778. /* Default value; 4 EDCA QOS priorities */
  4779. hw->queues = 4;
  4780. hw->max_listen_interval = IL_CONN_MAX_LISTEN_INTERVAL;
  4781. if (il->bands[IEEE80211_BAND_2GHZ].n_channels)
  4782. il->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  4783. &il->bands[IEEE80211_BAND_2GHZ];
  4784. if (il->bands[IEEE80211_BAND_5GHZ].n_channels)
  4785. il->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  4786. &il->bands[IEEE80211_BAND_5GHZ];
  4787. il_leds_init(il);
  4788. ret = ieee80211_register_hw(il->hw);
  4789. if (ret) {
  4790. IL_ERR("Failed to register hw (error %d)\n", ret);
  4791. return ret;
  4792. }
  4793. il->mac80211_registered = 1;
  4794. return 0;
  4795. }
  4796. int
  4797. il4965_mac_start(struct ieee80211_hw *hw)
  4798. {
  4799. struct il_priv *il = hw->priv;
  4800. int ret;
  4801. D_MAC80211("enter\n");
  4802. /* we should be verifying the device is ready to be opened */
  4803. mutex_lock(&il->mutex);
  4804. ret = __il4965_up(il);
  4805. mutex_unlock(&il->mutex);
  4806. if (ret)
  4807. return ret;
  4808. if (il_is_rfkill(il))
  4809. goto out;
  4810. D_INFO("Start UP work done.\n");
  4811. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  4812. * mac80211 will not be run successfully. */
  4813. ret = wait_event_timeout(il->wait_command_queue,
  4814. test_bit(S_READY, &il->status),
  4815. UCODE_READY_TIMEOUT);
  4816. if (!ret) {
  4817. if (!test_bit(S_READY, &il->status)) {
  4818. IL_ERR("START_ALIVE timeout after %dms.\n",
  4819. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  4820. return -ETIMEDOUT;
  4821. }
  4822. }
  4823. il4965_led_enable(il);
  4824. out:
  4825. il->is_open = 1;
  4826. D_MAC80211("leave\n");
  4827. return 0;
  4828. }
  4829. void
  4830. il4965_mac_stop(struct ieee80211_hw *hw)
  4831. {
  4832. struct il_priv *il = hw->priv;
  4833. D_MAC80211("enter\n");
  4834. if (!il->is_open)
  4835. return;
  4836. il->is_open = 0;
  4837. il4965_down(il);
  4838. flush_workqueue(il->workqueue);
  4839. /* User space software may expect getting rfkill changes
  4840. * even if interface is down */
  4841. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4842. il_enable_rfkill_int(il);
  4843. D_MAC80211("leave\n");
  4844. }
  4845. void
  4846. il4965_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  4847. {
  4848. struct il_priv *il = hw->priv;
  4849. D_MACDUMP("enter\n");
  4850. D_TX("dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  4851. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  4852. if (il4965_tx_skb(il, skb))
  4853. dev_kfree_skb_any(skb);
  4854. D_MACDUMP("leave\n");
  4855. }
  4856. void
  4857. il4965_mac_update_tkip_key(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4858. struct ieee80211_key_conf *keyconf,
  4859. struct ieee80211_sta *sta, u32 iv32, u16 * phase1key)
  4860. {
  4861. struct il_priv *il = hw->priv;
  4862. D_MAC80211("enter\n");
  4863. il4965_update_tkip_key(il, keyconf, sta, iv32, phase1key);
  4864. D_MAC80211("leave\n");
  4865. }
  4866. int
  4867. il4965_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  4868. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  4869. struct ieee80211_key_conf *key)
  4870. {
  4871. struct il_priv *il = hw->priv;
  4872. int ret;
  4873. u8 sta_id;
  4874. bool is_default_wep_key = false;
  4875. D_MAC80211("enter\n");
  4876. if (il->cfg->mod_params->sw_crypto) {
  4877. D_MAC80211("leave - hwcrypto disabled\n");
  4878. return -EOPNOTSUPP;
  4879. }
  4880. sta_id = il_sta_id_or_broadcast(il, sta);
  4881. if (sta_id == IL_INVALID_STATION)
  4882. return -EINVAL;
  4883. mutex_lock(&il->mutex);
  4884. il_scan_cancel_timeout(il, 100);
  4885. /*
  4886. * If we are getting WEP group key and we didn't receive any key mapping
  4887. * so far, we are in legacy wep mode (group key only), otherwise we are
  4888. * in 1X mode.
  4889. * In legacy wep mode, we use another host command to the uCode.
  4890. */
  4891. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  4892. key->cipher == WLAN_CIPHER_SUITE_WEP104) && !sta) {
  4893. if (cmd == SET_KEY)
  4894. is_default_wep_key = !il->_4965.key_mapping_keys;
  4895. else
  4896. is_default_wep_key =
  4897. (key->hw_key_idx == HW_KEY_DEFAULT);
  4898. }
  4899. switch (cmd) {
  4900. case SET_KEY:
  4901. if (is_default_wep_key)
  4902. ret = il4965_set_default_wep_key(il, key);
  4903. else
  4904. ret = il4965_set_dynamic_key(il, key, sta_id);
  4905. D_MAC80211("enable hwcrypto key\n");
  4906. break;
  4907. case DISABLE_KEY:
  4908. if (is_default_wep_key)
  4909. ret = il4965_remove_default_wep_key(il, key);
  4910. else
  4911. ret = il4965_remove_dynamic_key(il, key, sta_id);
  4912. D_MAC80211("disable hwcrypto key\n");
  4913. break;
  4914. default:
  4915. ret = -EINVAL;
  4916. }
  4917. mutex_unlock(&il->mutex);
  4918. D_MAC80211("leave\n");
  4919. return ret;
  4920. }
  4921. int
  4922. il4965_mac_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4923. enum ieee80211_ampdu_mlme_action action,
  4924. struct ieee80211_sta *sta, u16 tid, u16 * ssn,
  4925. u8 buf_size)
  4926. {
  4927. struct il_priv *il = hw->priv;
  4928. int ret = -EINVAL;
  4929. D_HT("A-MPDU action on addr %pM tid %d\n", sta->addr, tid);
  4930. if (!(il->cfg->sku & IL_SKU_N))
  4931. return -EACCES;
  4932. mutex_lock(&il->mutex);
  4933. switch (action) {
  4934. case IEEE80211_AMPDU_RX_START:
  4935. D_HT("start Rx\n");
  4936. ret = il4965_sta_rx_agg_start(il, sta, tid, *ssn);
  4937. break;
  4938. case IEEE80211_AMPDU_RX_STOP:
  4939. D_HT("stop Rx\n");
  4940. ret = il4965_sta_rx_agg_stop(il, sta, tid);
  4941. if (test_bit(S_EXIT_PENDING, &il->status))
  4942. ret = 0;
  4943. break;
  4944. case IEEE80211_AMPDU_TX_START:
  4945. D_HT("start Tx\n");
  4946. ret = il4965_tx_agg_start(il, vif, sta, tid, ssn);
  4947. break;
  4948. case IEEE80211_AMPDU_TX_STOP:
  4949. D_HT("stop Tx\n");
  4950. ret = il4965_tx_agg_stop(il, vif, sta, tid);
  4951. if (test_bit(S_EXIT_PENDING, &il->status))
  4952. ret = 0;
  4953. break;
  4954. case IEEE80211_AMPDU_TX_OPERATIONAL:
  4955. ret = 0;
  4956. break;
  4957. }
  4958. mutex_unlock(&il->mutex);
  4959. return ret;
  4960. }
  4961. int
  4962. il4965_mac_sta_add(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4963. struct ieee80211_sta *sta)
  4964. {
  4965. struct il_priv *il = hw->priv;
  4966. struct il_station_priv *sta_priv = (void *)sta->drv_priv;
  4967. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  4968. int ret;
  4969. u8 sta_id;
  4970. D_INFO("received request to add station %pM\n", sta->addr);
  4971. mutex_lock(&il->mutex);
  4972. D_INFO("proceeding to add station %pM\n", sta->addr);
  4973. sta_priv->common.sta_id = IL_INVALID_STATION;
  4974. atomic_set(&sta_priv->pending_frames, 0);
  4975. ret =
  4976. il_add_station_common(il, sta->addr, is_ap, sta, &sta_id);
  4977. if (ret) {
  4978. IL_ERR("Unable to add station %pM (%d)\n", sta->addr, ret);
  4979. /* Should we return success if return code is EEXIST ? */
  4980. mutex_unlock(&il->mutex);
  4981. return ret;
  4982. }
  4983. sta_priv->common.sta_id = sta_id;
  4984. /* Initialize rate scaling */
  4985. D_INFO("Initializing rate scaling for station %pM\n", sta->addr);
  4986. il4965_rs_rate_init(il, sta, sta_id);
  4987. mutex_unlock(&il->mutex);
  4988. return 0;
  4989. }
  4990. void
  4991. il4965_mac_channel_switch(struct ieee80211_hw *hw,
  4992. struct ieee80211_channel_switch *ch_switch)
  4993. {
  4994. struct il_priv *il = hw->priv;
  4995. const struct il_channel_info *ch_info;
  4996. struct ieee80211_conf *conf = &hw->conf;
  4997. struct ieee80211_channel *channel = ch_switch->channel;
  4998. struct il_ht_config *ht_conf = &il->current_ht_config;
  4999. u16 ch;
  5000. D_MAC80211("enter\n");
  5001. mutex_lock(&il->mutex);
  5002. if (il_is_rfkill(il))
  5003. goto out;
  5004. if (test_bit(S_EXIT_PENDING, &il->status) ||
  5005. test_bit(S_SCANNING, &il->status) ||
  5006. test_bit(S_CHANNEL_SWITCH_PENDING, &il->status))
  5007. goto out;
  5008. if (!il_is_associated(il))
  5009. goto out;
  5010. if (!il->ops->set_channel_switch)
  5011. goto out;
  5012. ch = channel->hw_value;
  5013. if (le16_to_cpu(il->active.channel) == ch)
  5014. goto out;
  5015. ch_info = il_get_channel_info(il, channel->band, ch);
  5016. if (!il_is_channel_valid(ch_info)) {
  5017. D_MAC80211("invalid channel\n");
  5018. goto out;
  5019. }
  5020. spin_lock_irq(&il->lock);
  5021. il->current_ht_config.smps = conf->smps_mode;
  5022. /* Configure HT40 channels */
  5023. il->ht.enabled = conf_is_ht(conf);
  5024. if (il->ht.enabled) {
  5025. if (conf_is_ht40_minus(conf)) {
  5026. il->ht.extension_chan_offset =
  5027. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  5028. il->ht.is_40mhz = true;
  5029. } else if (conf_is_ht40_plus(conf)) {
  5030. il->ht.extension_chan_offset =
  5031. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  5032. il->ht.is_40mhz = true;
  5033. } else {
  5034. il->ht.extension_chan_offset =
  5035. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  5036. il->ht.is_40mhz = false;
  5037. }
  5038. } else
  5039. il->ht.is_40mhz = false;
  5040. if ((le16_to_cpu(il->staging.channel) != ch))
  5041. il->staging.flags = 0;
  5042. il_set_rxon_channel(il, channel);
  5043. il_set_rxon_ht(il, ht_conf);
  5044. il_set_flags_for_band(il, channel->band, il->vif);
  5045. spin_unlock_irq(&il->lock);
  5046. il_set_rate(il);
  5047. /*
  5048. * at this point, staging_rxon has the
  5049. * configuration for channel switch
  5050. */
  5051. set_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
  5052. il->switch_channel = cpu_to_le16(ch);
  5053. if (il->ops->set_channel_switch(il, ch_switch)) {
  5054. clear_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
  5055. il->switch_channel = 0;
  5056. ieee80211_chswitch_done(il->vif, false);
  5057. }
  5058. out:
  5059. mutex_unlock(&il->mutex);
  5060. D_MAC80211("leave\n");
  5061. }
  5062. void
  5063. il4965_configure_filter(struct ieee80211_hw *hw, unsigned int changed_flags,
  5064. unsigned int *total_flags, u64 multicast)
  5065. {
  5066. struct il_priv *il = hw->priv;
  5067. __le32 filter_or = 0, filter_nand = 0;
  5068. #define CHK(test, flag) do { \
  5069. if (*total_flags & (test)) \
  5070. filter_or |= (flag); \
  5071. else \
  5072. filter_nand |= (flag); \
  5073. } while (0)
  5074. D_MAC80211("Enter: changed: 0x%x, total: 0x%x\n", changed_flags,
  5075. *total_flags);
  5076. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  5077. /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
  5078. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
  5079. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  5080. #undef CHK
  5081. mutex_lock(&il->mutex);
  5082. il->staging.filter_flags &= ~filter_nand;
  5083. il->staging.filter_flags |= filter_or;
  5084. /*
  5085. * Not committing directly because hardware can perform a scan,
  5086. * but we'll eventually commit the filter flags change anyway.
  5087. */
  5088. mutex_unlock(&il->mutex);
  5089. /*
  5090. * Receiving all multicast frames is always enabled by the
  5091. * default flags setup in il_connection_init_rx_config()
  5092. * since we currently do not support programming multicast
  5093. * filters into the device.
  5094. */
  5095. *total_flags &=
  5096. FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  5097. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  5098. }
  5099. /*****************************************************************************
  5100. *
  5101. * driver setup and teardown
  5102. *
  5103. *****************************************************************************/
  5104. static void
  5105. il4965_bg_txpower_work(struct work_struct *work)
  5106. {
  5107. struct il_priv *il = container_of(work, struct il_priv,
  5108. txpower_work);
  5109. mutex_lock(&il->mutex);
  5110. /* If a scan happened to start before we got here
  5111. * then just return; the stats notification will
  5112. * kick off another scheduled work to compensate for
  5113. * any temperature delta we missed here. */
  5114. if (test_bit(S_EXIT_PENDING, &il->status) ||
  5115. test_bit(S_SCANNING, &il->status))
  5116. goto out;
  5117. /* Regardless of if we are associated, we must reconfigure the
  5118. * TX power since frames can be sent on non-radar channels while
  5119. * not associated */
  5120. il->ops->send_tx_power(il);
  5121. /* Update last_temperature to keep is_calib_needed from running
  5122. * when it isn't needed... */
  5123. il->last_temperature = il->temperature;
  5124. out:
  5125. mutex_unlock(&il->mutex);
  5126. }
  5127. static void
  5128. il4965_setup_deferred_work(struct il_priv *il)
  5129. {
  5130. il->workqueue = create_singlethread_workqueue(DRV_NAME);
  5131. init_waitqueue_head(&il->wait_command_queue);
  5132. INIT_WORK(&il->restart, il4965_bg_restart);
  5133. INIT_WORK(&il->rx_replenish, il4965_bg_rx_replenish);
  5134. INIT_WORK(&il->run_time_calib_work, il4965_bg_run_time_calib_work);
  5135. INIT_DELAYED_WORK(&il->init_alive_start, il4965_bg_init_alive_start);
  5136. INIT_DELAYED_WORK(&il->alive_start, il4965_bg_alive_start);
  5137. il_setup_scan_deferred_work(il);
  5138. INIT_WORK(&il->txpower_work, il4965_bg_txpower_work);
  5139. init_timer(&il->stats_periodic);
  5140. il->stats_periodic.data = (unsigned long)il;
  5141. il->stats_periodic.function = il4965_bg_stats_periodic;
  5142. init_timer(&il->watchdog);
  5143. il->watchdog.data = (unsigned long)il;
  5144. il->watchdog.function = il_bg_watchdog;
  5145. tasklet_init(&il->irq_tasklet,
  5146. (void (*)(unsigned long))il4965_irq_tasklet,
  5147. (unsigned long)il);
  5148. }
  5149. static void
  5150. il4965_cancel_deferred_work(struct il_priv *il)
  5151. {
  5152. cancel_work_sync(&il->txpower_work);
  5153. cancel_delayed_work_sync(&il->init_alive_start);
  5154. cancel_delayed_work(&il->alive_start);
  5155. cancel_work_sync(&il->run_time_calib_work);
  5156. il_cancel_scan_deferred_work(il);
  5157. del_timer_sync(&il->stats_periodic);
  5158. }
  5159. static void
  5160. il4965_init_hw_rates(struct il_priv *il, struct ieee80211_rate *rates)
  5161. {
  5162. int i;
  5163. for (i = 0; i < RATE_COUNT_LEGACY; i++) {
  5164. rates[i].bitrate = il_rates[i].ieee * 5;
  5165. rates[i].hw_value = i; /* Rate scaling will work on idxes */
  5166. rates[i].hw_value_short = i;
  5167. rates[i].flags = 0;
  5168. if ((i >= IL_FIRST_CCK_RATE) && (i <= IL_LAST_CCK_RATE)) {
  5169. /*
  5170. * If CCK != 1M then set short preamble rate flag.
  5171. */
  5172. rates[i].flags |=
  5173. (il_rates[i].plcp ==
  5174. RATE_1M_PLCP) ? 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  5175. }
  5176. }
  5177. }
  5178. /*
  5179. * Acquire il->lock before calling this function !
  5180. */
  5181. void
  5182. il4965_set_wr_ptrs(struct il_priv *il, int txq_id, u32 idx)
  5183. {
  5184. il_wr(il, HBUS_TARG_WRPTR, (idx & 0xff) | (txq_id << 8));
  5185. il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(txq_id), idx);
  5186. }
  5187. void
  5188. il4965_tx_queue_set_status(struct il_priv *il, struct il_tx_queue *txq,
  5189. int tx_fifo_id, int scd_retry)
  5190. {
  5191. int txq_id = txq->q.id;
  5192. /* Find out whether to activate Tx queue */
  5193. int active = test_bit(txq_id, &il->txq_ctx_active_msk) ? 1 : 0;
  5194. /* Set up and activate */
  5195. il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
  5196. (active << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  5197. (tx_fifo_id << IL49_SCD_QUEUE_STTS_REG_POS_TXF) |
  5198. (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_WSL) |
  5199. (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
  5200. IL49_SCD_QUEUE_STTS_REG_MSK);
  5201. txq->sched_retry = scd_retry;
  5202. D_INFO("%s %s Queue %d on AC %d\n", active ? "Activate" : "Deactivate",
  5203. scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
  5204. }
  5205. const struct ieee80211_ops il4965_mac_ops = {
  5206. .tx = il4965_mac_tx,
  5207. .start = il4965_mac_start,
  5208. .stop = il4965_mac_stop,
  5209. .add_interface = il_mac_add_interface,
  5210. .remove_interface = il_mac_remove_interface,
  5211. .change_interface = il_mac_change_interface,
  5212. .config = il_mac_config,
  5213. .configure_filter = il4965_configure_filter,
  5214. .set_key = il4965_mac_set_key,
  5215. .update_tkip_key = il4965_mac_update_tkip_key,
  5216. .conf_tx = il_mac_conf_tx,
  5217. .reset_tsf = il_mac_reset_tsf,
  5218. .bss_info_changed = il_mac_bss_info_changed,
  5219. .ampdu_action = il4965_mac_ampdu_action,
  5220. .hw_scan = il_mac_hw_scan,
  5221. .sta_add = il4965_mac_sta_add,
  5222. .sta_remove = il_mac_sta_remove,
  5223. .channel_switch = il4965_mac_channel_switch,
  5224. .tx_last_beacon = il_mac_tx_last_beacon,
  5225. };
  5226. static int
  5227. il4965_init_drv(struct il_priv *il)
  5228. {
  5229. int ret;
  5230. spin_lock_init(&il->sta_lock);
  5231. spin_lock_init(&il->hcmd_lock);
  5232. INIT_LIST_HEAD(&il->free_frames);
  5233. mutex_init(&il->mutex);
  5234. il->ieee_channels = NULL;
  5235. il->ieee_rates = NULL;
  5236. il->band = IEEE80211_BAND_2GHZ;
  5237. il->iw_mode = NL80211_IFTYPE_STATION;
  5238. il->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  5239. il->missed_beacon_threshold = IL_MISSED_BEACON_THRESHOLD_DEF;
  5240. /* initialize force reset */
  5241. il->force_reset.reset_duration = IL_DELAY_NEXT_FORCE_FW_RELOAD;
  5242. /* Choose which receivers/antennas to use */
  5243. if (il->ops->set_rxon_chain)
  5244. il->ops->set_rxon_chain(il);
  5245. il_init_scan_params(il);
  5246. ret = il_init_channel_map(il);
  5247. if (ret) {
  5248. IL_ERR("initializing regulatory failed: %d\n", ret);
  5249. goto err;
  5250. }
  5251. ret = il_init_geos(il);
  5252. if (ret) {
  5253. IL_ERR("initializing geos failed: %d\n", ret);
  5254. goto err_free_channel_map;
  5255. }
  5256. il4965_init_hw_rates(il, il->ieee_rates);
  5257. return 0;
  5258. err_free_channel_map:
  5259. il_free_channel_map(il);
  5260. err:
  5261. return ret;
  5262. }
  5263. static void
  5264. il4965_uninit_drv(struct il_priv *il)
  5265. {
  5266. il_free_geos(il);
  5267. il_free_channel_map(il);
  5268. kfree(il->scan_cmd);
  5269. }
  5270. static void
  5271. il4965_hw_detect(struct il_priv *il)
  5272. {
  5273. il->hw_rev = _il_rd(il, CSR_HW_REV);
  5274. il->hw_wa_rev = _il_rd(il, CSR_HW_REV_WA_REG);
  5275. il->rev_id = il->pci_dev->revision;
  5276. D_INFO("HW Revision ID = 0x%X\n", il->rev_id);
  5277. }
  5278. static struct il_sensitivity_ranges il4965_sensitivity = {
  5279. .min_nrg_cck = 97,
  5280. .max_nrg_cck = 0, /* not used, set to 0 */
  5281. .auto_corr_min_ofdm = 85,
  5282. .auto_corr_min_ofdm_mrc = 170,
  5283. .auto_corr_min_ofdm_x1 = 105,
  5284. .auto_corr_min_ofdm_mrc_x1 = 220,
  5285. .auto_corr_max_ofdm = 120,
  5286. .auto_corr_max_ofdm_mrc = 210,
  5287. .auto_corr_max_ofdm_x1 = 140,
  5288. .auto_corr_max_ofdm_mrc_x1 = 270,
  5289. .auto_corr_min_cck = 125,
  5290. .auto_corr_max_cck = 200,
  5291. .auto_corr_min_cck_mrc = 200,
  5292. .auto_corr_max_cck_mrc = 400,
  5293. .nrg_th_cck = 100,
  5294. .nrg_th_ofdm = 100,
  5295. .barker_corr_th_min = 190,
  5296. .barker_corr_th_min_mrc = 390,
  5297. .nrg_th_cca = 62,
  5298. };
  5299. static void
  5300. il4965_set_hw_params(struct il_priv *il)
  5301. {
  5302. il->hw_params.bcast_id = IL4965_BROADCAST_ID;
  5303. il->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  5304. il->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  5305. if (il->cfg->mod_params->amsdu_size_8K)
  5306. il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_8K);
  5307. else
  5308. il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_4K);
  5309. il->hw_params.max_beacon_itrvl = IL_MAX_UCODE_BEACON_INTERVAL;
  5310. if (il->cfg->mod_params->disable_11n)
  5311. il->cfg->sku &= ~IL_SKU_N;
  5312. if (il->cfg->mod_params->num_of_queues >= IL_MIN_NUM_QUEUES &&
  5313. il->cfg->mod_params->num_of_queues <= IL49_NUM_QUEUES)
  5314. il->cfg->num_of_queues =
  5315. il->cfg->mod_params->num_of_queues;
  5316. il->hw_params.max_txq_num = il->cfg->num_of_queues;
  5317. il->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
  5318. il->hw_params.scd_bc_tbls_size =
  5319. il->cfg->num_of_queues *
  5320. sizeof(struct il4965_scd_bc_tbl);
  5321. il->hw_params.tfd_size = sizeof(struct il_tfd);
  5322. il->hw_params.max_stations = IL4965_STATION_COUNT;
  5323. il->hw_params.max_data_size = IL49_RTC_DATA_SIZE;
  5324. il->hw_params.max_inst_size = IL49_RTC_INST_SIZE;
  5325. il->hw_params.max_bsm_size = BSM_SRAM_SIZE;
  5326. il->hw_params.ht40_channel = BIT(IEEE80211_BAND_5GHZ);
  5327. il->hw_params.rx_wrt_ptr_reg = FH49_RSCSR_CHNL0_WPTR;
  5328. il->hw_params.tx_chains_num = il4965_num_of_ant(il->cfg->valid_tx_ant);
  5329. il->hw_params.rx_chains_num = il4965_num_of_ant(il->cfg->valid_rx_ant);
  5330. il->hw_params.valid_tx_ant = il->cfg->valid_tx_ant;
  5331. il->hw_params.valid_rx_ant = il->cfg->valid_rx_ant;
  5332. il->hw_params.ct_kill_threshold =
  5333. CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY);
  5334. il->hw_params.sens = &il4965_sensitivity;
  5335. il->hw_params.beacon_time_tsf_bits = IL4965_EXT_BEACON_TIME_POS;
  5336. }
  5337. static int
  5338. il4965_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  5339. {
  5340. int err = 0;
  5341. struct il_priv *il;
  5342. struct ieee80211_hw *hw;
  5343. struct il_cfg *cfg = (struct il_cfg *)(ent->driver_data);
  5344. unsigned long flags;
  5345. u16 pci_cmd;
  5346. /************************
  5347. * 1. Allocating HW data
  5348. ************************/
  5349. hw = ieee80211_alloc_hw(sizeof(struct il_priv), &il4965_mac_ops);
  5350. if (!hw) {
  5351. err = -ENOMEM;
  5352. goto out;
  5353. }
  5354. il = hw->priv;
  5355. il->hw = hw;
  5356. SET_IEEE80211_DEV(hw, &pdev->dev);
  5357. D_INFO("*** LOAD DRIVER ***\n");
  5358. il->cfg = cfg;
  5359. il->ops = &il4965_ops;
  5360. #ifdef CONFIG_IWLEGACY_DEBUGFS
  5361. il->debugfs_ops = &il4965_debugfs_ops;
  5362. #endif
  5363. il->pci_dev = pdev;
  5364. il->inta_mask = CSR_INI_SET_MASK;
  5365. /**************************
  5366. * 2. Initializing PCI bus
  5367. **************************/
  5368. pci_disable_link_state(pdev,
  5369. PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  5370. PCIE_LINK_STATE_CLKPM);
  5371. if (pci_enable_device(pdev)) {
  5372. err = -ENODEV;
  5373. goto out_ieee80211_free_hw;
  5374. }
  5375. pci_set_master(pdev);
  5376. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  5377. if (!err)
  5378. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  5379. if (err) {
  5380. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  5381. if (!err)
  5382. err =
  5383. pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  5384. /* both attempts failed: */
  5385. if (err) {
  5386. IL_WARN("No suitable DMA available.\n");
  5387. goto out_pci_disable_device;
  5388. }
  5389. }
  5390. err = pci_request_regions(pdev, DRV_NAME);
  5391. if (err)
  5392. goto out_pci_disable_device;
  5393. pci_set_drvdata(pdev, il);
  5394. /***********************
  5395. * 3. Read REV register
  5396. ***********************/
  5397. il->hw_base = pci_ioremap_bar(pdev, 0);
  5398. if (!il->hw_base) {
  5399. err = -ENODEV;
  5400. goto out_pci_release_regions;
  5401. }
  5402. D_INFO("pci_resource_len = 0x%08llx\n",
  5403. (unsigned long long)pci_resource_len(pdev, 0));
  5404. D_INFO("pci_resource_base = %p\n", il->hw_base);
  5405. /* these spin locks will be used in apm_ops.init and EEPROM access
  5406. * we should init now
  5407. */
  5408. spin_lock_init(&il->reg_lock);
  5409. spin_lock_init(&il->lock);
  5410. /*
  5411. * stop and reset the on-board processor just in case it is in a
  5412. * strange state ... like being left stranded by a primary kernel
  5413. * and this is now the kdump kernel trying to start up
  5414. */
  5415. _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  5416. il4965_hw_detect(il);
  5417. IL_INFO("Detected %s, REV=0x%X\n", il->cfg->name, il->hw_rev);
  5418. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  5419. * PCI Tx retries from interfering with C3 CPU state */
  5420. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  5421. il4965_prepare_card_hw(il);
  5422. if (!il->hw_ready) {
  5423. IL_WARN("Failed, HW not ready\n");
  5424. goto out_iounmap;
  5425. }
  5426. /*****************
  5427. * 4. Read EEPROM
  5428. *****************/
  5429. /* Read the EEPROM */
  5430. err = il_eeprom_init(il);
  5431. if (err) {
  5432. IL_ERR("Unable to init EEPROM\n");
  5433. goto out_iounmap;
  5434. }
  5435. err = il4965_eeprom_check_version(il);
  5436. if (err)
  5437. goto out_free_eeprom;
  5438. if (err)
  5439. goto out_free_eeprom;
  5440. /* extract MAC Address */
  5441. il4965_eeprom_get_mac(il, il->addresses[0].addr);
  5442. D_INFO("MAC address: %pM\n", il->addresses[0].addr);
  5443. il->hw->wiphy->addresses = il->addresses;
  5444. il->hw->wiphy->n_addresses = 1;
  5445. /************************
  5446. * 5. Setup HW constants
  5447. ************************/
  5448. il4965_set_hw_params(il);
  5449. /*******************
  5450. * 6. Setup il
  5451. *******************/
  5452. err = il4965_init_drv(il);
  5453. if (err)
  5454. goto out_free_eeprom;
  5455. /* At this point both hw and il are initialized. */
  5456. /********************
  5457. * 7. Setup services
  5458. ********************/
  5459. spin_lock_irqsave(&il->lock, flags);
  5460. il_disable_interrupts(il);
  5461. spin_unlock_irqrestore(&il->lock, flags);
  5462. pci_enable_msi(il->pci_dev);
  5463. err = request_irq(il->pci_dev->irq, il_isr, IRQF_SHARED, DRV_NAME, il);
  5464. if (err) {
  5465. IL_ERR("Error allocating IRQ %d\n", il->pci_dev->irq);
  5466. goto out_disable_msi;
  5467. }
  5468. il4965_setup_deferred_work(il);
  5469. il4965_setup_handlers(il);
  5470. /*********************************************
  5471. * 8. Enable interrupts and read RFKILL state
  5472. *********************************************/
  5473. /* enable rfkill interrupt: hw bug w/a */
  5474. pci_read_config_word(il->pci_dev, PCI_COMMAND, &pci_cmd);
  5475. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  5476. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  5477. pci_write_config_word(il->pci_dev, PCI_COMMAND, pci_cmd);
  5478. }
  5479. il_enable_rfkill_int(il);
  5480. /* If platform's RF_KILL switch is NOT set to KILL */
  5481. if (_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  5482. clear_bit(S_RFKILL, &il->status);
  5483. else
  5484. set_bit(S_RFKILL, &il->status);
  5485. wiphy_rfkill_set_hw_state(il->hw->wiphy,
  5486. test_bit(S_RFKILL, &il->status));
  5487. il_power_initialize(il);
  5488. init_completion(&il->_4965.firmware_loading_complete);
  5489. err = il4965_request_firmware(il, true);
  5490. if (err)
  5491. goto out_destroy_workqueue;
  5492. return 0;
  5493. out_destroy_workqueue:
  5494. destroy_workqueue(il->workqueue);
  5495. il->workqueue = NULL;
  5496. free_irq(il->pci_dev->irq, il);
  5497. out_disable_msi:
  5498. pci_disable_msi(il->pci_dev);
  5499. il4965_uninit_drv(il);
  5500. out_free_eeprom:
  5501. il_eeprom_free(il);
  5502. out_iounmap:
  5503. iounmap(il->hw_base);
  5504. out_pci_release_regions:
  5505. pci_set_drvdata(pdev, NULL);
  5506. pci_release_regions(pdev);
  5507. out_pci_disable_device:
  5508. pci_disable_device(pdev);
  5509. out_ieee80211_free_hw:
  5510. ieee80211_free_hw(il->hw);
  5511. out:
  5512. return err;
  5513. }
  5514. static void __devexit
  5515. il4965_pci_remove(struct pci_dev *pdev)
  5516. {
  5517. struct il_priv *il = pci_get_drvdata(pdev);
  5518. unsigned long flags;
  5519. if (!il)
  5520. return;
  5521. wait_for_completion(&il->_4965.firmware_loading_complete);
  5522. D_INFO("*** UNLOAD DRIVER ***\n");
  5523. il_dbgfs_unregister(il);
  5524. sysfs_remove_group(&pdev->dev.kobj, &il_attribute_group);
  5525. /* ieee80211_unregister_hw call wil cause il_mac_stop to
  5526. * to be called and il4965_down since we are removing the device
  5527. * we need to set S_EXIT_PENDING bit.
  5528. */
  5529. set_bit(S_EXIT_PENDING, &il->status);
  5530. il_leds_exit(il);
  5531. if (il->mac80211_registered) {
  5532. ieee80211_unregister_hw(il->hw);
  5533. il->mac80211_registered = 0;
  5534. } else {
  5535. il4965_down(il);
  5536. }
  5537. /*
  5538. * Make sure device is reset to low power before unloading driver.
  5539. * This may be redundant with il4965_down(), but there are paths to
  5540. * run il4965_down() without calling apm_ops.stop(), and there are
  5541. * paths to avoid running il4965_down() at all before leaving driver.
  5542. * This (inexpensive) call *makes sure* device is reset.
  5543. */
  5544. il_apm_stop(il);
  5545. /* make sure we flush any pending irq or
  5546. * tasklet for the driver
  5547. */
  5548. spin_lock_irqsave(&il->lock, flags);
  5549. il_disable_interrupts(il);
  5550. spin_unlock_irqrestore(&il->lock, flags);
  5551. il4965_synchronize_irq(il);
  5552. il4965_dealloc_ucode_pci(il);
  5553. if (il->rxq.bd)
  5554. il4965_rx_queue_free(il, &il->rxq);
  5555. il4965_hw_txq_ctx_free(il);
  5556. il_eeprom_free(il);
  5557. /*netif_stop_queue(dev); */
  5558. flush_workqueue(il->workqueue);
  5559. /* ieee80211_unregister_hw calls il_mac_stop, which flushes
  5560. * il->workqueue... so we can't take down the workqueue
  5561. * until now... */
  5562. destroy_workqueue(il->workqueue);
  5563. il->workqueue = NULL;
  5564. free_irq(il->pci_dev->irq, il);
  5565. pci_disable_msi(il->pci_dev);
  5566. iounmap(il->hw_base);
  5567. pci_release_regions(pdev);
  5568. pci_disable_device(pdev);
  5569. pci_set_drvdata(pdev, NULL);
  5570. il4965_uninit_drv(il);
  5571. dev_kfree_skb(il->beacon_skb);
  5572. ieee80211_free_hw(il->hw);
  5573. }
  5574. /*
  5575. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  5576. * must be called under il->lock and mac access
  5577. */
  5578. void
  5579. il4965_txq_set_sched(struct il_priv *il, u32 mask)
  5580. {
  5581. il_wr_prph(il, IL49_SCD_TXFACT, mask);
  5582. }
  5583. /*****************************************************************************
  5584. *
  5585. * driver and module entry point
  5586. *
  5587. *****************************************************************************/
  5588. /* Hardware specific file defines the PCI IDs table for that hardware module */
  5589. static DEFINE_PCI_DEVICE_TABLE(il4965_hw_card_ids) = {
  5590. {IL_PCI_DEVICE(0x4229, PCI_ANY_ID, il4965_cfg)},
  5591. {IL_PCI_DEVICE(0x4230, PCI_ANY_ID, il4965_cfg)},
  5592. {0}
  5593. };
  5594. MODULE_DEVICE_TABLE(pci, il4965_hw_card_ids);
  5595. static struct pci_driver il4965_driver = {
  5596. .name = DRV_NAME,
  5597. .id_table = il4965_hw_card_ids,
  5598. .probe = il4965_pci_probe,
  5599. .remove = __devexit_p(il4965_pci_remove),
  5600. .driver.pm = IL_LEGACY_PM_OPS,
  5601. };
  5602. static int __init
  5603. il4965_init(void)
  5604. {
  5605. int ret;
  5606. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  5607. pr_info(DRV_COPYRIGHT "\n");
  5608. ret = il4965_rate_control_register();
  5609. if (ret) {
  5610. pr_err("Unable to register rate control algorithm: %d\n", ret);
  5611. return ret;
  5612. }
  5613. ret = pci_register_driver(&il4965_driver);
  5614. if (ret) {
  5615. pr_err("Unable to initialize PCI module\n");
  5616. goto error_register;
  5617. }
  5618. return ret;
  5619. error_register:
  5620. il4965_rate_control_unregister();
  5621. return ret;
  5622. }
  5623. static void __exit
  5624. il4965_exit(void)
  5625. {
  5626. pci_unregister_driver(&il4965_driver);
  5627. il4965_rate_control_unregister();
  5628. }
  5629. module_exit(il4965_exit);
  5630. module_init(il4965_init);
  5631. #ifdef CONFIG_IWLEGACY_DEBUG
  5632. module_param_named(debug, il_debug_level, uint, S_IRUGO | S_IWUSR);
  5633. MODULE_PARM_DESC(debug, "debug output mask");
  5634. #endif
  5635. module_param_named(swcrypto, il4965_mod_params.sw_crypto, int, S_IRUGO);
  5636. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  5637. module_param_named(queues_num, il4965_mod_params.num_of_queues, int, S_IRUGO);
  5638. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  5639. module_param_named(11n_disable, il4965_mod_params.disable_11n, int, S_IRUGO);
  5640. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  5641. module_param_named(amsdu_size_8K, il4965_mod_params.amsdu_size_8K, int,
  5642. S_IRUGO);
  5643. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  5644. module_param_named(fw_restart, il4965_mod_params.restart_fw, int, S_IRUGO);
  5645. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");