3945.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/slab.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/sched.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/firmware.h>
  37. #include <linux/etherdevice.h>
  38. #include <asm/unaligned.h>
  39. #include <net/mac80211.h>
  40. #include "common.h"
  41. #include "3945.h"
  42. /* Send led command */
  43. static int
  44. il3945_send_led_cmd(struct il_priv *il, struct il_led_cmd *led_cmd)
  45. {
  46. struct il_host_cmd cmd = {
  47. .id = C_LEDS,
  48. .len = sizeof(struct il_led_cmd),
  49. .data = led_cmd,
  50. .flags = CMD_ASYNC,
  51. .callback = NULL,
  52. };
  53. return il_send_cmd(il, &cmd);
  54. }
  55. #define IL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  56. [RATE_##r##M_IDX] = { RATE_##r##M_PLCP, \
  57. RATE_##r##M_IEEE, \
  58. RATE_##ip##M_IDX, \
  59. RATE_##in##M_IDX, \
  60. RATE_##rp##M_IDX, \
  61. RATE_##rn##M_IDX, \
  62. RATE_##pp##M_IDX, \
  63. RATE_##np##M_IDX, \
  64. RATE_##r##M_IDX_TBL, \
  65. RATE_##ip##M_IDX_TBL }
  66. /*
  67. * Parameter order:
  68. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  69. *
  70. * If there isn't a valid next or previous rate then INV is used which
  71. * maps to RATE_INVALID
  72. *
  73. */
  74. const struct il3945_rate_info il3945_rates[RATE_COUNT_3945] = {
  75. IL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  76. IL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  77. IL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  78. IL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  79. IL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  80. IL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  81. IL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  82. IL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  83. IL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  84. IL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  85. IL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  86. IL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV), /* 54mbps */
  87. };
  88. static inline u8
  89. il3945_get_prev_ieee_rate(u8 rate_idx)
  90. {
  91. u8 rate = il3945_rates[rate_idx].prev_ieee;
  92. if (rate == RATE_INVALID)
  93. rate = rate_idx;
  94. return rate;
  95. }
  96. /* 1 = enable the il3945_disable_events() function */
  97. #define IL_EVT_DISABLE (0)
  98. #define IL_EVT_DISABLE_SIZE (1532/32)
  99. /**
  100. * il3945_disable_events - Disable selected events in uCode event log
  101. *
  102. * Disable an event by writing "1"s into "disable"
  103. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  104. * Default values of 0 enable uCode events to be logged.
  105. * Use for only special debugging. This function is just a placeholder as-is,
  106. * you'll need to provide the special bits! ...
  107. * ... and set IL_EVT_DISABLE to 1. */
  108. void
  109. il3945_disable_events(struct il_priv *il)
  110. {
  111. int i;
  112. u32 base; /* SRAM address of event log header */
  113. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  114. u32 array_size; /* # of u32 entries in array */
  115. static const u32 evt_disable[IL_EVT_DISABLE_SIZE] = {
  116. 0x00000000, /* 31 - 0 Event id numbers */
  117. 0x00000000, /* 63 - 32 */
  118. 0x00000000, /* 95 - 64 */
  119. 0x00000000, /* 127 - 96 */
  120. 0x00000000, /* 159 - 128 */
  121. 0x00000000, /* 191 - 160 */
  122. 0x00000000, /* 223 - 192 */
  123. 0x00000000, /* 255 - 224 */
  124. 0x00000000, /* 287 - 256 */
  125. 0x00000000, /* 319 - 288 */
  126. 0x00000000, /* 351 - 320 */
  127. 0x00000000, /* 383 - 352 */
  128. 0x00000000, /* 415 - 384 */
  129. 0x00000000, /* 447 - 416 */
  130. 0x00000000, /* 479 - 448 */
  131. 0x00000000, /* 511 - 480 */
  132. 0x00000000, /* 543 - 512 */
  133. 0x00000000, /* 575 - 544 */
  134. 0x00000000, /* 607 - 576 */
  135. 0x00000000, /* 639 - 608 */
  136. 0x00000000, /* 671 - 640 */
  137. 0x00000000, /* 703 - 672 */
  138. 0x00000000, /* 735 - 704 */
  139. 0x00000000, /* 767 - 736 */
  140. 0x00000000, /* 799 - 768 */
  141. 0x00000000, /* 831 - 800 */
  142. 0x00000000, /* 863 - 832 */
  143. 0x00000000, /* 895 - 864 */
  144. 0x00000000, /* 927 - 896 */
  145. 0x00000000, /* 959 - 928 */
  146. 0x00000000, /* 991 - 960 */
  147. 0x00000000, /* 1023 - 992 */
  148. 0x00000000, /* 1055 - 1024 */
  149. 0x00000000, /* 1087 - 1056 */
  150. 0x00000000, /* 1119 - 1088 */
  151. 0x00000000, /* 1151 - 1120 */
  152. 0x00000000, /* 1183 - 1152 */
  153. 0x00000000, /* 1215 - 1184 */
  154. 0x00000000, /* 1247 - 1216 */
  155. 0x00000000, /* 1279 - 1248 */
  156. 0x00000000, /* 1311 - 1280 */
  157. 0x00000000, /* 1343 - 1312 */
  158. 0x00000000, /* 1375 - 1344 */
  159. 0x00000000, /* 1407 - 1376 */
  160. 0x00000000, /* 1439 - 1408 */
  161. 0x00000000, /* 1471 - 1440 */
  162. 0x00000000, /* 1503 - 1472 */
  163. };
  164. base = le32_to_cpu(il->card_alive.log_event_table_ptr);
  165. if (!il3945_hw_valid_rtc_data_addr(base)) {
  166. IL_ERR("Invalid event log pointer 0x%08X\n", base);
  167. return;
  168. }
  169. disable_ptr = il_read_targ_mem(il, base + (4 * sizeof(u32)));
  170. array_size = il_read_targ_mem(il, base + (5 * sizeof(u32)));
  171. if (IL_EVT_DISABLE && array_size == IL_EVT_DISABLE_SIZE) {
  172. D_INFO("Disabling selected uCode log events at 0x%x\n",
  173. disable_ptr);
  174. for (i = 0; i < IL_EVT_DISABLE_SIZE; i++)
  175. il_write_targ_mem(il, disable_ptr + (i * sizeof(u32)),
  176. evt_disable[i]);
  177. } else {
  178. D_INFO("Selected uCode log events may be disabled\n");
  179. D_INFO(" by writing \"1\"s into disable bitmap\n");
  180. D_INFO(" in SRAM at 0x%x, size %d u32s\n", disable_ptr,
  181. array_size);
  182. }
  183. }
  184. static int
  185. il3945_hwrate_to_plcp_idx(u8 plcp)
  186. {
  187. int idx;
  188. for (idx = 0; idx < RATE_COUNT_3945; idx++)
  189. if (il3945_rates[idx].plcp == plcp)
  190. return idx;
  191. return -1;
  192. }
  193. #ifdef CONFIG_IWLEGACY_DEBUG
  194. #define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
  195. static const char *
  196. il3945_get_tx_fail_reason(u32 status)
  197. {
  198. switch (status & TX_STATUS_MSK) {
  199. case TX_3945_STATUS_SUCCESS:
  200. return "SUCCESS";
  201. TX_STATUS_ENTRY(SHORT_LIMIT);
  202. TX_STATUS_ENTRY(LONG_LIMIT);
  203. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  204. TX_STATUS_ENTRY(MGMNT_ABORT);
  205. TX_STATUS_ENTRY(NEXT_FRAG);
  206. TX_STATUS_ENTRY(LIFE_EXPIRE);
  207. TX_STATUS_ENTRY(DEST_PS);
  208. TX_STATUS_ENTRY(ABORTED);
  209. TX_STATUS_ENTRY(BT_RETRY);
  210. TX_STATUS_ENTRY(STA_INVALID);
  211. TX_STATUS_ENTRY(FRAG_DROPPED);
  212. TX_STATUS_ENTRY(TID_DISABLE);
  213. TX_STATUS_ENTRY(FRAME_FLUSHED);
  214. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  215. TX_STATUS_ENTRY(TX_LOCKED);
  216. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  217. }
  218. return "UNKNOWN";
  219. }
  220. #else
  221. static inline const char *
  222. il3945_get_tx_fail_reason(u32 status)
  223. {
  224. return "";
  225. }
  226. #endif
  227. /*
  228. * get ieee prev rate from rate scale table.
  229. * for A and B mode we need to overright prev
  230. * value
  231. */
  232. int
  233. il3945_rs_next_rate(struct il_priv *il, int rate)
  234. {
  235. int next_rate = il3945_get_prev_ieee_rate(rate);
  236. switch (il->band) {
  237. case IEEE80211_BAND_5GHZ:
  238. if (rate == RATE_12M_IDX)
  239. next_rate = RATE_9M_IDX;
  240. else if (rate == RATE_6M_IDX)
  241. next_rate = RATE_6M_IDX;
  242. break;
  243. case IEEE80211_BAND_2GHZ:
  244. if (!(il->_3945.sta_supp_rates & IL_OFDM_RATES_MASK) &&
  245. il_is_associated(il)) {
  246. if (rate == RATE_11M_IDX)
  247. next_rate = RATE_5M_IDX;
  248. }
  249. break;
  250. default:
  251. break;
  252. }
  253. return next_rate;
  254. }
  255. /**
  256. * il3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  257. *
  258. * When FW advances 'R' idx, all entries between old and new 'R' idx
  259. * need to be reclaimed. As result, some free space forms. If there is
  260. * enough free space (> low mark), wake the stack that feeds us.
  261. */
  262. static void
  263. il3945_tx_queue_reclaim(struct il_priv *il, int txq_id, int idx)
  264. {
  265. struct il_tx_queue *txq = &il->txq[txq_id];
  266. struct il_queue *q = &txq->q;
  267. struct sk_buff *skb;
  268. BUG_ON(txq_id == IL39_CMD_QUEUE_NUM);
  269. for (idx = il_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  270. q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  271. skb = txq->skbs[txq->q.read_ptr];
  272. ieee80211_tx_status_irqsafe(il->hw, skb);
  273. txq->skbs[txq->q.read_ptr] = NULL;
  274. il->ops->txq_free_tfd(il, txq);
  275. }
  276. if (il_queue_space(q) > q->low_mark && txq_id >= 0 &&
  277. txq_id != IL39_CMD_QUEUE_NUM && il->mac80211_registered)
  278. il_wake_queue(il, txq);
  279. }
  280. /**
  281. * il3945_hdl_tx - Handle Tx response
  282. */
  283. static void
  284. il3945_hdl_tx(struct il_priv *il, struct il_rx_buf *rxb)
  285. {
  286. struct il_rx_pkt *pkt = rxb_addr(rxb);
  287. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  288. int txq_id = SEQ_TO_QUEUE(sequence);
  289. int idx = SEQ_TO_IDX(sequence);
  290. struct il_tx_queue *txq = &il->txq[txq_id];
  291. struct ieee80211_tx_info *info;
  292. struct il3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  293. u32 status = le32_to_cpu(tx_resp->status);
  294. int rate_idx;
  295. int fail;
  296. if (idx >= txq->q.n_bd || il_queue_used(&txq->q, idx) == 0) {
  297. IL_ERR("Read idx for DMA queue txq_id (%d) idx %d "
  298. "is out of range [0-%d] %d %d\n", txq_id, idx,
  299. txq->q.n_bd, txq->q.write_ptr, txq->q.read_ptr);
  300. return;
  301. }
  302. txq->time_stamp = jiffies;
  303. info = IEEE80211_SKB_CB(txq->skbs[txq->q.read_ptr]);
  304. ieee80211_tx_info_clear_status(info);
  305. /* Fill the MRR chain with some info about on-chip retransmissions */
  306. rate_idx = il3945_hwrate_to_plcp_idx(tx_resp->rate);
  307. if (info->band == IEEE80211_BAND_5GHZ)
  308. rate_idx -= IL_FIRST_OFDM_RATE;
  309. fail = tx_resp->failure_frame;
  310. info->status.rates[0].idx = rate_idx;
  311. info->status.rates[0].count = fail + 1; /* add final attempt */
  312. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  313. info->flags |=
  314. ((status & TX_STATUS_MSK) ==
  315. TX_STATUS_SUCCESS) ? IEEE80211_TX_STAT_ACK : 0;
  316. D_TX("Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n", txq_id,
  317. il3945_get_tx_fail_reason(status), status, tx_resp->rate,
  318. tx_resp->failure_frame);
  319. D_TX_REPLY("Tx queue reclaim %d\n", idx);
  320. il3945_tx_queue_reclaim(il, txq_id, idx);
  321. if (status & TX_ABORT_REQUIRED_MSK)
  322. IL_ERR("TODO: Implement Tx ABORT REQUIRED!!!\n");
  323. }
  324. /*****************************************************************************
  325. *
  326. * Intel PRO/Wireless 3945ABG/BG Network Connection
  327. *
  328. * RX handler implementations
  329. *
  330. *****************************************************************************/
  331. #ifdef CONFIG_IWLEGACY_DEBUGFS
  332. static void
  333. il3945_accumulative_stats(struct il_priv *il, __le32 * stats)
  334. {
  335. int i;
  336. __le32 *prev_stats;
  337. u32 *accum_stats;
  338. u32 *delta, *max_delta;
  339. prev_stats = (__le32 *) &il->_3945.stats;
  340. accum_stats = (u32 *) &il->_3945.accum_stats;
  341. delta = (u32 *) &il->_3945.delta_stats;
  342. max_delta = (u32 *) &il->_3945.max_delta;
  343. for (i = sizeof(__le32); i < sizeof(struct il3945_notif_stats);
  344. i +=
  345. sizeof(__le32), stats++, prev_stats++, delta++, max_delta++,
  346. accum_stats++) {
  347. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  348. *delta =
  349. (le32_to_cpu(*stats) - le32_to_cpu(*prev_stats));
  350. *accum_stats += *delta;
  351. if (*delta > *max_delta)
  352. *max_delta = *delta;
  353. }
  354. }
  355. /* reset accumulative stats for "no-counter" type stats */
  356. il->_3945.accum_stats.general.temperature =
  357. il->_3945.stats.general.temperature;
  358. il->_3945.accum_stats.general.ttl_timestamp =
  359. il->_3945.stats.general.ttl_timestamp;
  360. }
  361. #endif
  362. void
  363. il3945_hdl_stats(struct il_priv *il, struct il_rx_buf *rxb)
  364. {
  365. struct il_rx_pkt *pkt = rxb_addr(rxb);
  366. D_RX("Statistics notification received (%d vs %d).\n",
  367. (int)sizeof(struct il3945_notif_stats),
  368. le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK);
  369. #ifdef CONFIG_IWLEGACY_DEBUGFS
  370. il3945_accumulative_stats(il, (__le32 *) &pkt->u.raw);
  371. #endif
  372. memcpy(&il->_3945.stats, pkt->u.raw, sizeof(il->_3945.stats));
  373. }
  374. void
  375. il3945_hdl_c_stats(struct il_priv *il, struct il_rx_buf *rxb)
  376. {
  377. struct il_rx_pkt *pkt = rxb_addr(rxb);
  378. __le32 *flag = (__le32 *) &pkt->u.raw;
  379. if (le32_to_cpu(*flag) & UCODE_STATS_CLEAR_MSK) {
  380. #ifdef CONFIG_IWLEGACY_DEBUGFS
  381. memset(&il->_3945.accum_stats, 0,
  382. sizeof(struct il3945_notif_stats));
  383. memset(&il->_3945.delta_stats, 0,
  384. sizeof(struct il3945_notif_stats));
  385. memset(&il->_3945.max_delta, 0,
  386. sizeof(struct il3945_notif_stats));
  387. #endif
  388. D_RX("Statistics have been cleared\n");
  389. }
  390. il3945_hdl_stats(il, rxb);
  391. }
  392. /******************************************************************************
  393. *
  394. * Misc. internal state and helper functions
  395. *
  396. ******************************************************************************/
  397. /* This is necessary only for a number of stats, see the caller. */
  398. static int
  399. il3945_is_network_packet(struct il_priv *il, struct ieee80211_hdr *header)
  400. {
  401. /* Filter incoming packets to determine if they are targeted toward
  402. * this network, discarding packets coming from ourselves */
  403. switch (il->iw_mode) {
  404. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  405. /* packets to our IBSS update information */
  406. return !compare_ether_addr(header->addr3, il->bssid);
  407. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  408. /* packets to our IBSS update information */
  409. return !compare_ether_addr(header->addr2, il->bssid);
  410. default:
  411. return 1;
  412. }
  413. }
  414. static void
  415. il3945_pass_packet_to_mac80211(struct il_priv *il, struct il_rx_buf *rxb,
  416. struct ieee80211_rx_status *stats)
  417. {
  418. struct il_rx_pkt *pkt = rxb_addr(rxb);
  419. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IL_RX_DATA(pkt);
  420. struct il3945_rx_frame_hdr *rx_hdr = IL_RX_HDR(pkt);
  421. struct il3945_rx_frame_end *rx_end = IL_RX_END(pkt);
  422. u16 len = le16_to_cpu(rx_hdr->len);
  423. struct sk_buff *skb;
  424. __le16 fc = hdr->frame_control;
  425. /* We received data from the HW, so stop the watchdog */
  426. if (unlikely
  427. (len + IL39_RX_FRAME_SIZE >
  428. PAGE_SIZE << il->hw_params.rx_page_order)) {
  429. D_DROP("Corruption detected!\n");
  430. return;
  431. }
  432. /* We only process data packets if the interface is open */
  433. if (unlikely(!il->is_open)) {
  434. D_DROP("Dropping packet while interface is not open.\n");
  435. return;
  436. }
  437. skb = dev_alloc_skb(128);
  438. if (!skb) {
  439. IL_ERR("dev_alloc_skb failed\n");
  440. return;
  441. }
  442. if (!il3945_mod_params.sw_crypto)
  443. il_set_decrypted_flag(il, (struct ieee80211_hdr *)rxb_addr(rxb),
  444. le32_to_cpu(rx_end->status), stats);
  445. skb_add_rx_frag(skb, 0, rxb->page,
  446. (void *)rx_hdr->payload - (void *)pkt, len);
  447. il_update_stats(il, false, fc, len);
  448. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  449. ieee80211_rx(il->hw, skb);
  450. il->alloc_rxb_page--;
  451. rxb->page = NULL;
  452. }
  453. #define IL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  454. static void
  455. il3945_hdl_rx(struct il_priv *il, struct il_rx_buf *rxb)
  456. {
  457. struct ieee80211_hdr *header;
  458. struct ieee80211_rx_status rx_status;
  459. struct il_rx_pkt *pkt = rxb_addr(rxb);
  460. struct il3945_rx_frame_stats *rx_stats = IL_RX_STATS(pkt);
  461. struct il3945_rx_frame_hdr *rx_hdr = IL_RX_HDR(pkt);
  462. struct il3945_rx_frame_end *rx_end = IL_RX_END(pkt);
  463. u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
  464. u16 rx_stats_noise_diff __maybe_unused =
  465. le16_to_cpu(rx_stats->noise_diff);
  466. u8 network_packet;
  467. rx_status.flag = 0;
  468. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  469. rx_status.band =
  470. (rx_hdr->
  471. phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ? IEEE80211_BAND_2GHZ :
  472. IEEE80211_BAND_5GHZ;
  473. rx_status.freq =
  474. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel),
  475. rx_status.band);
  476. rx_status.rate_idx = il3945_hwrate_to_plcp_idx(rx_hdr->rate);
  477. if (rx_status.band == IEEE80211_BAND_5GHZ)
  478. rx_status.rate_idx -= IL_FIRST_OFDM_RATE;
  479. rx_status.antenna =
  480. (le16_to_cpu(rx_hdr->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK) >>
  481. 4;
  482. /* set the preamble flag if appropriate */
  483. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  484. rx_status.flag |= RX_FLAG_SHORTPRE;
  485. if ((unlikely(rx_stats->phy_count > 20))) {
  486. D_DROP("dsp size out of range [0,20]: %d/n",
  487. rx_stats->phy_count);
  488. return;
  489. }
  490. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR) ||
  491. !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  492. D_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  493. return;
  494. }
  495. /* Convert 3945's rssi indicator to dBm */
  496. rx_status.signal = rx_stats->rssi - IL39_RSSI_OFFSET;
  497. D_STATS("Rssi %d sig_avg %d noise_diff %d\n", rx_status.signal,
  498. rx_stats_sig_avg, rx_stats_noise_diff);
  499. header = (struct ieee80211_hdr *)IL_RX_DATA(pkt);
  500. network_packet = il3945_is_network_packet(il, header);
  501. D_STATS("[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
  502. network_packet ? '*' : ' ', le16_to_cpu(rx_hdr->channel),
  503. rx_status.signal, rx_status.signal, rx_status.rate_idx);
  504. if (network_packet) {
  505. il->_3945.last_beacon_time =
  506. le32_to_cpu(rx_end->beacon_timestamp);
  507. il->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
  508. il->_3945.last_rx_rssi = rx_status.signal;
  509. }
  510. il3945_pass_packet_to_mac80211(il, rxb, &rx_status);
  511. }
  512. int
  513. il3945_hw_txq_attach_buf_to_tfd(struct il_priv *il, struct il_tx_queue *txq,
  514. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  515. {
  516. int count;
  517. struct il_queue *q;
  518. struct il3945_tfd *tfd, *tfd_tmp;
  519. q = &txq->q;
  520. tfd_tmp = (struct il3945_tfd *)txq->tfds;
  521. tfd = &tfd_tmp[q->write_ptr];
  522. if (reset)
  523. memset(tfd, 0, sizeof(*tfd));
  524. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  525. if (count >= NUM_TFD_CHUNKS || count < 0) {
  526. IL_ERR("Error can not send more than %d chunks\n",
  527. NUM_TFD_CHUNKS);
  528. return -EINVAL;
  529. }
  530. tfd->tbs[count].addr = cpu_to_le32(addr);
  531. tfd->tbs[count].len = cpu_to_le32(len);
  532. count++;
  533. tfd->control_flags =
  534. cpu_to_le32(TFD_CTL_COUNT_SET(count) | TFD_CTL_PAD_SET(pad));
  535. return 0;
  536. }
  537. /**
  538. * il3945_hw_txq_free_tfd - Free one TFD, those at idx [txq->q.read_ptr]
  539. *
  540. * Does NOT advance any idxes
  541. */
  542. void
  543. il3945_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq)
  544. {
  545. struct il3945_tfd *tfd_tmp = (struct il3945_tfd *)txq->tfds;
  546. int idx = txq->q.read_ptr;
  547. struct il3945_tfd *tfd = &tfd_tmp[idx];
  548. struct pci_dev *dev = il->pci_dev;
  549. int i;
  550. int counter;
  551. /* sanity check */
  552. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  553. if (counter > NUM_TFD_CHUNKS) {
  554. IL_ERR("Too many chunks: %i\n", counter);
  555. /* @todo issue fatal error, it is quite serious situation */
  556. return;
  557. }
  558. /* Unmap tx_cmd */
  559. if (counter)
  560. pci_unmap_single(dev, dma_unmap_addr(&txq->meta[idx], mapping),
  561. dma_unmap_len(&txq->meta[idx], len),
  562. PCI_DMA_TODEVICE);
  563. /* unmap chunks if any */
  564. for (i = 1; i < counter; i++)
  565. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  566. le32_to_cpu(tfd->tbs[i].len),
  567. PCI_DMA_TODEVICE);
  568. /* free SKB */
  569. if (txq->skbs) {
  570. struct sk_buff *skb = txq->skbs[txq->q.read_ptr];
  571. /* can be called from irqs-disabled context */
  572. if (skb) {
  573. dev_kfree_skb_any(skb);
  574. txq->skbs[txq->q.read_ptr] = NULL;
  575. }
  576. }
  577. }
  578. /**
  579. * il3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  580. *
  581. */
  582. void
  583. il3945_hw_build_tx_cmd_rate(struct il_priv *il, struct il_device_cmd *cmd,
  584. struct ieee80211_tx_info *info,
  585. struct ieee80211_hdr *hdr, int sta_id)
  586. {
  587. u16 hw_value = ieee80211_get_tx_rate(il->hw, info)->hw_value;
  588. u16 rate_idx = min(hw_value & 0xffff, RATE_COUNT_3945 - 1);
  589. u16 rate_mask;
  590. int rate;
  591. const u8 rts_retry_limit = 7;
  592. u8 data_retry_limit;
  593. __le32 tx_flags;
  594. __le16 fc = hdr->frame_control;
  595. struct il3945_tx_cmd *tx_cmd = (struct il3945_tx_cmd *)cmd->cmd.payload;
  596. rate = il3945_rates[rate_idx].plcp;
  597. tx_flags = tx_cmd->tx_flags;
  598. /* We need to figure out how to get the sta->supp_rates while
  599. * in this running context */
  600. rate_mask = RATES_MASK_3945;
  601. /* Set retry limit on DATA packets and Probe Responses */
  602. if (ieee80211_is_probe_resp(fc))
  603. data_retry_limit = 3;
  604. else
  605. data_retry_limit = IL_DEFAULT_TX_RETRY;
  606. tx_cmd->data_retry_limit = data_retry_limit;
  607. /* Set retry limit on RTS packets */
  608. tx_cmd->rts_retry_limit = min(data_retry_limit, rts_retry_limit);
  609. tx_cmd->rate = rate;
  610. tx_cmd->tx_flags = tx_flags;
  611. /* OFDM */
  612. tx_cmd->supp_rates[0] =
  613. ((rate_mask & IL_OFDM_RATES_MASK) >> IL_FIRST_OFDM_RATE) & 0xFF;
  614. /* CCK */
  615. tx_cmd->supp_rates[1] = (rate_mask & 0xF);
  616. D_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  617. "cck/ofdm mask: 0x%x/0x%x\n", sta_id, tx_cmd->rate,
  618. le32_to_cpu(tx_cmd->tx_flags), tx_cmd->supp_rates[1],
  619. tx_cmd->supp_rates[0]);
  620. }
  621. static u8
  622. il3945_sync_sta(struct il_priv *il, int sta_id, u16 tx_rate)
  623. {
  624. unsigned long flags_spin;
  625. struct il_station_entry *station;
  626. if (sta_id == IL_INVALID_STATION)
  627. return IL_INVALID_STATION;
  628. spin_lock_irqsave(&il->sta_lock, flags_spin);
  629. station = &il->stations[sta_id];
  630. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  631. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  632. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  633. il_send_add_sta(il, &station->sta, CMD_ASYNC);
  634. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  635. D_RATE("SCALE sync station %d to rate %d\n", sta_id, tx_rate);
  636. return sta_id;
  637. }
  638. static void
  639. il3945_set_pwr_vmain(struct il_priv *il)
  640. {
  641. /*
  642. * (for documentation purposes)
  643. * to set power to V_AUX, do
  644. if (pci_pme_capable(il->pci_dev, PCI_D3cold)) {
  645. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  646. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  647. ~APMG_PS_CTRL_MSK_PWR_SRC);
  648. _il_poll_bit(il, CSR_GPIO_IN,
  649. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  650. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  651. }
  652. */
  653. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  654. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  655. ~APMG_PS_CTRL_MSK_PWR_SRC);
  656. _il_poll_bit(il, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  657. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  658. }
  659. static int
  660. il3945_rx_init(struct il_priv *il, struct il_rx_queue *rxq)
  661. {
  662. il_wr(il, FH39_RCSR_RBD_BASE(0), rxq->bd_dma);
  663. il_wr(il, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
  664. il_wr(il, FH39_RCSR_WPTR(0), 0);
  665. il_wr(il, FH39_RCSR_CONFIG(0),
  666. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  667. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  668. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  669. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 | (RX_QUEUE_SIZE_LOG
  670. <<
  671. FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE)
  672. | FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST | (1 <<
  673. FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH)
  674. | FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  675. /* fake read to flush all prev I/O */
  676. il_rd(il, FH39_RSSR_CTRL);
  677. return 0;
  678. }
  679. static int
  680. il3945_tx_reset(struct il_priv *il)
  681. {
  682. /* bypass mode */
  683. il_wr_prph(il, ALM_SCD_MODE_REG, 0x2);
  684. /* RA 0 is active */
  685. il_wr_prph(il, ALM_SCD_ARASTAT_REG, 0x01);
  686. /* all 6 fifo are active */
  687. il_wr_prph(il, ALM_SCD_TXFACT_REG, 0x3f);
  688. il_wr_prph(il, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  689. il_wr_prph(il, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  690. il_wr_prph(il, ALM_SCD_TXF4MF_REG, 0x000004);
  691. il_wr_prph(il, ALM_SCD_TXF5MF_REG, 0x000005);
  692. il_wr(il, FH39_TSSR_CBB_BASE, il->_3945.shared_phys);
  693. il_wr(il, FH39_TSSR_MSG_CONFIG,
  694. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  695. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  696. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  697. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  698. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  699. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  700. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  701. return 0;
  702. }
  703. /**
  704. * il3945_txq_ctx_reset - Reset TX queue context
  705. *
  706. * Destroys all DMA structures and initialize them again
  707. */
  708. static int
  709. il3945_txq_ctx_reset(struct il_priv *il)
  710. {
  711. int rc, txq_id;
  712. il3945_hw_txq_ctx_free(il);
  713. /* allocate tx queue structure */
  714. rc = il_alloc_txq_mem(il);
  715. if (rc)
  716. return rc;
  717. /* Tx CMD queue */
  718. rc = il3945_tx_reset(il);
  719. if (rc)
  720. goto error;
  721. /* Tx queue(s) */
  722. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  723. rc = il_tx_queue_init(il, txq_id);
  724. if (rc) {
  725. IL_ERR("Tx %d queue init failed\n", txq_id);
  726. goto error;
  727. }
  728. }
  729. return rc;
  730. error:
  731. il3945_hw_txq_ctx_free(il);
  732. return rc;
  733. }
  734. /*
  735. * Start up 3945's basic functionality after it has been reset
  736. * (e.g. after platform boot, or shutdown via il_apm_stop())
  737. * NOTE: This does not load uCode nor start the embedded processor
  738. */
  739. static int
  740. il3945_apm_init(struct il_priv *il)
  741. {
  742. int ret = il_apm_init(il);
  743. /* Clear APMG (NIC's internal power management) interrupts */
  744. il_wr_prph(il, APMG_RTC_INT_MSK_REG, 0x0);
  745. il_wr_prph(il, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
  746. /* Reset radio chip */
  747. il_set_bits_prph(il, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  748. udelay(5);
  749. il_clear_bits_prph(il, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  750. return ret;
  751. }
  752. static void
  753. il3945_nic_config(struct il_priv *il)
  754. {
  755. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  756. unsigned long flags;
  757. u8 rev_id = il->pci_dev->revision;
  758. spin_lock_irqsave(&il->lock, flags);
  759. /* Determine HW type */
  760. D_INFO("HW Revision ID = 0x%X\n", rev_id);
  761. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  762. D_INFO("RTP type\n");
  763. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  764. D_INFO("3945 RADIO-MB type\n");
  765. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  766. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  767. } else {
  768. D_INFO("3945 RADIO-MM type\n");
  769. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  770. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  771. }
  772. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  773. D_INFO("SKU OP mode is mrc\n");
  774. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  775. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  776. } else
  777. D_INFO("SKU OP mode is basic\n");
  778. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  779. D_INFO("3945ABG revision is 0x%X\n", eeprom->board_revision);
  780. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  781. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  782. } else {
  783. D_INFO("3945ABG revision is 0x%X\n", eeprom->board_revision);
  784. il_clear_bit(il, CSR_HW_IF_CONFIG_REG,
  785. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  786. }
  787. if (eeprom->almgor_m_version <= 1) {
  788. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  789. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  790. D_INFO("Card M type A version is 0x%X\n",
  791. eeprom->almgor_m_version);
  792. } else {
  793. D_INFO("Card M type B version is 0x%X\n",
  794. eeprom->almgor_m_version);
  795. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  796. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  797. }
  798. spin_unlock_irqrestore(&il->lock, flags);
  799. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  800. D_RF_KILL("SW RF KILL supported in EEPROM.\n");
  801. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  802. D_RF_KILL("HW RF KILL supported in EEPROM.\n");
  803. }
  804. int
  805. il3945_hw_nic_init(struct il_priv *il)
  806. {
  807. int rc;
  808. unsigned long flags;
  809. struct il_rx_queue *rxq = &il->rxq;
  810. spin_lock_irqsave(&il->lock, flags);
  811. il3945_apm_init(il);
  812. spin_unlock_irqrestore(&il->lock, flags);
  813. il3945_set_pwr_vmain(il);
  814. il3945_nic_config(il);
  815. /* Allocate the RX queue, or reset if it is already allocated */
  816. if (!rxq->bd) {
  817. rc = il_rx_queue_alloc(il);
  818. if (rc) {
  819. IL_ERR("Unable to initialize Rx queue\n");
  820. return -ENOMEM;
  821. }
  822. } else
  823. il3945_rx_queue_reset(il, rxq);
  824. il3945_rx_replenish(il);
  825. il3945_rx_init(il, rxq);
  826. /* Look at using this instead:
  827. rxq->need_update = 1;
  828. il_rx_queue_update_write_ptr(il, rxq);
  829. */
  830. il_wr(il, FH39_RCSR_WPTR(0), rxq->write & ~7);
  831. rc = il3945_txq_ctx_reset(il);
  832. if (rc)
  833. return rc;
  834. set_bit(S_INIT, &il->status);
  835. return 0;
  836. }
  837. /**
  838. * il3945_hw_txq_ctx_free - Free TXQ Context
  839. *
  840. * Destroy all TX DMA queues and structures
  841. */
  842. void
  843. il3945_hw_txq_ctx_free(struct il_priv *il)
  844. {
  845. int txq_id;
  846. /* Tx queues */
  847. if (il->txq)
  848. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  849. if (txq_id == IL39_CMD_QUEUE_NUM)
  850. il_cmd_queue_free(il);
  851. else
  852. il_tx_queue_free(il, txq_id);
  853. /* free tx queue structure */
  854. il_free_txq_mem(il);
  855. }
  856. void
  857. il3945_hw_txq_ctx_stop(struct il_priv *il)
  858. {
  859. int txq_id;
  860. /* stop SCD */
  861. _il_wr_prph(il, ALM_SCD_MODE_REG, 0);
  862. _il_wr_prph(il, ALM_SCD_TXFACT_REG, 0);
  863. /* reset TFD queues */
  864. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  865. _il_wr(il, FH39_TCSR_CONFIG(txq_id), 0x0);
  866. _il_poll_bit(il, FH39_TSSR_TX_STATUS,
  867. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  868. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  869. 1000);
  870. }
  871. }
  872. /**
  873. * il3945_hw_reg_adjust_power_by_temp
  874. * return idx delta into power gain settings table
  875. */
  876. static int
  877. il3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  878. {
  879. return (new_reading - old_reading) * (-11) / 100;
  880. }
  881. /**
  882. * il3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  883. */
  884. static inline int
  885. il3945_hw_reg_temp_out_of_range(int temperature)
  886. {
  887. return (temperature < -260 || temperature > 25) ? 1 : 0;
  888. }
  889. int
  890. il3945_hw_get_temperature(struct il_priv *il)
  891. {
  892. return _il_rd(il, CSR_UCODE_DRV_GP2);
  893. }
  894. /**
  895. * il3945_hw_reg_txpower_get_temperature
  896. * get the current temperature by reading from NIC
  897. */
  898. static int
  899. il3945_hw_reg_txpower_get_temperature(struct il_priv *il)
  900. {
  901. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  902. int temperature;
  903. temperature = il3945_hw_get_temperature(il);
  904. /* driver's okay range is -260 to +25.
  905. * human readable okay range is 0 to +285 */
  906. D_INFO("Temperature: %d\n", temperature + IL_TEMP_CONVERT);
  907. /* handle insane temp reading */
  908. if (il3945_hw_reg_temp_out_of_range(temperature)) {
  909. IL_ERR("Error bad temperature value %d\n", temperature);
  910. /* if really really hot(?),
  911. * substitute the 3rd band/group's temp measured at factory */
  912. if (il->last_temperature > 100)
  913. temperature = eeprom->groups[2].temperature;
  914. else /* else use most recent "sane" value from driver */
  915. temperature = il->last_temperature;
  916. }
  917. return temperature; /* raw, not "human readable" */
  918. }
  919. /* Adjust Txpower only if temperature variance is greater than threshold.
  920. *
  921. * Both are lower than older versions' 9 degrees */
  922. #define IL_TEMPERATURE_LIMIT_TIMER 6
  923. /**
  924. * il3945_is_temp_calib_needed - determines if new calibration is needed
  925. *
  926. * records new temperature in tx_mgr->temperature.
  927. * replaces tx_mgr->last_temperature *only* if calib needed
  928. * (assumes caller will actually do the calibration!). */
  929. static int
  930. il3945_is_temp_calib_needed(struct il_priv *il)
  931. {
  932. int temp_diff;
  933. il->temperature = il3945_hw_reg_txpower_get_temperature(il);
  934. temp_diff = il->temperature - il->last_temperature;
  935. /* get absolute value */
  936. if (temp_diff < 0) {
  937. D_POWER("Getting cooler, delta %d,\n", temp_diff);
  938. temp_diff = -temp_diff;
  939. } else if (temp_diff == 0)
  940. D_POWER("Same temp,\n");
  941. else
  942. D_POWER("Getting warmer, delta %d,\n", temp_diff);
  943. /* if we don't need calibration, *don't* update last_temperature */
  944. if (temp_diff < IL_TEMPERATURE_LIMIT_TIMER) {
  945. D_POWER("Timed thermal calib not needed\n");
  946. return 0;
  947. }
  948. D_POWER("Timed thermal calib needed\n");
  949. /* assume that caller will actually do calib ...
  950. * update the "last temperature" value */
  951. il->last_temperature = il->temperature;
  952. return 1;
  953. }
  954. #define IL_MAX_GAIN_ENTRIES 78
  955. #define IL_CCK_FROM_OFDM_POWER_DIFF -5
  956. #define IL_CCK_FROM_OFDM_IDX_DIFF (10)
  957. /* radio and DSP power table, each step is 1/2 dB.
  958. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  959. static struct il3945_tx_power power_gain_table[2][IL_MAX_GAIN_ENTRIES] = {
  960. {
  961. {251, 127}, /* 2.4 GHz, highest power */
  962. {251, 127},
  963. {251, 127},
  964. {251, 127},
  965. {251, 125},
  966. {251, 110},
  967. {251, 105},
  968. {251, 98},
  969. {187, 125},
  970. {187, 115},
  971. {187, 108},
  972. {187, 99},
  973. {243, 119},
  974. {243, 111},
  975. {243, 105},
  976. {243, 97},
  977. {243, 92},
  978. {211, 106},
  979. {211, 100},
  980. {179, 120},
  981. {179, 113},
  982. {179, 107},
  983. {147, 125},
  984. {147, 119},
  985. {147, 112},
  986. {147, 106},
  987. {147, 101},
  988. {147, 97},
  989. {147, 91},
  990. {115, 107},
  991. {235, 121},
  992. {235, 115},
  993. {235, 109},
  994. {203, 127},
  995. {203, 121},
  996. {203, 115},
  997. {203, 108},
  998. {203, 102},
  999. {203, 96},
  1000. {203, 92},
  1001. {171, 110},
  1002. {171, 104},
  1003. {171, 98},
  1004. {139, 116},
  1005. {227, 125},
  1006. {227, 119},
  1007. {227, 113},
  1008. {227, 107},
  1009. {227, 101},
  1010. {227, 96},
  1011. {195, 113},
  1012. {195, 106},
  1013. {195, 102},
  1014. {195, 95},
  1015. {163, 113},
  1016. {163, 106},
  1017. {163, 102},
  1018. {163, 95},
  1019. {131, 113},
  1020. {131, 106},
  1021. {131, 102},
  1022. {131, 95},
  1023. {99, 113},
  1024. {99, 106},
  1025. {99, 102},
  1026. {99, 95},
  1027. {67, 113},
  1028. {67, 106},
  1029. {67, 102},
  1030. {67, 95},
  1031. {35, 113},
  1032. {35, 106},
  1033. {35, 102},
  1034. {35, 95},
  1035. {3, 113},
  1036. {3, 106},
  1037. {3, 102},
  1038. {3, 95} /* 2.4 GHz, lowest power */
  1039. },
  1040. {
  1041. {251, 127}, /* 5.x GHz, highest power */
  1042. {251, 120},
  1043. {251, 114},
  1044. {219, 119},
  1045. {219, 101},
  1046. {187, 113},
  1047. {187, 102},
  1048. {155, 114},
  1049. {155, 103},
  1050. {123, 117},
  1051. {123, 107},
  1052. {123, 99},
  1053. {123, 92},
  1054. {91, 108},
  1055. {59, 125},
  1056. {59, 118},
  1057. {59, 109},
  1058. {59, 102},
  1059. {59, 96},
  1060. {59, 90},
  1061. {27, 104},
  1062. {27, 98},
  1063. {27, 92},
  1064. {115, 118},
  1065. {115, 111},
  1066. {115, 104},
  1067. {83, 126},
  1068. {83, 121},
  1069. {83, 113},
  1070. {83, 105},
  1071. {83, 99},
  1072. {51, 118},
  1073. {51, 111},
  1074. {51, 104},
  1075. {51, 98},
  1076. {19, 116},
  1077. {19, 109},
  1078. {19, 102},
  1079. {19, 98},
  1080. {19, 93},
  1081. {171, 113},
  1082. {171, 107},
  1083. {171, 99},
  1084. {139, 120},
  1085. {139, 113},
  1086. {139, 107},
  1087. {139, 99},
  1088. {107, 120},
  1089. {107, 113},
  1090. {107, 107},
  1091. {107, 99},
  1092. {75, 120},
  1093. {75, 113},
  1094. {75, 107},
  1095. {75, 99},
  1096. {43, 120},
  1097. {43, 113},
  1098. {43, 107},
  1099. {43, 99},
  1100. {11, 120},
  1101. {11, 113},
  1102. {11, 107},
  1103. {11, 99},
  1104. {131, 107},
  1105. {131, 99},
  1106. {99, 120},
  1107. {99, 113},
  1108. {99, 107},
  1109. {99, 99},
  1110. {67, 120},
  1111. {67, 113},
  1112. {67, 107},
  1113. {67, 99},
  1114. {35, 120},
  1115. {35, 113},
  1116. {35, 107},
  1117. {35, 99},
  1118. {3, 120} /* 5.x GHz, lowest power */
  1119. }
  1120. };
  1121. static inline u8
  1122. il3945_hw_reg_fix_power_idx(int idx)
  1123. {
  1124. if (idx < 0)
  1125. return 0;
  1126. if (idx >= IL_MAX_GAIN_ENTRIES)
  1127. return IL_MAX_GAIN_ENTRIES - 1;
  1128. return (u8) idx;
  1129. }
  1130. /* Kick off thermal recalibration check every 60 seconds */
  1131. #define REG_RECALIB_PERIOD (60)
  1132. /**
  1133. * il3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1134. *
  1135. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1136. * or 6 Mbit (OFDM) rates.
  1137. */
  1138. static void
  1139. il3945_hw_reg_set_scan_power(struct il_priv *il, u32 scan_tbl_idx, s32 rate_idx,
  1140. const s8 *clip_pwrs,
  1141. struct il_channel_info *ch_info, int band_idx)
  1142. {
  1143. struct il3945_scan_power_info *scan_power_info;
  1144. s8 power;
  1145. u8 power_idx;
  1146. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_idx];
  1147. /* use this channel group's 6Mbit clipping/saturation pwr,
  1148. * but cap at regulatory scan power restriction (set during init
  1149. * based on eeprom channel data) for this channel. */
  1150. power = min(ch_info->scan_power, clip_pwrs[RATE_6M_IDX_TBL]);
  1151. power = min(power, il->tx_power_user_lmt);
  1152. scan_power_info->requested_power = power;
  1153. /* find difference between new scan *power* and current "normal"
  1154. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1155. * current "normal" temperature-compensated Tx power *idx* for
  1156. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1157. * *idx*. */
  1158. power_idx =
  1159. ch_info->power_info[rate_idx].power_table_idx - (power -
  1160. ch_info->
  1161. power_info
  1162. [RATE_6M_IDX_TBL].
  1163. requested_power) *
  1164. 2;
  1165. /* store reference idx that we use when adjusting *all* scan
  1166. * powers. So we can accommodate user (all channel) or spectrum
  1167. * management (single channel) power changes "between" temperature
  1168. * feedback compensation procedures.
  1169. * don't force fit this reference idx into gain table; it may be a
  1170. * negative number. This will help avoid errors when we're at
  1171. * the lower bounds (highest gains, for warmest temperatures)
  1172. * of the table. */
  1173. /* don't exceed table bounds for "real" setting */
  1174. power_idx = il3945_hw_reg_fix_power_idx(power_idx);
  1175. scan_power_info->power_table_idx = power_idx;
  1176. scan_power_info->tpc.tx_gain =
  1177. power_gain_table[band_idx][power_idx].tx_gain;
  1178. scan_power_info->tpc.dsp_atten =
  1179. power_gain_table[band_idx][power_idx].dsp_atten;
  1180. }
  1181. /**
  1182. * il3945_send_tx_power - fill in Tx Power command with gain settings
  1183. *
  1184. * Configures power settings for all rates for the current channel,
  1185. * using values from channel info struct, and send to NIC
  1186. */
  1187. static int
  1188. il3945_send_tx_power(struct il_priv *il)
  1189. {
  1190. int rate_idx, i;
  1191. const struct il_channel_info *ch_info = NULL;
  1192. struct il3945_txpowertable_cmd txpower = {
  1193. .channel = il->active.channel,
  1194. };
  1195. u16 chan;
  1196. if (WARN_ONCE
  1197. (test_bit(S_SCAN_HW, &il->status),
  1198. "TX Power requested while scanning!\n"))
  1199. return -EAGAIN;
  1200. chan = le16_to_cpu(il->active.channel);
  1201. txpower.band = (il->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1202. ch_info = il_get_channel_info(il, il->band, chan);
  1203. if (!ch_info) {
  1204. IL_ERR("Failed to get channel info for channel %d [%d]\n", chan,
  1205. il->band);
  1206. return -EINVAL;
  1207. }
  1208. if (!il_is_channel_valid(ch_info)) {
  1209. D_POWER("Not calling TX_PWR_TBL_CMD on " "non-Tx channel.\n");
  1210. return 0;
  1211. }
  1212. /* fill cmd with power settings for all rates for current channel */
  1213. /* Fill OFDM rate */
  1214. for (rate_idx = IL_FIRST_OFDM_RATE, i = 0;
  1215. rate_idx <= IL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1216. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1217. txpower.power[i].rate = il3945_rates[rate_idx].plcp;
  1218. D_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1219. le16_to_cpu(txpower.channel), txpower.band,
  1220. txpower.power[i].tpc.tx_gain,
  1221. txpower.power[i].tpc.dsp_atten, txpower.power[i].rate);
  1222. }
  1223. /* Fill CCK rates */
  1224. for (rate_idx = IL_FIRST_CCK_RATE; rate_idx <= IL_LAST_CCK_RATE;
  1225. rate_idx++, i++) {
  1226. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1227. txpower.power[i].rate = il3945_rates[rate_idx].plcp;
  1228. D_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1229. le16_to_cpu(txpower.channel), txpower.band,
  1230. txpower.power[i].tpc.tx_gain,
  1231. txpower.power[i].tpc.dsp_atten, txpower.power[i].rate);
  1232. }
  1233. return il_send_cmd_pdu(il, C_TX_PWR_TBL,
  1234. sizeof(struct il3945_txpowertable_cmd),
  1235. &txpower);
  1236. }
  1237. /**
  1238. * il3945_hw_reg_set_new_power - Configures power tables at new levels
  1239. * @ch_info: Channel to update. Uses power_info.requested_power.
  1240. *
  1241. * Replace requested_power and base_power_idx ch_info fields for
  1242. * one channel.
  1243. *
  1244. * Called if user or spectrum management changes power preferences.
  1245. * Takes into account h/w and modulation limitations (clip power).
  1246. *
  1247. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1248. *
  1249. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1250. * properly fill out the scan powers, and actual h/w gain settings,
  1251. * and send changes to NIC
  1252. */
  1253. static int
  1254. il3945_hw_reg_set_new_power(struct il_priv *il, struct il_channel_info *ch_info)
  1255. {
  1256. struct il3945_channel_power_info *power_info;
  1257. int power_changed = 0;
  1258. int i;
  1259. const s8 *clip_pwrs;
  1260. int power;
  1261. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1262. clip_pwrs = il->_3945.clip_groups[ch_info->group_idx].clip_powers;
  1263. /* Get this channel's rate-to-current-power settings table */
  1264. power_info = ch_info->power_info;
  1265. /* update OFDM Txpower settings */
  1266. for (i = RATE_6M_IDX_TBL; i <= RATE_54M_IDX_TBL; i++, ++power_info) {
  1267. int delta_idx;
  1268. /* limit new power to be no more than h/w capability */
  1269. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1270. if (power == power_info->requested_power)
  1271. continue;
  1272. /* find difference between old and new requested powers,
  1273. * update base (non-temp-compensated) power idx */
  1274. delta_idx = (power - power_info->requested_power) * 2;
  1275. power_info->base_power_idx -= delta_idx;
  1276. /* save new requested power value */
  1277. power_info->requested_power = power;
  1278. power_changed = 1;
  1279. }
  1280. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1281. * ... all CCK power settings for a given channel are the *same*. */
  1282. if (power_changed) {
  1283. power =
  1284. ch_info->power_info[RATE_12M_IDX_TBL].requested_power +
  1285. IL_CCK_FROM_OFDM_POWER_DIFF;
  1286. /* do all CCK rates' il3945_channel_power_info structures */
  1287. for (i = RATE_1M_IDX_TBL; i <= RATE_11M_IDX_TBL; i++) {
  1288. power_info->requested_power = power;
  1289. power_info->base_power_idx =
  1290. ch_info->power_info[RATE_12M_IDX_TBL].
  1291. base_power_idx + IL_CCK_FROM_OFDM_IDX_DIFF;
  1292. ++power_info;
  1293. }
  1294. }
  1295. return 0;
  1296. }
  1297. /**
  1298. * il3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1299. *
  1300. * NOTE: Returned power limit may be less (but not more) than requested,
  1301. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1302. * (no consideration for h/w clipping limitations).
  1303. */
  1304. static int
  1305. il3945_hw_reg_get_ch_txpower_limit(struct il_channel_info *ch_info)
  1306. {
  1307. s8 max_power;
  1308. #if 0
  1309. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1310. if (ch_info->tgd_data.max_power != 0)
  1311. max_power =
  1312. min(ch_info->tgd_data.max_power,
  1313. ch_info->eeprom.max_power_avg);
  1314. /* else just use EEPROM limits */
  1315. else
  1316. #endif
  1317. max_power = ch_info->eeprom.max_power_avg;
  1318. return min(max_power, ch_info->max_power_avg);
  1319. }
  1320. /**
  1321. * il3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1322. *
  1323. * Compensate txpower settings of *all* channels for temperature.
  1324. * This only accounts for the difference between current temperature
  1325. * and the factory calibration temperatures, and bases the new settings
  1326. * on the channel's base_power_idx.
  1327. *
  1328. * If RxOn is "associated", this sends the new Txpower to NIC!
  1329. */
  1330. static int
  1331. il3945_hw_reg_comp_txpower_temp(struct il_priv *il)
  1332. {
  1333. struct il_channel_info *ch_info = NULL;
  1334. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1335. int delta_idx;
  1336. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1337. u8 a_band;
  1338. u8 rate_idx;
  1339. u8 scan_tbl_idx;
  1340. u8 i;
  1341. int ref_temp;
  1342. int temperature = il->temperature;
  1343. if (il->disable_tx_power_cal || test_bit(S_SCANNING, &il->status)) {
  1344. /* do not perform tx power calibration */
  1345. return 0;
  1346. }
  1347. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1348. for (i = 0; i < il->channel_count; i++) {
  1349. ch_info = &il->channel_info[i];
  1350. a_band = il_is_channel_a_band(ch_info);
  1351. /* Get this chnlgrp's factory calibration temperature */
  1352. ref_temp = (s16) eeprom->groups[ch_info->group_idx].temperature;
  1353. /* get power idx adjustment based on current and factory
  1354. * temps */
  1355. delta_idx =
  1356. il3945_hw_reg_adjust_power_by_temp(temperature, ref_temp);
  1357. /* set tx power value for all rates, OFDM and CCK */
  1358. for (rate_idx = 0; rate_idx < RATE_COUNT_3945; rate_idx++) {
  1359. int power_idx =
  1360. ch_info->power_info[rate_idx].base_power_idx;
  1361. /* temperature compensate */
  1362. power_idx += delta_idx;
  1363. /* stay within table range */
  1364. power_idx = il3945_hw_reg_fix_power_idx(power_idx);
  1365. ch_info->power_info[rate_idx].power_table_idx =
  1366. (u8) power_idx;
  1367. ch_info->power_info[rate_idx].tpc =
  1368. power_gain_table[a_band][power_idx];
  1369. }
  1370. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1371. clip_pwrs =
  1372. il->_3945.clip_groups[ch_info->group_idx].clip_powers;
  1373. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1374. for (scan_tbl_idx = 0; scan_tbl_idx < IL_NUM_SCAN_RATES;
  1375. scan_tbl_idx++) {
  1376. s32 actual_idx =
  1377. (scan_tbl_idx ==
  1378. 0) ? RATE_1M_IDX_TBL : RATE_6M_IDX_TBL;
  1379. il3945_hw_reg_set_scan_power(il, scan_tbl_idx,
  1380. actual_idx, clip_pwrs,
  1381. ch_info, a_band);
  1382. }
  1383. }
  1384. /* send Txpower command for current channel to ucode */
  1385. return il->ops->send_tx_power(il);
  1386. }
  1387. int
  1388. il3945_hw_reg_set_txpower(struct il_priv *il, s8 power)
  1389. {
  1390. struct il_channel_info *ch_info;
  1391. s8 max_power;
  1392. u8 a_band;
  1393. u8 i;
  1394. if (il->tx_power_user_lmt == power) {
  1395. D_POWER("Requested Tx power same as current " "limit: %ddBm.\n",
  1396. power);
  1397. return 0;
  1398. }
  1399. D_POWER("Setting upper limit clamp to %ddBm.\n", power);
  1400. il->tx_power_user_lmt = power;
  1401. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1402. for (i = 0; i < il->channel_count; i++) {
  1403. ch_info = &il->channel_info[i];
  1404. a_band = il_is_channel_a_band(ch_info);
  1405. /* find minimum power of all user and regulatory constraints
  1406. * (does not consider h/w clipping limitations) */
  1407. max_power = il3945_hw_reg_get_ch_txpower_limit(ch_info);
  1408. max_power = min(power, max_power);
  1409. if (max_power != ch_info->curr_txpow) {
  1410. ch_info->curr_txpow = max_power;
  1411. /* this considers the h/w clipping limitations */
  1412. il3945_hw_reg_set_new_power(il, ch_info);
  1413. }
  1414. }
  1415. /* update txpower settings for all channels,
  1416. * send to NIC if associated. */
  1417. il3945_is_temp_calib_needed(il);
  1418. il3945_hw_reg_comp_txpower_temp(il);
  1419. return 0;
  1420. }
  1421. static int
  1422. il3945_send_rxon_assoc(struct il_priv *il)
  1423. {
  1424. int rc = 0;
  1425. struct il_rx_pkt *pkt;
  1426. struct il3945_rxon_assoc_cmd rxon_assoc;
  1427. struct il_host_cmd cmd = {
  1428. .id = C_RXON_ASSOC,
  1429. .len = sizeof(rxon_assoc),
  1430. .flags = CMD_WANT_SKB,
  1431. .data = &rxon_assoc,
  1432. };
  1433. const struct il_rxon_cmd *rxon1 = &il->staging;
  1434. const struct il_rxon_cmd *rxon2 = &il->active;
  1435. if (rxon1->flags == rxon2->flags &&
  1436. rxon1->filter_flags == rxon2->filter_flags &&
  1437. rxon1->cck_basic_rates == rxon2->cck_basic_rates &&
  1438. rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates) {
  1439. D_INFO("Using current RXON_ASSOC. Not resending.\n");
  1440. return 0;
  1441. }
  1442. rxon_assoc.flags = il->staging.flags;
  1443. rxon_assoc.filter_flags = il->staging.filter_flags;
  1444. rxon_assoc.ofdm_basic_rates = il->staging.ofdm_basic_rates;
  1445. rxon_assoc.cck_basic_rates = il->staging.cck_basic_rates;
  1446. rxon_assoc.reserved = 0;
  1447. rc = il_send_cmd_sync(il, &cmd);
  1448. if (rc)
  1449. return rc;
  1450. pkt = (struct il_rx_pkt *)cmd.reply_page;
  1451. if (pkt->hdr.flags & IL_CMD_FAILED_MSK) {
  1452. IL_ERR("Bad return from C_RXON_ASSOC command\n");
  1453. rc = -EIO;
  1454. }
  1455. il_free_pages(il, cmd.reply_page);
  1456. return rc;
  1457. }
  1458. /**
  1459. * il3945_commit_rxon - commit staging_rxon to hardware
  1460. *
  1461. * The RXON command in staging_rxon is committed to the hardware and
  1462. * the active_rxon structure is updated with the new data. This
  1463. * function correctly transitions out of the RXON_ASSOC_MSK state if
  1464. * a HW tune is required based on the RXON structure changes.
  1465. */
  1466. int
  1467. il3945_commit_rxon(struct il_priv *il)
  1468. {
  1469. /* cast away the const for active_rxon in this function */
  1470. struct il3945_rxon_cmd *active_rxon = (void *)&il->active;
  1471. struct il3945_rxon_cmd *staging_rxon = (void *)&il->staging;
  1472. int rc = 0;
  1473. bool new_assoc = !!(staging_rxon->filter_flags & RXON_FILTER_ASSOC_MSK);
  1474. if (test_bit(S_EXIT_PENDING, &il->status))
  1475. return -EINVAL;
  1476. if (!il_is_alive(il))
  1477. return -1;
  1478. /* always get timestamp with Rx frame */
  1479. staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
  1480. /* select antenna */
  1481. staging_rxon->flags &= ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  1482. staging_rxon->flags |= il3945_get_antenna_flags(il);
  1483. rc = il_check_rxon_cmd(il);
  1484. if (rc) {
  1485. IL_ERR("Invalid RXON configuration. Not committing.\n");
  1486. return -EINVAL;
  1487. }
  1488. /* If we don't need to send a full RXON, we can use
  1489. * il3945_rxon_assoc_cmd which is used to reconfigure filter
  1490. * and other flags for the current radio configuration. */
  1491. if (!il_full_rxon_required(il)) {
  1492. rc = il_send_rxon_assoc(il);
  1493. if (rc) {
  1494. IL_ERR("Error setting RXON_ASSOC "
  1495. "configuration (%d).\n", rc);
  1496. return rc;
  1497. }
  1498. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1499. /*
  1500. * We do not commit tx power settings while channel changing,
  1501. * do it now if tx power changed.
  1502. */
  1503. il_set_tx_power(il, il->tx_power_next, false);
  1504. return 0;
  1505. }
  1506. /* If we are currently associated and the new config requires
  1507. * an RXON_ASSOC and the new config wants the associated mask enabled,
  1508. * we must clear the associated from the active configuration
  1509. * before we apply the new config */
  1510. if (il_is_associated(il) && new_assoc) {
  1511. D_INFO("Toggling associated bit on current RXON\n");
  1512. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1513. /*
  1514. * reserved4 and 5 could have been filled by the iwlcore code.
  1515. * Let's clear them before pushing to the 3945.
  1516. */
  1517. active_rxon->reserved4 = 0;
  1518. active_rxon->reserved5 = 0;
  1519. rc = il_send_cmd_pdu(il, C_RXON, sizeof(struct il3945_rxon_cmd),
  1520. &il->active);
  1521. /* If the mask clearing failed then we set
  1522. * active_rxon back to what it was previously */
  1523. if (rc) {
  1524. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  1525. IL_ERR("Error clearing ASSOC_MSK on current "
  1526. "configuration (%d).\n", rc);
  1527. return rc;
  1528. }
  1529. il_clear_ucode_stations(il);
  1530. il_restore_stations(il);
  1531. }
  1532. D_INFO("Sending RXON\n" "* with%s RXON_FILTER_ASSOC_MSK\n"
  1533. "* channel = %d\n" "* bssid = %pM\n", (new_assoc ? "" : "out"),
  1534. le16_to_cpu(staging_rxon->channel), staging_rxon->bssid_addr);
  1535. /*
  1536. * reserved4 and 5 could have been filled by the iwlcore code.
  1537. * Let's clear them before pushing to the 3945.
  1538. */
  1539. staging_rxon->reserved4 = 0;
  1540. staging_rxon->reserved5 = 0;
  1541. il_set_rxon_hwcrypto(il, !il3945_mod_params.sw_crypto);
  1542. /* Apply the new configuration */
  1543. rc = il_send_cmd_pdu(il, C_RXON, sizeof(struct il3945_rxon_cmd),
  1544. staging_rxon);
  1545. if (rc) {
  1546. IL_ERR("Error setting new configuration (%d).\n", rc);
  1547. return rc;
  1548. }
  1549. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1550. if (!new_assoc) {
  1551. il_clear_ucode_stations(il);
  1552. il_restore_stations(il);
  1553. }
  1554. /* If we issue a new RXON command which required a tune then we must
  1555. * send a new TXPOWER command or we won't be able to Tx any frames */
  1556. rc = il_set_tx_power(il, il->tx_power_next, true);
  1557. if (rc) {
  1558. IL_ERR("Error setting Tx power (%d).\n", rc);
  1559. return rc;
  1560. }
  1561. /* Init the hardware's rate fallback order based on the band */
  1562. rc = il3945_init_hw_rate_table(il);
  1563. if (rc) {
  1564. IL_ERR("Error setting HW rate table: %02X\n", rc);
  1565. return -EIO;
  1566. }
  1567. return 0;
  1568. }
  1569. /**
  1570. * il3945_reg_txpower_periodic - called when time to check our temperature.
  1571. *
  1572. * -- reset periodic timer
  1573. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1574. * -- correct coeffs for temp (can reset temp timer)
  1575. * -- save this temp as "last",
  1576. * -- send new set of gain settings to NIC
  1577. * NOTE: This should continue working, even when we're not associated,
  1578. * so we can keep our internal table of scan powers current. */
  1579. void
  1580. il3945_reg_txpower_periodic(struct il_priv *il)
  1581. {
  1582. /* This will kick in the "brute force"
  1583. * il3945_hw_reg_comp_txpower_temp() below */
  1584. if (!il3945_is_temp_calib_needed(il))
  1585. goto reschedule;
  1586. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1587. * This is based *only* on current temperature,
  1588. * ignoring any previous power measurements */
  1589. il3945_hw_reg_comp_txpower_temp(il);
  1590. reschedule:
  1591. queue_delayed_work(il->workqueue, &il->_3945.thermal_periodic,
  1592. REG_RECALIB_PERIOD * HZ);
  1593. }
  1594. static void
  1595. il3945_bg_reg_txpower_periodic(struct work_struct *work)
  1596. {
  1597. struct il_priv *il = container_of(work, struct il_priv,
  1598. _3945.thermal_periodic.work);
  1599. mutex_lock(&il->mutex);
  1600. if (test_bit(S_EXIT_PENDING, &il->status) || il->txq == NULL)
  1601. goto out;
  1602. il3945_reg_txpower_periodic(il);
  1603. out:
  1604. mutex_unlock(&il->mutex);
  1605. }
  1606. /**
  1607. * il3945_hw_reg_get_ch_grp_idx - find the channel-group idx (0-4) for channel.
  1608. *
  1609. * This function is used when initializing channel-info structs.
  1610. *
  1611. * NOTE: These channel groups do *NOT* match the bands above!
  1612. * These channel groups are based on factory-tested channels;
  1613. * on A-band, EEPROM's "group frequency" entries represent the top
  1614. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1615. */
  1616. static u16
  1617. il3945_hw_reg_get_ch_grp_idx(struct il_priv *il,
  1618. const struct il_channel_info *ch_info)
  1619. {
  1620. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1621. struct il3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1622. u8 group;
  1623. u16 group_idx = 0; /* based on factory calib frequencies */
  1624. u8 grp_channel;
  1625. /* Find the group idx for the channel ... don't use idx 1(?) */
  1626. if (il_is_channel_a_band(ch_info)) {
  1627. for (group = 1; group < 5; group++) {
  1628. grp_channel = ch_grp[group].group_channel;
  1629. if (ch_info->channel <= grp_channel) {
  1630. group_idx = group;
  1631. break;
  1632. }
  1633. }
  1634. /* group 4 has a few channels *above* its factory cal freq */
  1635. if (group == 5)
  1636. group_idx = 4;
  1637. } else
  1638. group_idx = 0; /* 2.4 GHz, group 0 */
  1639. D_POWER("Chnl %d mapped to grp %d\n", ch_info->channel, group_idx);
  1640. return group_idx;
  1641. }
  1642. /**
  1643. * il3945_hw_reg_get_matched_power_idx - Interpolate to get nominal idx
  1644. *
  1645. * Interpolate to get nominal (i.e. at factory calibration temperature) idx
  1646. * into radio/DSP gain settings table for requested power.
  1647. */
  1648. static int
  1649. il3945_hw_reg_get_matched_power_idx(struct il_priv *il, s8 requested_power,
  1650. s32 setting_idx, s32 *new_idx)
  1651. {
  1652. const struct il3945_eeprom_txpower_group *chnl_grp = NULL;
  1653. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1654. s32 idx0, idx1;
  1655. s32 power = 2 * requested_power;
  1656. s32 i;
  1657. const struct il3945_eeprom_txpower_sample *samples;
  1658. s32 gains0, gains1;
  1659. s32 res;
  1660. s32 denominator;
  1661. chnl_grp = &eeprom->groups[setting_idx];
  1662. samples = chnl_grp->samples;
  1663. for (i = 0; i < 5; i++) {
  1664. if (power == samples[i].power) {
  1665. *new_idx = samples[i].gain_idx;
  1666. return 0;
  1667. }
  1668. }
  1669. if (power > samples[1].power) {
  1670. idx0 = 0;
  1671. idx1 = 1;
  1672. } else if (power > samples[2].power) {
  1673. idx0 = 1;
  1674. idx1 = 2;
  1675. } else if (power > samples[3].power) {
  1676. idx0 = 2;
  1677. idx1 = 3;
  1678. } else {
  1679. idx0 = 3;
  1680. idx1 = 4;
  1681. }
  1682. denominator = (s32) samples[idx1].power - (s32) samples[idx0].power;
  1683. if (denominator == 0)
  1684. return -EINVAL;
  1685. gains0 = (s32) samples[idx0].gain_idx * (1 << 19);
  1686. gains1 = (s32) samples[idx1].gain_idx * (1 << 19);
  1687. res =
  1688. gains0 + (gains1 - gains0) * ((s32) power -
  1689. (s32) samples[idx0].power) /
  1690. denominator + (1 << 18);
  1691. *new_idx = res >> 19;
  1692. return 0;
  1693. }
  1694. static void
  1695. il3945_hw_reg_init_channel_groups(struct il_priv *il)
  1696. {
  1697. u32 i;
  1698. s32 rate_idx;
  1699. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1700. const struct il3945_eeprom_txpower_group *group;
  1701. D_POWER("Initializing factory calib info from EEPROM\n");
  1702. for (i = 0; i < IL_NUM_TX_CALIB_GROUPS; i++) {
  1703. s8 *clip_pwrs; /* table of power levels for each rate */
  1704. s8 satur_pwr; /* saturation power for each chnl group */
  1705. group = &eeprom->groups[i];
  1706. /* sanity check on factory saturation power value */
  1707. if (group->saturation_power < 40) {
  1708. IL_WARN("Error: saturation power is %d, "
  1709. "less than minimum expected 40\n",
  1710. group->saturation_power);
  1711. return;
  1712. }
  1713. /*
  1714. * Derive requested power levels for each rate, based on
  1715. * hardware capabilities (saturation power for band).
  1716. * Basic value is 3dB down from saturation, with further
  1717. * power reductions for highest 3 data rates. These
  1718. * backoffs provide headroom for high rate modulation
  1719. * power peaks, without too much distortion (clipping).
  1720. */
  1721. /* we'll fill in this array with h/w max power levels */
  1722. clip_pwrs = (s8 *) il->_3945.clip_groups[i].clip_powers;
  1723. /* divide factory saturation power by 2 to find -3dB level */
  1724. satur_pwr = (s8) (group->saturation_power >> 1);
  1725. /* fill in channel group's nominal powers for each rate */
  1726. for (rate_idx = 0; rate_idx < RATE_COUNT_3945;
  1727. rate_idx++, clip_pwrs++) {
  1728. switch (rate_idx) {
  1729. case RATE_36M_IDX_TBL:
  1730. if (i == 0) /* B/G */
  1731. *clip_pwrs = satur_pwr;
  1732. else /* A */
  1733. *clip_pwrs = satur_pwr - 5;
  1734. break;
  1735. case RATE_48M_IDX_TBL:
  1736. if (i == 0)
  1737. *clip_pwrs = satur_pwr - 7;
  1738. else
  1739. *clip_pwrs = satur_pwr - 10;
  1740. break;
  1741. case RATE_54M_IDX_TBL:
  1742. if (i == 0)
  1743. *clip_pwrs = satur_pwr - 9;
  1744. else
  1745. *clip_pwrs = satur_pwr - 12;
  1746. break;
  1747. default:
  1748. *clip_pwrs = satur_pwr;
  1749. break;
  1750. }
  1751. }
  1752. }
  1753. }
  1754. /**
  1755. * il3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1756. *
  1757. * Second pass (during init) to set up il->channel_info
  1758. *
  1759. * Set up Tx-power settings in our channel info database for each VALID
  1760. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1761. * and current temperature.
  1762. *
  1763. * Since this is based on current temperature (at init time), these values may
  1764. * not be valid for very long, but it gives us a starting/default point,
  1765. * and allows us to active (i.e. using Tx) scan.
  1766. *
  1767. * This does *not* write values to NIC, just sets up our internal table.
  1768. */
  1769. int
  1770. il3945_txpower_set_from_eeprom(struct il_priv *il)
  1771. {
  1772. struct il_channel_info *ch_info = NULL;
  1773. struct il3945_channel_power_info *pwr_info;
  1774. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1775. int delta_idx;
  1776. u8 rate_idx;
  1777. u8 scan_tbl_idx;
  1778. const s8 *clip_pwrs; /* array of power levels for each rate */
  1779. u8 gain, dsp_atten;
  1780. s8 power;
  1781. u8 pwr_idx, base_pwr_idx, a_band;
  1782. u8 i;
  1783. int temperature;
  1784. /* save temperature reference,
  1785. * so we can determine next time to calibrate */
  1786. temperature = il3945_hw_reg_txpower_get_temperature(il);
  1787. il->last_temperature = temperature;
  1788. il3945_hw_reg_init_channel_groups(il);
  1789. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1790. for (i = 0, ch_info = il->channel_info; i < il->channel_count;
  1791. i++, ch_info++) {
  1792. a_band = il_is_channel_a_band(ch_info);
  1793. if (!il_is_channel_valid(ch_info))
  1794. continue;
  1795. /* find this channel's channel group (*not* "band") idx */
  1796. ch_info->group_idx = il3945_hw_reg_get_ch_grp_idx(il, ch_info);
  1797. /* Get this chnlgrp's rate->max/clip-powers table */
  1798. clip_pwrs =
  1799. il->_3945.clip_groups[ch_info->group_idx].clip_powers;
  1800. /* calculate power idx *adjustment* value according to
  1801. * diff between current temperature and factory temperature */
  1802. delta_idx =
  1803. il3945_hw_reg_adjust_power_by_temp(temperature,
  1804. eeprom->groups[ch_info->
  1805. group_idx].
  1806. temperature);
  1807. D_POWER("Delta idx for channel %d: %d [%d]\n", ch_info->channel,
  1808. delta_idx, temperature + IL_TEMP_CONVERT);
  1809. /* set tx power value for all OFDM rates */
  1810. for (rate_idx = 0; rate_idx < IL_OFDM_RATES; rate_idx++) {
  1811. s32 uninitialized_var(power_idx);
  1812. int rc;
  1813. /* use channel group's clip-power table,
  1814. * but don't exceed channel's max power */
  1815. s8 pwr = min(ch_info->max_power_avg,
  1816. clip_pwrs[rate_idx]);
  1817. pwr_info = &ch_info->power_info[rate_idx];
  1818. /* get base (i.e. at factory-measured temperature)
  1819. * power table idx for this rate's power */
  1820. rc = il3945_hw_reg_get_matched_power_idx(il, pwr,
  1821. ch_info->
  1822. group_idx,
  1823. &power_idx);
  1824. if (rc) {
  1825. IL_ERR("Invalid power idx\n");
  1826. return rc;
  1827. }
  1828. pwr_info->base_power_idx = (u8) power_idx;
  1829. /* temperature compensate */
  1830. power_idx += delta_idx;
  1831. /* stay within range of gain table */
  1832. power_idx = il3945_hw_reg_fix_power_idx(power_idx);
  1833. /* fill 1 OFDM rate's il3945_channel_power_info struct */
  1834. pwr_info->requested_power = pwr;
  1835. pwr_info->power_table_idx = (u8) power_idx;
  1836. pwr_info->tpc.tx_gain =
  1837. power_gain_table[a_band][power_idx].tx_gain;
  1838. pwr_info->tpc.dsp_atten =
  1839. power_gain_table[a_band][power_idx].dsp_atten;
  1840. }
  1841. /* set tx power for CCK rates, based on OFDM 12 Mbit settings */
  1842. pwr_info = &ch_info->power_info[RATE_12M_IDX_TBL];
  1843. power = pwr_info->requested_power + IL_CCK_FROM_OFDM_POWER_DIFF;
  1844. pwr_idx = pwr_info->power_table_idx + IL_CCK_FROM_OFDM_IDX_DIFF;
  1845. base_pwr_idx =
  1846. pwr_info->base_power_idx + IL_CCK_FROM_OFDM_IDX_DIFF;
  1847. /* stay within table range */
  1848. pwr_idx = il3945_hw_reg_fix_power_idx(pwr_idx);
  1849. gain = power_gain_table[a_band][pwr_idx].tx_gain;
  1850. dsp_atten = power_gain_table[a_band][pwr_idx].dsp_atten;
  1851. /* fill each CCK rate's il3945_channel_power_info structure
  1852. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1853. * NOTE: CCK rates start at end of OFDM rates! */
  1854. for (rate_idx = 0; rate_idx < IL_CCK_RATES; rate_idx++) {
  1855. pwr_info =
  1856. &ch_info->power_info[rate_idx + IL_OFDM_RATES];
  1857. pwr_info->requested_power = power;
  1858. pwr_info->power_table_idx = pwr_idx;
  1859. pwr_info->base_power_idx = base_pwr_idx;
  1860. pwr_info->tpc.tx_gain = gain;
  1861. pwr_info->tpc.dsp_atten = dsp_atten;
  1862. }
  1863. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1864. for (scan_tbl_idx = 0; scan_tbl_idx < IL_NUM_SCAN_RATES;
  1865. scan_tbl_idx++) {
  1866. s32 actual_idx =
  1867. (scan_tbl_idx ==
  1868. 0) ? RATE_1M_IDX_TBL : RATE_6M_IDX_TBL;
  1869. il3945_hw_reg_set_scan_power(il, scan_tbl_idx,
  1870. actual_idx, clip_pwrs,
  1871. ch_info, a_band);
  1872. }
  1873. }
  1874. return 0;
  1875. }
  1876. int
  1877. il3945_hw_rxq_stop(struct il_priv *il)
  1878. {
  1879. int ret;
  1880. _il_wr(il, FH39_RCSR_CONFIG(0), 0);
  1881. ret = _il_poll_bit(il, FH39_RSSR_STATUS,
  1882. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
  1883. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
  1884. 1000);
  1885. if (ret < 0)
  1886. IL_ERR("Can't stop Rx DMA.\n");
  1887. return 0;
  1888. }
  1889. int
  1890. il3945_hw_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq)
  1891. {
  1892. int txq_id = txq->q.id;
  1893. struct il3945_shared *shared_data = il->_3945.shared_virt;
  1894. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32) txq->q.dma_addr);
  1895. il_wr(il, FH39_CBCC_CTRL(txq_id), 0);
  1896. il_wr(il, FH39_CBCC_BASE(txq_id), 0);
  1897. il_wr(il, FH39_TCSR_CONFIG(txq_id),
  1898. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  1899. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  1900. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  1901. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  1902. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  1903. /* fake read to flush all prev. writes */
  1904. _il_rd(il, FH39_TSSR_CBB_BASE);
  1905. return 0;
  1906. }
  1907. /*
  1908. * HCMD utils
  1909. */
  1910. static u16
  1911. il3945_get_hcmd_size(u8 cmd_id, u16 len)
  1912. {
  1913. switch (cmd_id) {
  1914. case C_RXON:
  1915. return sizeof(struct il3945_rxon_cmd);
  1916. case C_POWER_TBL:
  1917. return sizeof(struct il3945_powertable_cmd);
  1918. default:
  1919. return len;
  1920. }
  1921. }
  1922. static u16
  1923. il3945_build_addsta_hcmd(const struct il_addsta_cmd *cmd, u8 * data)
  1924. {
  1925. struct il3945_addsta_cmd *addsta = (struct il3945_addsta_cmd *)data;
  1926. addsta->mode = cmd->mode;
  1927. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1928. memcpy(&addsta->key, &cmd->key, sizeof(struct il4965_keyinfo));
  1929. addsta->station_flags = cmd->station_flags;
  1930. addsta->station_flags_msk = cmd->station_flags_msk;
  1931. addsta->tid_disable_tx = cpu_to_le16(0);
  1932. addsta->rate_n_flags = cmd->rate_n_flags;
  1933. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1934. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1935. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1936. return (u16) sizeof(struct il3945_addsta_cmd);
  1937. }
  1938. static int
  1939. il3945_add_bssid_station(struct il_priv *il, const u8 * addr, u8 * sta_id_r)
  1940. {
  1941. int ret;
  1942. u8 sta_id;
  1943. unsigned long flags;
  1944. if (sta_id_r)
  1945. *sta_id_r = IL_INVALID_STATION;
  1946. ret = il_add_station_common(il, addr, 0, NULL, &sta_id);
  1947. if (ret) {
  1948. IL_ERR("Unable to add station %pM\n", addr);
  1949. return ret;
  1950. }
  1951. if (sta_id_r)
  1952. *sta_id_r = sta_id;
  1953. spin_lock_irqsave(&il->sta_lock, flags);
  1954. il->stations[sta_id].used |= IL_STA_LOCAL;
  1955. spin_unlock_irqrestore(&il->sta_lock, flags);
  1956. return 0;
  1957. }
  1958. static int
  1959. il3945_manage_ibss_station(struct il_priv *il, struct ieee80211_vif *vif,
  1960. bool add)
  1961. {
  1962. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  1963. int ret;
  1964. if (add) {
  1965. ret =
  1966. il3945_add_bssid_station(il, vif->bss_conf.bssid,
  1967. &vif_priv->ibss_bssid_sta_id);
  1968. if (ret)
  1969. return ret;
  1970. il3945_sync_sta(il, vif_priv->ibss_bssid_sta_id,
  1971. (il->band ==
  1972. IEEE80211_BAND_5GHZ) ? RATE_6M_PLCP :
  1973. RATE_1M_PLCP);
  1974. il3945_rate_scale_init(il->hw, vif_priv->ibss_bssid_sta_id);
  1975. return 0;
  1976. }
  1977. return il_remove_station(il, vif_priv->ibss_bssid_sta_id,
  1978. vif->bss_conf.bssid);
  1979. }
  1980. /**
  1981. * il3945_init_hw_rate_table - Initialize the hardware rate fallback table
  1982. */
  1983. int
  1984. il3945_init_hw_rate_table(struct il_priv *il)
  1985. {
  1986. int rc, i, idx, prev_idx;
  1987. struct il3945_rate_scaling_cmd rate_cmd = {
  1988. .reserved = {0, 0, 0},
  1989. };
  1990. struct il3945_rate_scaling_info *table = rate_cmd.table;
  1991. for (i = 0; i < ARRAY_SIZE(il3945_rates); i++) {
  1992. idx = il3945_rates[i].table_rs_idx;
  1993. table[idx].rate_n_flags = cpu_to_le16(il3945_rates[i].plcp);
  1994. table[idx].try_cnt = il->retry_rate;
  1995. prev_idx = il3945_get_prev_ieee_rate(i);
  1996. table[idx].next_rate_idx = il3945_rates[prev_idx].table_rs_idx;
  1997. }
  1998. switch (il->band) {
  1999. case IEEE80211_BAND_5GHZ:
  2000. D_RATE("Select A mode rate scale\n");
  2001. /* If one of the following CCK rates is used,
  2002. * have it fall back to the 6M OFDM rate */
  2003. for (i = RATE_1M_IDX_TBL; i <= RATE_11M_IDX_TBL; i++)
  2004. table[i].next_rate_idx =
  2005. il3945_rates[IL_FIRST_OFDM_RATE].table_rs_idx;
  2006. /* Don't fall back to CCK rates */
  2007. table[RATE_12M_IDX_TBL].next_rate_idx = RATE_9M_IDX_TBL;
  2008. /* Don't drop out of OFDM rates */
  2009. table[RATE_6M_IDX_TBL].next_rate_idx =
  2010. il3945_rates[IL_FIRST_OFDM_RATE].table_rs_idx;
  2011. break;
  2012. case IEEE80211_BAND_2GHZ:
  2013. D_RATE("Select B/G mode rate scale\n");
  2014. /* If an OFDM rate is used, have it fall back to the
  2015. * 1M CCK rates */
  2016. if (!(il->_3945.sta_supp_rates & IL_OFDM_RATES_MASK) &&
  2017. il_is_associated(il)) {
  2018. idx = IL_FIRST_CCK_RATE;
  2019. for (i = RATE_6M_IDX_TBL; i <= RATE_54M_IDX_TBL; i++)
  2020. table[i].next_rate_idx =
  2021. il3945_rates[idx].table_rs_idx;
  2022. idx = RATE_11M_IDX_TBL;
  2023. /* CCK shouldn't fall back to OFDM... */
  2024. table[idx].next_rate_idx = RATE_5M_IDX_TBL;
  2025. }
  2026. break;
  2027. default:
  2028. WARN_ON(1);
  2029. break;
  2030. }
  2031. /* Update the rate scaling for control frame Tx */
  2032. rate_cmd.table_id = 0;
  2033. rc = il_send_cmd_pdu(il, C_RATE_SCALE, sizeof(rate_cmd), &rate_cmd);
  2034. if (rc)
  2035. return rc;
  2036. /* Update the rate scaling for data frame Tx */
  2037. rate_cmd.table_id = 1;
  2038. return il_send_cmd_pdu(il, C_RATE_SCALE, sizeof(rate_cmd), &rate_cmd);
  2039. }
  2040. /* Called when initializing driver */
  2041. int
  2042. il3945_hw_set_hw_params(struct il_priv *il)
  2043. {
  2044. memset((void *)&il->hw_params, 0, sizeof(struct il_hw_params));
  2045. il->_3945.shared_virt =
  2046. dma_alloc_coherent(&il->pci_dev->dev, sizeof(struct il3945_shared),
  2047. &il->_3945.shared_phys, GFP_KERNEL);
  2048. if (!il->_3945.shared_virt) {
  2049. IL_ERR("failed to allocate pci memory\n");
  2050. return -ENOMEM;
  2051. }
  2052. il->hw_params.bcast_id = IL3945_BROADCAST_ID;
  2053. /* Assign number of Usable TX queues */
  2054. il->hw_params.max_txq_num = il->cfg->num_of_queues;
  2055. il->hw_params.tfd_size = sizeof(struct il3945_tfd);
  2056. il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_3K);
  2057. il->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2058. il->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2059. il->hw_params.max_stations = IL3945_STATION_COUNT;
  2060. il->sta_key_max_num = STA_KEY_MAX_NUM;
  2061. il->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2062. il->hw_params.max_beacon_itrvl = IL39_MAX_UCODE_BEACON_INTERVAL;
  2063. il->hw_params.beacon_time_tsf_bits = IL3945_EXT_BEACON_TIME_POS;
  2064. return 0;
  2065. }
  2066. unsigned int
  2067. il3945_hw_get_beacon_cmd(struct il_priv *il, struct il3945_frame *frame,
  2068. u8 rate)
  2069. {
  2070. struct il3945_tx_beacon_cmd *tx_beacon_cmd;
  2071. unsigned int frame_size;
  2072. tx_beacon_cmd = (struct il3945_tx_beacon_cmd *)&frame->u;
  2073. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2074. tx_beacon_cmd->tx.sta_id = il->hw_params.bcast_id;
  2075. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2076. frame_size =
  2077. il3945_fill_beacon_frame(il, tx_beacon_cmd->frame,
  2078. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2079. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2080. tx_beacon_cmd->tx.len = cpu_to_le16((u16) frame_size);
  2081. tx_beacon_cmd->tx.rate = rate;
  2082. tx_beacon_cmd->tx.tx_flags =
  2083. (TX_CMD_FLG_SEQ_CTL_MSK | TX_CMD_FLG_TSF_MSK);
  2084. /* supp_rates[0] == OFDM start at IL_FIRST_OFDM_RATE */
  2085. tx_beacon_cmd->tx.supp_rates[0] =
  2086. (IL_OFDM_BASIC_RATES_MASK >> IL_FIRST_OFDM_RATE) & 0xFF;
  2087. tx_beacon_cmd->tx.supp_rates[1] = (IL_CCK_BASIC_RATES_MASK & 0xF);
  2088. return sizeof(struct il3945_tx_beacon_cmd) + frame_size;
  2089. }
  2090. void
  2091. il3945_hw_handler_setup(struct il_priv *il)
  2092. {
  2093. il->handlers[C_TX] = il3945_hdl_tx;
  2094. il->handlers[N_3945_RX] = il3945_hdl_rx;
  2095. }
  2096. void
  2097. il3945_hw_setup_deferred_work(struct il_priv *il)
  2098. {
  2099. INIT_DELAYED_WORK(&il->_3945.thermal_periodic,
  2100. il3945_bg_reg_txpower_periodic);
  2101. }
  2102. void
  2103. il3945_hw_cancel_deferred_work(struct il_priv *il)
  2104. {
  2105. cancel_delayed_work(&il->_3945.thermal_periodic);
  2106. }
  2107. /* check contents of special bootstrap uCode SRAM */
  2108. static int
  2109. il3945_verify_bsm(struct il_priv *il)
  2110. {
  2111. __le32 *image = il->ucode_boot.v_addr;
  2112. u32 len = il->ucode_boot.len;
  2113. u32 reg;
  2114. u32 val;
  2115. D_INFO("Begin verify bsm\n");
  2116. /* verify BSM SRAM contents */
  2117. val = il_rd_prph(il, BSM_WR_DWCOUNT_REG);
  2118. for (reg = BSM_SRAM_LOWER_BOUND; reg < BSM_SRAM_LOWER_BOUND + len;
  2119. reg += sizeof(u32), image++) {
  2120. val = il_rd_prph(il, reg);
  2121. if (val != le32_to_cpu(*image)) {
  2122. IL_ERR("BSM uCode verification failed at "
  2123. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2124. BSM_SRAM_LOWER_BOUND, reg - BSM_SRAM_LOWER_BOUND,
  2125. len, val, le32_to_cpu(*image));
  2126. return -EIO;
  2127. }
  2128. }
  2129. D_INFO("BSM bootstrap uCode image OK\n");
  2130. return 0;
  2131. }
  2132. /******************************************************************************
  2133. *
  2134. * EEPROM related functions
  2135. *
  2136. ******************************************************************************/
  2137. /*
  2138. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2139. * embedded controller) as EEPROM reader; each read is a series of pulses
  2140. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2141. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2142. * simply claims ownership, which should be safe when this function is called
  2143. * (i.e. before loading uCode!).
  2144. */
  2145. static int
  2146. il3945_eeprom_acquire_semaphore(struct il_priv *il)
  2147. {
  2148. _il_clear_bit(il, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2149. return 0;
  2150. }
  2151. static void
  2152. il3945_eeprom_release_semaphore(struct il_priv *il)
  2153. {
  2154. return;
  2155. }
  2156. /**
  2157. * il3945_load_bsm - Load bootstrap instructions
  2158. *
  2159. * BSM operation:
  2160. *
  2161. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2162. * in special SRAM that does not power down during RFKILL. When powering back
  2163. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2164. * the bootstrap program into the on-board processor, and starts it.
  2165. *
  2166. * The bootstrap program loads (via DMA) instructions and data for a new
  2167. * program from host DRAM locations indicated by the host driver in the
  2168. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2169. * automatically.
  2170. *
  2171. * When initializing the NIC, the host driver points the BSM to the
  2172. * "initialize" uCode image. This uCode sets up some internal data, then
  2173. * notifies host via "initialize alive" that it is complete.
  2174. *
  2175. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2176. * normal runtime uCode instructions and a backup uCode data cache buffer
  2177. * (filled initially with starting data values for the on-board processor),
  2178. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2179. * which begins normal operation.
  2180. *
  2181. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2182. * the backup data cache in DRAM before SRAM is powered down.
  2183. *
  2184. * When powering back up, the BSM loads the bootstrap program. This reloads
  2185. * the runtime uCode instructions and the backup data cache into SRAM,
  2186. * and re-launches the runtime uCode from where it left off.
  2187. */
  2188. static int
  2189. il3945_load_bsm(struct il_priv *il)
  2190. {
  2191. __le32 *image = il->ucode_boot.v_addr;
  2192. u32 len = il->ucode_boot.len;
  2193. dma_addr_t pinst;
  2194. dma_addr_t pdata;
  2195. u32 inst_len;
  2196. u32 data_len;
  2197. int rc;
  2198. int i;
  2199. u32 done;
  2200. u32 reg_offset;
  2201. D_INFO("Begin load bsm\n");
  2202. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2203. if (len > IL39_MAX_BSM_SIZE)
  2204. return -EINVAL;
  2205. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2206. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2207. * NOTE: il3945_initialize_alive_start() will replace these values,
  2208. * after the "initialize" uCode has run, to point to
  2209. * runtime/protocol instructions and backup data cache. */
  2210. pinst = il->ucode_init.p_addr;
  2211. pdata = il->ucode_init_data.p_addr;
  2212. inst_len = il->ucode_init.len;
  2213. data_len = il->ucode_init_data.len;
  2214. il_wr_prph(il, BSM_DRAM_INST_PTR_REG, pinst);
  2215. il_wr_prph(il, BSM_DRAM_DATA_PTR_REG, pdata);
  2216. il_wr_prph(il, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2217. il_wr_prph(il, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2218. /* Fill BSM memory with bootstrap instructions */
  2219. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2220. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2221. reg_offset += sizeof(u32), image++)
  2222. _il_wr_prph(il, reg_offset, le32_to_cpu(*image));
  2223. rc = il3945_verify_bsm(il);
  2224. if (rc)
  2225. return rc;
  2226. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2227. il_wr_prph(il, BSM_WR_MEM_SRC_REG, 0x0);
  2228. il_wr_prph(il, BSM_WR_MEM_DST_REG, IL39_RTC_INST_LOWER_BOUND);
  2229. il_wr_prph(il, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2230. /* Load bootstrap code into instruction SRAM now,
  2231. * to prepare to load "initialize" uCode */
  2232. il_wr_prph(il, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
  2233. /* Wait for load of bootstrap uCode to finish */
  2234. for (i = 0; i < 100; i++) {
  2235. done = il_rd_prph(il, BSM_WR_CTRL_REG);
  2236. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2237. break;
  2238. udelay(10);
  2239. }
  2240. if (i < 100)
  2241. D_INFO("BSM write complete, poll %d iterations\n", i);
  2242. else {
  2243. IL_ERR("BSM write did not complete!\n");
  2244. return -EIO;
  2245. }
  2246. /* Enable future boot loads whenever power management unit triggers it
  2247. * (e.g. when powering back up after power-save shutdown) */
  2248. il_wr_prph(il, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
  2249. return 0;
  2250. }
  2251. const struct il_ops il3945_ops = {
  2252. .txq_attach_buf_to_tfd = il3945_hw_txq_attach_buf_to_tfd,
  2253. .txq_free_tfd = il3945_hw_txq_free_tfd,
  2254. .txq_init = il3945_hw_tx_queue_init,
  2255. .load_ucode = il3945_load_bsm,
  2256. .dump_nic_error_log = il3945_dump_nic_error_log,
  2257. .apm_init = il3945_apm_init,
  2258. .send_tx_power = il3945_send_tx_power,
  2259. .is_valid_rtc_data_addr = il3945_hw_valid_rtc_data_addr,
  2260. .eeprom_acquire_semaphore = il3945_eeprom_acquire_semaphore,
  2261. .eeprom_release_semaphore = il3945_eeprom_release_semaphore,
  2262. .rxon_assoc = il3945_send_rxon_assoc,
  2263. .commit_rxon = il3945_commit_rxon,
  2264. .get_hcmd_size = il3945_get_hcmd_size,
  2265. .build_addsta_hcmd = il3945_build_addsta_hcmd,
  2266. .request_scan = il3945_request_scan,
  2267. .post_scan = il3945_post_scan,
  2268. .post_associate = il3945_post_associate,
  2269. .config_ap = il3945_config_ap,
  2270. .manage_ibss_station = il3945_manage_ibss_station,
  2271. .send_led_cmd = il3945_send_led_cmd,
  2272. };
  2273. static struct il_cfg il3945_bg_cfg = {
  2274. .name = "3945BG",
  2275. .fw_name_pre = IL3945_FW_PRE,
  2276. .ucode_api_max = IL3945_UCODE_API_MAX,
  2277. .ucode_api_min = IL3945_UCODE_API_MIN,
  2278. .sku = IL_SKU_G,
  2279. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2280. .mod_params = &il3945_mod_params,
  2281. .led_mode = IL_LED_BLINK,
  2282. .eeprom_size = IL3945_EEPROM_IMG_SIZE,
  2283. .num_of_queues = IL39_NUM_QUEUES,
  2284. .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
  2285. .set_l0s = false,
  2286. .use_bsm = true,
  2287. .led_compensation = 64,
  2288. .wd_timeout = IL_DEF_WD_TIMEOUT,
  2289. .regulatory_bands = {
  2290. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2291. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2292. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2293. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2294. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2295. EEPROM_REGULATORY_BAND_NO_HT40,
  2296. EEPROM_REGULATORY_BAND_NO_HT40,
  2297. },
  2298. };
  2299. static struct il_cfg il3945_abg_cfg = {
  2300. .name = "3945ABG",
  2301. .fw_name_pre = IL3945_FW_PRE,
  2302. .ucode_api_max = IL3945_UCODE_API_MAX,
  2303. .ucode_api_min = IL3945_UCODE_API_MIN,
  2304. .sku = IL_SKU_A | IL_SKU_G,
  2305. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2306. .mod_params = &il3945_mod_params,
  2307. .led_mode = IL_LED_BLINK,
  2308. .eeprom_size = IL3945_EEPROM_IMG_SIZE,
  2309. .num_of_queues = IL39_NUM_QUEUES,
  2310. .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
  2311. .set_l0s = false,
  2312. .use_bsm = true,
  2313. .led_compensation = 64,
  2314. .wd_timeout = IL_DEF_WD_TIMEOUT,
  2315. .regulatory_bands = {
  2316. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2317. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2318. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2319. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2320. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2321. EEPROM_REGULATORY_BAND_NO_HT40,
  2322. EEPROM_REGULATORY_BAND_NO_HT40,
  2323. },
  2324. };
  2325. DEFINE_PCI_DEVICE_TABLE(il3945_hw_card_ids) = {
  2326. {IL_PCI_DEVICE(0x4222, 0x1005, il3945_bg_cfg)},
  2327. {IL_PCI_DEVICE(0x4222, 0x1034, il3945_bg_cfg)},
  2328. {IL_PCI_DEVICE(0x4222, 0x1044, il3945_bg_cfg)},
  2329. {IL_PCI_DEVICE(0x4227, 0x1014, il3945_bg_cfg)},
  2330. {IL_PCI_DEVICE(0x4222, PCI_ANY_ID, il3945_abg_cfg)},
  2331. {IL_PCI_DEVICE(0x4227, PCI_ANY_ID, il3945_abg_cfg)},
  2332. {0}
  2333. };
  2334. MODULE_DEVICE_TABLE(pci, il3945_hw_card_ids);