main.c 144 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  9. SDIO support
  10. Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
  11. Some parts of the code in this file are derived from the ipw2200
  12. driver Copyright(c) 2003 - 2004 Intel Corporation.
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; see the file COPYING. If not, write to
  23. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  24. Boston, MA 02110-1301, USA.
  25. */
  26. #include <linux/delay.h>
  27. #include <linux/init.h>
  28. #include <linux/module.h>
  29. #include <linux/if_arp.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/firmware.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/io.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/slab.h>
  37. #include <asm/unaligned.h>
  38. #include "b43.h"
  39. #include "main.h"
  40. #include "debugfs.h"
  41. #include "phy_common.h"
  42. #include "phy_g.h"
  43. #include "phy_n.h"
  44. #include "dma.h"
  45. #include "pio.h"
  46. #include "sysfs.h"
  47. #include "xmit.h"
  48. #include "lo.h"
  49. #include "pcmcia.h"
  50. #include "sdio.h"
  51. #include <linux/mmc/sdio_func.h>
  52. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  53. MODULE_AUTHOR("Martin Langer");
  54. MODULE_AUTHOR("Stefano Brivio");
  55. MODULE_AUTHOR("Michael Buesch");
  56. MODULE_AUTHOR("Gábor Stefanik");
  57. MODULE_AUTHOR("Rafał Miłecki");
  58. MODULE_LICENSE("GPL");
  59. MODULE_FIRMWARE("b43/ucode11.fw");
  60. MODULE_FIRMWARE("b43/ucode13.fw");
  61. MODULE_FIRMWARE("b43/ucode14.fw");
  62. MODULE_FIRMWARE("b43/ucode15.fw");
  63. MODULE_FIRMWARE("b43/ucode16_mimo.fw");
  64. MODULE_FIRMWARE("b43/ucode5.fw");
  65. MODULE_FIRMWARE("b43/ucode9.fw");
  66. static int modparam_bad_frames_preempt;
  67. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  68. MODULE_PARM_DESC(bad_frames_preempt,
  69. "enable(1) / disable(0) Bad Frames Preemption");
  70. static char modparam_fwpostfix[16];
  71. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  72. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  73. static int modparam_hwpctl;
  74. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  75. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  76. static int modparam_nohwcrypt;
  77. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  78. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  79. static int modparam_hwtkip;
  80. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  81. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  82. static int modparam_qos = 1;
  83. module_param_named(qos, modparam_qos, int, 0444);
  84. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  85. static int modparam_btcoex = 1;
  86. module_param_named(btcoex, modparam_btcoex, int, 0444);
  87. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  88. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  89. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  90. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  91. static int b43_modparam_pio = 0;
  92. module_param_named(pio, b43_modparam_pio, int, 0644);
  93. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  94. #ifdef CONFIG_B43_BCMA
  95. static const struct bcma_device_id b43_bcma_tbl[] = {
  96. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
  97. #ifdef CONFIG_B43_BCMA_EXTRA
  98. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
  99. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
  100. #endif
  101. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
  102. BCMA_CORETABLE_END
  103. };
  104. MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
  105. #endif
  106. #ifdef CONFIG_B43_SSB
  107. static const struct ssb_device_id b43_ssb_tbl[] = {
  108. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  109. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  110. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  111. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  112. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  113. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  114. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  115. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  116. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  117. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  118. SSB_DEVTABLE_END
  119. };
  120. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  121. #endif
  122. /* Channel and ratetables are shared for all devices.
  123. * They can't be const, because ieee80211 puts some precalculated
  124. * data in there. This data is the same for all devices, so we don't
  125. * get concurrency issues */
  126. #define RATETAB_ENT(_rateid, _flags) \
  127. { \
  128. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  129. .hw_value = (_rateid), \
  130. .flags = (_flags), \
  131. }
  132. /*
  133. * NOTE: When changing this, sync with xmit.c's
  134. * b43_plcp_get_bitrate_idx_* functions!
  135. */
  136. static struct ieee80211_rate __b43_ratetable[] = {
  137. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  138. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  139. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  140. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  141. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  142. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  143. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  144. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  145. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  146. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  147. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  148. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  149. };
  150. #define b43_a_ratetable (__b43_ratetable + 4)
  151. #define b43_a_ratetable_size 8
  152. #define b43_b_ratetable (__b43_ratetable + 0)
  153. #define b43_b_ratetable_size 4
  154. #define b43_g_ratetable (__b43_ratetable + 0)
  155. #define b43_g_ratetable_size 12
  156. #define CHAN4G(_channel, _freq, _flags) { \
  157. .band = IEEE80211_BAND_2GHZ, \
  158. .center_freq = (_freq), \
  159. .hw_value = (_channel), \
  160. .flags = (_flags), \
  161. .max_antenna_gain = 0, \
  162. .max_power = 30, \
  163. }
  164. static struct ieee80211_channel b43_2ghz_chantable[] = {
  165. CHAN4G(1, 2412, 0),
  166. CHAN4G(2, 2417, 0),
  167. CHAN4G(3, 2422, 0),
  168. CHAN4G(4, 2427, 0),
  169. CHAN4G(5, 2432, 0),
  170. CHAN4G(6, 2437, 0),
  171. CHAN4G(7, 2442, 0),
  172. CHAN4G(8, 2447, 0),
  173. CHAN4G(9, 2452, 0),
  174. CHAN4G(10, 2457, 0),
  175. CHAN4G(11, 2462, 0),
  176. CHAN4G(12, 2467, 0),
  177. CHAN4G(13, 2472, 0),
  178. CHAN4G(14, 2484, 0),
  179. };
  180. #undef CHAN4G
  181. #define CHAN5G(_channel, _flags) { \
  182. .band = IEEE80211_BAND_5GHZ, \
  183. .center_freq = 5000 + (5 * (_channel)), \
  184. .hw_value = (_channel), \
  185. .flags = (_flags), \
  186. .max_antenna_gain = 0, \
  187. .max_power = 30, \
  188. }
  189. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  190. CHAN5G(32, 0), CHAN5G(34, 0),
  191. CHAN5G(36, 0), CHAN5G(38, 0),
  192. CHAN5G(40, 0), CHAN5G(42, 0),
  193. CHAN5G(44, 0), CHAN5G(46, 0),
  194. CHAN5G(48, 0), CHAN5G(50, 0),
  195. CHAN5G(52, 0), CHAN5G(54, 0),
  196. CHAN5G(56, 0), CHAN5G(58, 0),
  197. CHAN5G(60, 0), CHAN5G(62, 0),
  198. CHAN5G(64, 0), CHAN5G(66, 0),
  199. CHAN5G(68, 0), CHAN5G(70, 0),
  200. CHAN5G(72, 0), CHAN5G(74, 0),
  201. CHAN5G(76, 0), CHAN5G(78, 0),
  202. CHAN5G(80, 0), CHAN5G(82, 0),
  203. CHAN5G(84, 0), CHAN5G(86, 0),
  204. CHAN5G(88, 0), CHAN5G(90, 0),
  205. CHAN5G(92, 0), CHAN5G(94, 0),
  206. CHAN5G(96, 0), CHAN5G(98, 0),
  207. CHAN5G(100, 0), CHAN5G(102, 0),
  208. CHAN5G(104, 0), CHAN5G(106, 0),
  209. CHAN5G(108, 0), CHAN5G(110, 0),
  210. CHAN5G(112, 0), CHAN5G(114, 0),
  211. CHAN5G(116, 0), CHAN5G(118, 0),
  212. CHAN5G(120, 0), CHAN5G(122, 0),
  213. CHAN5G(124, 0), CHAN5G(126, 0),
  214. CHAN5G(128, 0), CHAN5G(130, 0),
  215. CHAN5G(132, 0), CHAN5G(134, 0),
  216. CHAN5G(136, 0), CHAN5G(138, 0),
  217. CHAN5G(140, 0), CHAN5G(142, 0),
  218. CHAN5G(144, 0), CHAN5G(145, 0),
  219. CHAN5G(146, 0), CHAN5G(147, 0),
  220. CHAN5G(148, 0), CHAN5G(149, 0),
  221. CHAN5G(150, 0), CHAN5G(151, 0),
  222. CHAN5G(152, 0), CHAN5G(153, 0),
  223. CHAN5G(154, 0), CHAN5G(155, 0),
  224. CHAN5G(156, 0), CHAN5G(157, 0),
  225. CHAN5G(158, 0), CHAN5G(159, 0),
  226. CHAN5G(160, 0), CHAN5G(161, 0),
  227. CHAN5G(162, 0), CHAN5G(163, 0),
  228. CHAN5G(164, 0), CHAN5G(165, 0),
  229. CHAN5G(166, 0), CHAN5G(168, 0),
  230. CHAN5G(170, 0), CHAN5G(172, 0),
  231. CHAN5G(174, 0), CHAN5G(176, 0),
  232. CHAN5G(178, 0), CHAN5G(180, 0),
  233. CHAN5G(182, 0), CHAN5G(184, 0),
  234. CHAN5G(186, 0), CHAN5G(188, 0),
  235. CHAN5G(190, 0), CHAN5G(192, 0),
  236. CHAN5G(194, 0), CHAN5G(196, 0),
  237. CHAN5G(198, 0), CHAN5G(200, 0),
  238. CHAN5G(202, 0), CHAN5G(204, 0),
  239. CHAN5G(206, 0), CHAN5G(208, 0),
  240. CHAN5G(210, 0), CHAN5G(212, 0),
  241. CHAN5G(214, 0), CHAN5G(216, 0),
  242. CHAN5G(218, 0), CHAN5G(220, 0),
  243. CHAN5G(222, 0), CHAN5G(224, 0),
  244. CHAN5G(226, 0), CHAN5G(228, 0),
  245. };
  246. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  247. CHAN5G(34, 0), CHAN5G(36, 0),
  248. CHAN5G(38, 0), CHAN5G(40, 0),
  249. CHAN5G(42, 0), CHAN5G(44, 0),
  250. CHAN5G(46, 0), CHAN5G(48, 0),
  251. CHAN5G(52, 0), CHAN5G(56, 0),
  252. CHAN5G(60, 0), CHAN5G(64, 0),
  253. CHAN5G(100, 0), CHAN5G(104, 0),
  254. CHAN5G(108, 0), CHAN5G(112, 0),
  255. CHAN5G(116, 0), CHAN5G(120, 0),
  256. CHAN5G(124, 0), CHAN5G(128, 0),
  257. CHAN5G(132, 0), CHAN5G(136, 0),
  258. CHAN5G(140, 0), CHAN5G(149, 0),
  259. CHAN5G(153, 0), CHAN5G(157, 0),
  260. CHAN5G(161, 0), CHAN5G(165, 0),
  261. CHAN5G(184, 0), CHAN5G(188, 0),
  262. CHAN5G(192, 0), CHAN5G(196, 0),
  263. CHAN5G(200, 0), CHAN5G(204, 0),
  264. CHAN5G(208, 0), CHAN5G(212, 0),
  265. CHAN5G(216, 0),
  266. };
  267. #undef CHAN5G
  268. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  269. .band = IEEE80211_BAND_5GHZ,
  270. .channels = b43_5ghz_nphy_chantable,
  271. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  272. .bitrates = b43_a_ratetable,
  273. .n_bitrates = b43_a_ratetable_size,
  274. };
  275. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  276. .band = IEEE80211_BAND_5GHZ,
  277. .channels = b43_5ghz_aphy_chantable,
  278. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  279. .bitrates = b43_a_ratetable,
  280. .n_bitrates = b43_a_ratetable_size,
  281. };
  282. static struct ieee80211_supported_band b43_band_2GHz = {
  283. .band = IEEE80211_BAND_2GHZ,
  284. .channels = b43_2ghz_chantable,
  285. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  286. .bitrates = b43_g_ratetable,
  287. .n_bitrates = b43_g_ratetable_size,
  288. };
  289. static void b43_wireless_core_exit(struct b43_wldev *dev);
  290. static int b43_wireless_core_init(struct b43_wldev *dev);
  291. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  292. static int b43_wireless_core_start(struct b43_wldev *dev);
  293. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  294. struct ieee80211_vif *vif,
  295. struct ieee80211_bss_conf *conf,
  296. u32 changed);
  297. static int b43_ratelimit(struct b43_wl *wl)
  298. {
  299. if (!wl || !wl->current_dev)
  300. return 1;
  301. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  302. return 1;
  303. /* We are up and running.
  304. * Ratelimit the messages to avoid DoS over the net. */
  305. return net_ratelimit();
  306. }
  307. void b43info(struct b43_wl *wl, const char *fmt, ...)
  308. {
  309. struct va_format vaf;
  310. va_list args;
  311. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  312. return;
  313. if (!b43_ratelimit(wl))
  314. return;
  315. va_start(args, fmt);
  316. vaf.fmt = fmt;
  317. vaf.va = &args;
  318. printk(KERN_INFO "b43-%s: %pV",
  319. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  320. va_end(args);
  321. }
  322. void b43err(struct b43_wl *wl, const char *fmt, ...)
  323. {
  324. struct va_format vaf;
  325. va_list args;
  326. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  327. return;
  328. if (!b43_ratelimit(wl))
  329. return;
  330. va_start(args, fmt);
  331. vaf.fmt = fmt;
  332. vaf.va = &args;
  333. printk(KERN_ERR "b43-%s ERROR: %pV",
  334. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  335. va_end(args);
  336. }
  337. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  338. {
  339. struct va_format vaf;
  340. va_list args;
  341. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  342. return;
  343. if (!b43_ratelimit(wl))
  344. return;
  345. va_start(args, fmt);
  346. vaf.fmt = fmt;
  347. vaf.va = &args;
  348. printk(KERN_WARNING "b43-%s warning: %pV",
  349. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  350. va_end(args);
  351. }
  352. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  353. {
  354. struct va_format vaf;
  355. va_list args;
  356. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  357. return;
  358. va_start(args, fmt);
  359. vaf.fmt = fmt;
  360. vaf.va = &args;
  361. printk(KERN_DEBUG "b43-%s debug: %pV",
  362. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  363. va_end(args);
  364. }
  365. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  366. {
  367. u32 macctl;
  368. B43_WARN_ON(offset % 4 != 0);
  369. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  370. if (macctl & B43_MACCTL_BE)
  371. val = swab32(val);
  372. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  373. mmiowb();
  374. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  375. }
  376. static inline void b43_shm_control_word(struct b43_wldev *dev,
  377. u16 routing, u16 offset)
  378. {
  379. u32 control;
  380. /* "offset" is the WORD offset. */
  381. control = routing;
  382. control <<= 16;
  383. control |= offset;
  384. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  385. }
  386. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  387. {
  388. u32 ret;
  389. if (routing == B43_SHM_SHARED) {
  390. B43_WARN_ON(offset & 0x0001);
  391. if (offset & 0x0003) {
  392. /* Unaligned access */
  393. b43_shm_control_word(dev, routing, offset >> 2);
  394. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  395. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  396. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  397. goto out;
  398. }
  399. offset >>= 2;
  400. }
  401. b43_shm_control_word(dev, routing, offset);
  402. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  403. out:
  404. return ret;
  405. }
  406. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  407. {
  408. u16 ret;
  409. if (routing == B43_SHM_SHARED) {
  410. B43_WARN_ON(offset & 0x0001);
  411. if (offset & 0x0003) {
  412. /* Unaligned access */
  413. b43_shm_control_word(dev, routing, offset >> 2);
  414. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  415. goto out;
  416. }
  417. offset >>= 2;
  418. }
  419. b43_shm_control_word(dev, routing, offset);
  420. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  421. out:
  422. return ret;
  423. }
  424. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  425. {
  426. if (routing == B43_SHM_SHARED) {
  427. B43_WARN_ON(offset & 0x0001);
  428. if (offset & 0x0003) {
  429. /* Unaligned access */
  430. b43_shm_control_word(dev, routing, offset >> 2);
  431. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  432. value & 0xFFFF);
  433. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  434. b43_write16(dev, B43_MMIO_SHM_DATA,
  435. (value >> 16) & 0xFFFF);
  436. return;
  437. }
  438. offset >>= 2;
  439. }
  440. b43_shm_control_word(dev, routing, offset);
  441. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  442. }
  443. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  444. {
  445. if (routing == B43_SHM_SHARED) {
  446. B43_WARN_ON(offset & 0x0001);
  447. if (offset & 0x0003) {
  448. /* Unaligned access */
  449. b43_shm_control_word(dev, routing, offset >> 2);
  450. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  451. return;
  452. }
  453. offset >>= 2;
  454. }
  455. b43_shm_control_word(dev, routing, offset);
  456. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  457. }
  458. /* Read HostFlags */
  459. u64 b43_hf_read(struct b43_wldev *dev)
  460. {
  461. u64 ret;
  462. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  463. ret <<= 16;
  464. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  465. ret <<= 16;
  466. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  467. return ret;
  468. }
  469. /* Write HostFlags */
  470. void b43_hf_write(struct b43_wldev *dev, u64 value)
  471. {
  472. u16 lo, mi, hi;
  473. lo = (value & 0x00000000FFFFULL);
  474. mi = (value & 0x0000FFFF0000ULL) >> 16;
  475. hi = (value & 0xFFFF00000000ULL) >> 32;
  476. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  477. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  478. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  479. }
  480. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  481. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  482. {
  483. B43_WARN_ON(!dev->fw.opensource);
  484. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  485. }
  486. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  487. {
  488. u32 low, high;
  489. B43_WARN_ON(dev->dev->core_rev < 3);
  490. /* The hardware guarantees us an atomic read, if we
  491. * read the low register first. */
  492. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  493. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  494. *tsf = high;
  495. *tsf <<= 32;
  496. *tsf |= low;
  497. }
  498. static void b43_time_lock(struct b43_wldev *dev)
  499. {
  500. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
  501. /* Commit the write */
  502. b43_read32(dev, B43_MMIO_MACCTL);
  503. }
  504. static void b43_time_unlock(struct b43_wldev *dev)
  505. {
  506. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
  507. /* Commit the write */
  508. b43_read32(dev, B43_MMIO_MACCTL);
  509. }
  510. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  511. {
  512. u32 low, high;
  513. B43_WARN_ON(dev->dev->core_rev < 3);
  514. low = tsf;
  515. high = (tsf >> 32);
  516. /* The hardware guarantees us an atomic write, if we
  517. * write the low register first. */
  518. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  519. mmiowb();
  520. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  521. mmiowb();
  522. }
  523. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  524. {
  525. b43_time_lock(dev);
  526. b43_tsf_write_locked(dev, tsf);
  527. b43_time_unlock(dev);
  528. }
  529. static
  530. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  531. {
  532. static const u8 zero_addr[ETH_ALEN] = { 0 };
  533. u16 data;
  534. if (!mac)
  535. mac = zero_addr;
  536. offset |= 0x0020;
  537. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  538. data = mac[0];
  539. data |= mac[1] << 8;
  540. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  541. data = mac[2];
  542. data |= mac[3] << 8;
  543. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  544. data = mac[4];
  545. data |= mac[5] << 8;
  546. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  547. }
  548. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  549. {
  550. const u8 *mac;
  551. const u8 *bssid;
  552. u8 mac_bssid[ETH_ALEN * 2];
  553. int i;
  554. u32 tmp;
  555. bssid = dev->wl->bssid;
  556. mac = dev->wl->mac_addr;
  557. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  558. memcpy(mac_bssid, mac, ETH_ALEN);
  559. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  560. /* Write our MAC address and BSSID to template ram */
  561. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  562. tmp = (u32) (mac_bssid[i + 0]);
  563. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  564. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  565. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  566. b43_ram_write(dev, 0x20 + i, tmp);
  567. }
  568. }
  569. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  570. {
  571. b43_write_mac_bssid_templates(dev);
  572. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  573. }
  574. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  575. {
  576. /* slot_time is in usec. */
  577. /* This test used to exit for all but a G PHY. */
  578. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  579. return;
  580. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  581. /* Shared memory location 0x0010 is the slot time and should be
  582. * set to slot_time; however, this register is initially 0 and changing
  583. * the value adversely affects the transmit rate for BCM4311
  584. * devices. Until this behavior is unterstood, delete this step
  585. *
  586. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  587. */
  588. }
  589. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  590. {
  591. b43_set_slot_time(dev, 9);
  592. }
  593. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  594. {
  595. b43_set_slot_time(dev, 20);
  596. }
  597. /* DummyTransmission function, as documented on
  598. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  599. */
  600. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  601. {
  602. struct b43_phy *phy = &dev->phy;
  603. unsigned int i, max_loop;
  604. u16 value;
  605. u32 buffer[5] = {
  606. 0x00000000,
  607. 0x00D40000,
  608. 0x00000000,
  609. 0x01000000,
  610. 0x00000000,
  611. };
  612. if (ofdm) {
  613. max_loop = 0x1E;
  614. buffer[0] = 0x000201CC;
  615. } else {
  616. max_loop = 0xFA;
  617. buffer[0] = 0x000B846E;
  618. }
  619. for (i = 0; i < 5; i++)
  620. b43_ram_write(dev, i * 4, buffer[i]);
  621. b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
  622. if (dev->dev->core_rev < 11)
  623. b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
  624. else
  625. b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
  626. value = (ofdm ? 0x41 : 0x40);
  627. b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
  628. if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
  629. phy->type == B43_PHYTYPE_LCN)
  630. b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
  631. b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
  632. b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
  633. b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
  634. b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
  635. b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
  636. b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
  637. if (!pa_on && phy->type == B43_PHYTYPE_N)
  638. ; /*b43_nphy_pa_override(dev, false) */
  639. switch (phy->type) {
  640. case B43_PHYTYPE_N:
  641. case B43_PHYTYPE_LCN:
  642. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
  643. break;
  644. case B43_PHYTYPE_LP:
  645. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
  646. break;
  647. default:
  648. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
  649. }
  650. b43_read16(dev, B43_MMIO_TXE0_AUX);
  651. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  652. b43_radio_write16(dev, 0x0051, 0x0017);
  653. for (i = 0x00; i < max_loop; i++) {
  654. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  655. if (value & 0x0080)
  656. break;
  657. udelay(10);
  658. }
  659. for (i = 0x00; i < 0x0A; i++) {
  660. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  661. if (value & 0x0400)
  662. break;
  663. udelay(10);
  664. }
  665. for (i = 0x00; i < 0x19; i++) {
  666. value = b43_read16(dev, B43_MMIO_IFSSTAT);
  667. if (!(value & 0x0100))
  668. break;
  669. udelay(10);
  670. }
  671. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  672. b43_radio_write16(dev, 0x0051, 0x0037);
  673. }
  674. static void key_write(struct b43_wldev *dev,
  675. u8 index, u8 algorithm, const u8 *key)
  676. {
  677. unsigned int i;
  678. u32 offset;
  679. u16 value;
  680. u16 kidx;
  681. /* Key index/algo block */
  682. kidx = b43_kidx_to_fw(dev, index);
  683. value = ((kidx << 4) | algorithm);
  684. b43_shm_write16(dev, B43_SHM_SHARED,
  685. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  686. /* Write the key to the Key Table Pointer offset */
  687. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  688. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  689. value = key[i];
  690. value |= (u16) (key[i + 1]) << 8;
  691. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  692. }
  693. }
  694. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  695. {
  696. u32 addrtmp[2] = { 0, 0, };
  697. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  698. if (b43_new_kidx_api(dev))
  699. pairwise_keys_start = B43_NR_GROUP_KEYS;
  700. B43_WARN_ON(index < pairwise_keys_start);
  701. /* We have four default TX keys and possibly four default RX keys.
  702. * Physical mac 0 is mapped to physical key 4 or 8, depending
  703. * on the firmware version.
  704. * So we must adjust the index here.
  705. */
  706. index -= pairwise_keys_start;
  707. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  708. if (addr) {
  709. addrtmp[0] = addr[0];
  710. addrtmp[0] |= ((u32) (addr[1]) << 8);
  711. addrtmp[0] |= ((u32) (addr[2]) << 16);
  712. addrtmp[0] |= ((u32) (addr[3]) << 24);
  713. addrtmp[1] = addr[4];
  714. addrtmp[1] |= ((u32) (addr[5]) << 8);
  715. }
  716. /* Receive match transmitter address (RCMTA) mechanism */
  717. b43_shm_write32(dev, B43_SHM_RCMTA,
  718. (index * 2) + 0, addrtmp[0]);
  719. b43_shm_write16(dev, B43_SHM_RCMTA,
  720. (index * 2) + 1, addrtmp[1]);
  721. }
  722. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  723. * When a packet is received, the iv32 is checked.
  724. * - if it doesn't the packet is returned without modification (and software
  725. * decryption can be done). That's what happen when iv16 wrap.
  726. * - if it does, the rc4 key is computed, and decryption is tried.
  727. * Either it will success and B43_RX_MAC_DEC is returned,
  728. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  729. * and the packet is not usable (it got modified by the ucode).
  730. * So in order to never have B43_RX_MAC_DECERR, we should provide
  731. * a iv32 and phase1key that match. Because we drop packets in case of
  732. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  733. * packets will be lost without higher layer knowing (ie no resync possible
  734. * until next wrap).
  735. *
  736. * NOTE : this should support 50 key like RCMTA because
  737. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  738. */
  739. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  740. u16 *phase1key)
  741. {
  742. unsigned int i;
  743. u32 offset;
  744. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  745. if (!modparam_hwtkip)
  746. return;
  747. if (b43_new_kidx_api(dev))
  748. pairwise_keys_start = B43_NR_GROUP_KEYS;
  749. B43_WARN_ON(index < pairwise_keys_start);
  750. /* We have four default TX keys and possibly four default RX keys.
  751. * Physical mac 0 is mapped to physical key 4 or 8, depending
  752. * on the firmware version.
  753. * So we must adjust the index here.
  754. */
  755. index -= pairwise_keys_start;
  756. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  757. if (b43_debug(dev, B43_DBG_KEYS)) {
  758. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  759. index, iv32);
  760. }
  761. /* Write the key to the RX tkip shared mem */
  762. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  763. for (i = 0; i < 10; i += 2) {
  764. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  765. phase1key ? phase1key[i / 2] : 0);
  766. }
  767. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  768. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  769. }
  770. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  771. struct ieee80211_vif *vif,
  772. struct ieee80211_key_conf *keyconf,
  773. struct ieee80211_sta *sta,
  774. u32 iv32, u16 *phase1key)
  775. {
  776. struct b43_wl *wl = hw_to_b43_wl(hw);
  777. struct b43_wldev *dev;
  778. int index = keyconf->hw_key_idx;
  779. if (B43_WARN_ON(!modparam_hwtkip))
  780. return;
  781. /* This is only called from the RX path through mac80211, where
  782. * our mutex is already locked. */
  783. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  784. dev = wl->current_dev;
  785. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  786. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  787. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  788. /* only pairwise TKIP keys are supported right now */
  789. if (WARN_ON(!sta))
  790. return;
  791. keymac_write(dev, index, sta->addr);
  792. }
  793. static void do_key_write(struct b43_wldev *dev,
  794. u8 index, u8 algorithm,
  795. const u8 *key, size_t key_len, const u8 *mac_addr)
  796. {
  797. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  798. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  799. if (b43_new_kidx_api(dev))
  800. pairwise_keys_start = B43_NR_GROUP_KEYS;
  801. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  802. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  803. if (index >= pairwise_keys_start)
  804. keymac_write(dev, index, NULL); /* First zero out mac. */
  805. if (algorithm == B43_SEC_ALGO_TKIP) {
  806. /*
  807. * We should provide an initial iv32, phase1key pair.
  808. * We could start with iv32=0 and compute the corresponding
  809. * phase1key, but this means calling ieee80211_get_tkip_key
  810. * with a fake skb (or export other tkip function).
  811. * Because we are lazy we hope iv32 won't start with
  812. * 0xffffffff and let's b43_op_update_tkip_key provide a
  813. * correct pair.
  814. */
  815. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  816. } else if (index >= pairwise_keys_start) /* clear it */
  817. rx_tkip_phase1_write(dev, index, 0, NULL);
  818. if (key)
  819. memcpy(buf, key, key_len);
  820. key_write(dev, index, algorithm, buf);
  821. if (index >= pairwise_keys_start)
  822. keymac_write(dev, index, mac_addr);
  823. dev->key[index].algorithm = algorithm;
  824. }
  825. static int b43_key_write(struct b43_wldev *dev,
  826. int index, u8 algorithm,
  827. const u8 *key, size_t key_len,
  828. const u8 *mac_addr,
  829. struct ieee80211_key_conf *keyconf)
  830. {
  831. int i;
  832. int pairwise_keys_start;
  833. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  834. * - Temporal Encryption Key (128 bits)
  835. * - Temporal Authenticator Tx MIC Key (64 bits)
  836. * - Temporal Authenticator Rx MIC Key (64 bits)
  837. *
  838. * Hardware only store TEK
  839. */
  840. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  841. key_len = 16;
  842. if (key_len > B43_SEC_KEYSIZE)
  843. return -EINVAL;
  844. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  845. /* Check that we don't already have this key. */
  846. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  847. }
  848. if (index < 0) {
  849. /* Pairwise key. Get an empty slot for the key. */
  850. if (b43_new_kidx_api(dev))
  851. pairwise_keys_start = B43_NR_GROUP_KEYS;
  852. else
  853. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  854. for (i = pairwise_keys_start;
  855. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  856. i++) {
  857. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  858. if (!dev->key[i].keyconf) {
  859. /* found empty */
  860. index = i;
  861. break;
  862. }
  863. }
  864. if (index < 0) {
  865. b43warn(dev->wl, "Out of hardware key memory\n");
  866. return -ENOSPC;
  867. }
  868. } else
  869. B43_WARN_ON(index > 3);
  870. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  871. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  872. /* Default RX key */
  873. B43_WARN_ON(mac_addr);
  874. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  875. }
  876. keyconf->hw_key_idx = index;
  877. dev->key[index].keyconf = keyconf;
  878. return 0;
  879. }
  880. static int b43_key_clear(struct b43_wldev *dev, int index)
  881. {
  882. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  883. return -EINVAL;
  884. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  885. NULL, B43_SEC_KEYSIZE, NULL);
  886. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  887. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  888. NULL, B43_SEC_KEYSIZE, NULL);
  889. }
  890. dev->key[index].keyconf = NULL;
  891. return 0;
  892. }
  893. static void b43_clear_keys(struct b43_wldev *dev)
  894. {
  895. int i, count;
  896. if (b43_new_kidx_api(dev))
  897. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  898. else
  899. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  900. for (i = 0; i < count; i++)
  901. b43_key_clear(dev, i);
  902. }
  903. static void b43_dump_keymemory(struct b43_wldev *dev)
  904. {
  905. unsigned int i, index, count, offset, pairwise_keys_start;
  906. u8 mac[ETH_ALEN];
  907. u16 algo;
  908. u32 rcmta0;
  909. u16 rcmta1;
  910. u64 hf;
  911. struct b43_key *key;
  912. if (!b43_debug(dev, B43_DBG_KEYS))
  913. return;
  914. hf = b43_hf_read(dev);
  915. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  916. !!(hf & B43_HF_USEDEFKEYS));
  917. if (b43_new_kidx_api(dev)) {
  918. pairwise_keys_start = B43_NR_GROUP_KEYS;
  919. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  920. } else {
  921. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  922. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  923. }
  924. for (index = 0; index < count; index++) {
  925. key = &(dev->key[index]);
  926. printk(KERN_DEBUG "Key slot %02u: %s",
  927. index, (key->keyconf == NULL) ? " " : "*");
  928. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  929. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  930. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  931. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  932. }
  933. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  934. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  935. printk(" Algo: %04X/%02X", algo, key->algorithm);
  936. if (index >= pairwise_keys_start) {
  937. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  938. printk(" TKIP: ");
  939. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  940. for (i = 0; i < 14; i += 2) {
  941. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  942. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  943. }
  944. }
  945. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  946. ((index - pairwise_keys_start) * 2) + 0);
  947. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  948. ((index - pairwise_keys_start) * 2) + 1);
  949. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  950. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  951. printk(" MAC: %pM", mac);
  952. } else
  953. printk(" DEFAULT KEY");
  954. printk("\n");
  955. }
  956. }
  957. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  958. {
  959. u32 macctl;
  960. u16 ucstat;
  961. bool hwps;
  962. bool awake;
  963. int i;
  964. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  965. (ps_flags & B43_PS_DISABLED));
  966. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  967. if (ps_flags & B43_PS_ENABLED) {
  968. hwps = true;
  969. } else if (ps_flags & B43_PS_DISABLED) {
  970. hwps = false;
  971. } else {
  972. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  973. // and thus is not an AP and we are associated, set bit 25
  974. }
  975. if (ps_flags & B43_PS_AWAKE) {
  976. awake = true;
  977. } else if (ps_flags & B43_PS_ASLEEP) {
  978. awake = false;
  979. } else {
  980. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  981. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  982. // successful, set bit26
  983. }
  984. /* FIXME: For now we force awake-on and hwps-off */
  985. hwps = false;
  986. awake = true;
  987. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  988. if (hwps)
  989. macctl |= B43_MACCTL_HWPS;
  990. else
  991. macctl &= ~B43_MACCTL_HWPS;
  992. if (awake)
  993. macctl |= B43_MACCTL_AWAKE;
  994. else
  995. macctl &= ~B43_MACCTL_AWAKE;
  996. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  997. /* Commit write */
  998. b43_read32(dev, B43_MMIO_MACCTL);
  999. if (awake && dev->dev->core_rev >= 5) {
  1000. /* Wait for the microcode to wake up. */
  1001. for (i = 0; i < 100; i++) {
  1002. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  1003. B43_SHM_SH_UCODESTAT);
  1004. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  1005. break;
  1006. udelay(10);
  1007. }
  1008. }
  1009. }
  1010. #ifdef CONFIG_B43_BCMA
  1011. static void b43_bcma_phy_reset(struct b43_wldev *dev)
  1012. {
  1013. u32 flags;
  1014. /* Put PHY into reset */
  1015. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1016. flags |= B43_BCMA_IOCTL_PHY_RESET;
  1017. flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
  1018. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1019. udelay(2);
  1020. /* Take PHY out of reset */
  1021. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1022. flags &= ~B43_BCMA_IOCTL_PHY_RESET;
  1023. flags |= BCMA_IOCTL_FGC;
  1024. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1025. udelay(1);
  1026. /* Do not force clock anymore */
  1027. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1028. flags &= ~BCMA_IOCTL_FGC;
  1029. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1030. udelay(1);
  1031. }
  1032. static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1033. {
  1034. b43_device_enable(dev, B43_BCMA_IOCTL_PHY_CLKEN);
  1035. bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
  1036. b43_bcma_phy_reset(dev);
  1037. bcma_core_pll_ctl(dev->dev->bdev, 0x300, 0x3000000, true);
  1038. }
  1039. #endif
  1040. static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1041. {
  1042. struct ssb_device *sdev = dev->dev->sdev;
  1043. u32 tmslow;
  1044. u32 flags = 0;
  1045. if (gmode)
  1046. flags |= B43_TMSLOW_GMODE;
  1047. flags |= B43_TMSLOW_PHYCLKEN;
  1048. flags |= B43_TMSLOW_PHYRESET;
  1049. if (dev->phy.type == B43_PHYTYPE_N)
  1050. flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
  1051. b43_device_enable(dev, flags);
  1052. msleep(2); /* Wait for the PLL to turn on. */
  1053. /* Now take the PHY out of Reset again */
  1054. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  1055. tmslow |= SSB_TMSLOW_FGC;
  1056. tmslow &= ~B43_TMSLOW_PHYRESET;
  1057. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  1058. ssb_read32(sdev, SSB_TMSLOW); /* flush */
  1059. msleep(1);
  1060. tmslow &= ~SSB_TMSLOW_FGC;
  1061. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  1062. ssb_read32(sdev, SSB_TMSLOW); /* flush */
  1063. msleep(1);
  1064. }
  1065. void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1066. {
  1067. u32 macctl;
  1068. switch (dev->dev->bus_type) {
  1069. #ifdef CONFIG_B43_BCMA
  1070. case B43_BUS_BCMA:
  1071. b43_bcma_wireless_core_reset(dev, gmode);
  1072. break;
  1073. #endif
  1074. #ifdef CONFIG_B43_SSB
  1075. case B43_BUS_SSB:
  1076. b43_ssb_wireless_core_reset(dev, gmode);
  1077. break;
  1078. #endif
  1079. }
  1080. /* Turn Analog ON, but only if we already know the PHY-type.
  1081. * This protects against very early setup where we don't know the
  1082. * PHY-type, yet. wireless_core_reset will be called once again later,
  1083. * when we know the PHY-type. */
  1084. if (dev->phy.ops)
  1085. dev->phy.ops->switch_analog(dev, 1);
  1086. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1087. macctl &= ~B43_MACCTL_GMODE;
  1088. if (gmode)
  1089. macctl |= B43_MACCTL_GMODE;
  1090. macctl |= B43_MACCTL_IHR_ENABLED;
  1091. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1092. }
  1093. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1094. {
  1095. u32 v0, v1;
  1096. u16 tmp;
  1097. struct b43_txstatus stat;
  1098. while (1) {
  1099. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1100. if (!(v0 & 0x00000001))
  1101. break;
  1102. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1103. stat.cookie = (v0 >> 16);
  1104. stat.seq = (v1 & 0x0000FFFF);
  1105. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1106. tmp = (v0 & 0x0000FFFF);
  1107. stat.frame_count = ((tmp & 0xF000) >> 12);
  1108. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1109. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1110. stat.pm_indicated = !!(tmp & 0x0080);
  1111. stat.intermediate = !!(tmp & 0x0040);
  1112. stat.for_ampdu = !!(tmp & 0x0020);
  1113. stat.acked = !!(tmp & 0x0002);
  1114. b43_handle_txstatus(dev, &stat);
  1115. }
  1116. }
  1117. static void drain_txstatus_queue(struct b43_wldev *dev)
  1118. {
  1119. u32 dummy;
  1120. if (dev->dev->core_rev < 5)
  1121. return;
  1122. /* Read all entries from the microcode TXstatus FIFO
  1123. * and throw them away.
  1124. */
  1125. while (1) {
  1126. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1127. if (!(dummy & 0x00000001))
  1128. break;
  1129. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1130. }
  1131. }
  1132. static u32 b43_jssi_read(struct b43_wldev *dev)
  1133. {
  1134. u32 val = 0;
  1135. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  1136. val <<= 16;
  1137. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  1138. return val;
  1139. }
  1140. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1141. {
  1142. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  1143. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  1144. }
  1145. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1146. {
  1147. b43_jssi_write(dev, 0x7F7F7F7F);
  1148. b43_write32(dev, B43_MMIO_MACCMD,
  1149. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1150. }
  1151. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1152. {
  1153. /* Top half of Link Quality calculation. */
  1154. if (dev->phy.type != B43_PHYTYPE_G)
  1155. return;
  1156. if (dev->noisecalc.calculation_running)
  1157. return;
  1158. dev->noisecalc.calculation_running = true;
  1159. dev->noisecalc.nr_samples = 0;
  1160. b43_generate_noise_sample(dev);
  1161. }
  1162. static void handle_irq_noise(struct b43_wldev *dev)
  1163. {
  1164. struct b43_phy_g *phy = dev->phy.g;
  1165. u16 tmp;
  1166. u8 noise[4];
  1167. u8 i, j;
  1168. s32 average;
  1169. /* Bottom half of Link Quality calculation. */
  1170. if (dev->phy.type != B43_PHYTYPE_G)
  1171. return;
  1172. /* Possible race condition: It might be possible that the user
  1173. * changed to a different channel in the meantime since we
  1174. * started the calculation. We ignore that fact, since it's
  1175. * not really that much of a problem. The background noise is
  1176. * an estimation only anyway. Slightly wrong results will get damped
  1177. * by the averaging of the 8 sample rounds. Additionally the
  1178. * value is shortlived. So it will be replaced by the next noise
  1179. * calculation round soon. */
  1180. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1181. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1182. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1183. noise[2] == 0x7F || noise[3] == 0x7F)
  1184. goto generate_new;
  1185. /* Get the noise samples. */
  1186. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1187. i = dev->noisecalc.nr_samples;
  1188. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1189. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1190. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1191. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1192. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1193. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1194. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1195. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1196. dev->noisecalc.nr_samples++;
  1197. if (dev->noisecalc.nr_samples == 8) {
  1198. /* Calculate the Link Quality by the noise samples. */
  1199. average = 0;
  1200. for (i = 0; i < 8; i++) {
  1201. for (j = 0; j < 4; j++)
  1202. average += dev->noisecalc.samples[i][j];
  1203. }
  1204. average /= (8 * 4);
  1205. average *= 125;
  1206. average += 64;
  1207. average /= 128;
  1208. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1209. tmp = (tmp / 128) & 0x1F;
  1210. if (tmp >= 8)
  1211. average += 2;
  1212. else
  1213. average -= 25;
  1214. if (tmp == 8)
  1215. average -= 72;
  1216. else
  1217. average -= 48;
  1218. dev->stats.link_noise = average;
  1219. dev->noisecalc.calculation_running = false;
  1220. return;
  1221. }
  1222. generate_new:
  1223. b43_generate_noise_sample(dev);
  1224. }
  1225. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1226. {
  1227. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1228. ///TODO: PS TBTT
  1229. } else {
  1230. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1231. b43_power_saving_ctl_bits(dev, 0);
  1232. }
  1233. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1234. dev->dfq_valid = true;
  1235. }
  1236. static void handle_irq_atim_end(struct b43_wldev *dev)
  1237. {
  1238. if (dev->dfq_valid) {
  1239. b43_write32(dev, B43_MMIO_MACCMD,
  1240. b43_read32(dev, B43_MMIO_MACCMD)
  1241. | B43_MACCMD_DFQ_VALID);
  1242. dev->dfq_valid = false;
  1243. }
  1244. }
  1245. static void handle_irq_pmq(struct b43_wldev *dev)
  1246. {
  1247. u32 tmp;
  1248. //TODO: AP mode.
  1249. while (1) {
  1250. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1251. if (!(tmp & 0x00000008))
  1252. break;
  1253. }
  1254. /* 16bit write is odd, but correct. */
  1255. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1256. }
  1257. static void b43_write_template_common(struct b43_wldev *dev,
  1258. const u8 *data, u16 size,
  1259. u16 ram_offset,
  1260. u16 shm_size_offset, u8 rate)
  1261. {
  1262. u32 i, tmp;
  1263. struct b43_plcp_hdr4 plcp;
  1264. plcp.data = 0;
  1265. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1266. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1267. ram_offset += sizeof(u32);
  1268. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1269. * So leave the first two bytes of the next write blank.
  1270. */
  1271. tmp = (u32) (data[0]) << 16;
  1272. tmp |= (u32) (data[1]) << 24;
  1273. b43_ram_write(dev, ram_offset, tmp);
  1274. ram_offset += sizeof(u32);
  1275. for (i = 2; i < size; i += sizeof(u32)) {
  1276. tmp = (u32) (data[i + 0]);
  1277. if (i + 1 < size)
  1278. tmp |= (u32) (data[i + 1]) << 8;
  1279. if (i + 2 < size)
  1280. tmp |= (u32) (data[i + 2]) << 16;
  1281. if (i + 3 < size)
  1282. tmp |= (u32) (data[i + 3]) << 24;
  1283. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1284. }
  1285. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1286. size + sizeof(struct b43_plcp_hdr6));
  1287. }
  1288. /* Check if the use of the antenna that ieee80211 told us to
  1289. * use is possible. This will fall back to DEFAULT.
  1290. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1291. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1292. u8 antenna_nr)
  1293. {
  1294. u8 antenna_mask;
  1295. if (antenna_nr == 0) {
  1296. /* Zero means "use default antenna". That's always OK. */
  1297. return 0;
  1298. }
  1299. /* Get the mask of available antennas. */
  1300. if (dev->phy.gmode)
  1301. antenna_mask = dev->dev->bus_sprom->ant_available_bg;
  1302. else
  1303. antenna_mask = dev->dev->bus_sprom->ant_available_a;
  1304. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1305. /* This antenna is not available. Fall back to default. */
  1306. return 0;
  1307. }
  1308. return antenna_nr;
  1309. }
  1310. /* Convert a b43 antenna number value to the PHY TX control value. */
  1311. static u16 b43_antenna_to_phyctl(int antenna)
  1312. {
  1313. switch (antenna) {
  1314. case B43_ANTENNA0:
  1315. return B43_TXH_PHY_ANT0;
  1316. case B43_ANTENNA1:
  1317. return B43_TXH_PHY_ANT1;
  1318. case B43_ANTENNA2:
  1319. return B43_TXH_PHY_ANT2;
  1320. case B43_ANTENNA3:
  1321. return B43_TXH_PHY_ANT3;
  1322. case B43_ANTENNA_AUTO0:
  1323. case B43_ANTENNA_AUTO1:
  1324. return B43_TXH_PHY_ANT01AUTO;
  1325. }
  1326. B43_WARN_ON(1);
  1327. return 0;
  1328. }
  1329. static void b43_write_beacon_template(struct b43_wldev *dev,
  1330. u16 ram_offset,
  1331. u16 shm_size_offset)
  1332. {
  1333. unsigned int i, len, variable_len;
  1334. const struct ieee80211_mgmt *bcn;
  1335. const u8 *ie;
  1336. bool tim_found = false;
  1337. unsigned int rate;
  1338. u16 ctl;
  1339. int antenna;
  1340. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1341. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1342. len = min((size_t) dev->wl->current_beacon->len,
  1343. 0x200 - sizeof(struct b43_plcp_hdr6));
  1344. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1345. b43_write_template_common(dev, (const u8 *)bcn,
  1346. len, ram_offset, shm_size_offset, rate);
  1347. /* Write the PHY TX control parameters. */
  1348. antenna = B43_ANTENNA_DEFAULT;
  1349. antenna = b43_antenna_to_phyctl(antenna);
  1350. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1351. /* We can't send beacons with short preamble. Would get PHY errors. */
  1352. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1353. ctl &= ~B43_TXH_PHY_ANT;
  1354. ctl &= ~B43_TXH_PHY_ENC;
  1355. ctl |= antenna;
  1356. if (b43_is_cck_rate(rate))
  1357. ctl |= B43_TXH_PHY_ENC_CCK;
  1358. else
  1359. ctl |= B43_TXH_PHY_ENC_OFDM;
  1360. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1361. /* Find the position of the TIM and the DTIM_period value
  1362. * and write them to SHM. */
  1363. ie = bcn->u.beacon.variable;
  1364. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1365. for (i = 0; i < variable_len - 2; ) {
  1366. uint8_t ie_id, ie_len;
  1367. ie_id = ie[i];
  1368. ie_len = ie[i + 1];
  1369. if (ie_id == 5) {
  1370. u16 tim_position;
  1371. u16 dtim_period;
  1372. /* This is the TIM Information Element */
  1373. /* Check whether the ie_len is in the beacon data range. */
  1374. if (variable_len < ie_len + 2 + i)
  1375. break;
  1376. /* A valid TIM is at least 4 bytes long. */
  1377. if (ie_len < 4)
  1378. break;
  1379. tim_found = true;
  1380. tim_position = sizeof(struct b43_plcp_hdr6);
  1381. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1382. tim_position += i;
  1383. dtim_period = ie[i + 3];
  1384. b43_shm_write16(dev, B43_SHM_SHARED,
  1385. B43_SHM_SH_TIMBPOS, tim_position);
  1386. b43_shm_write16(dev, B43_SHM_SHARED,
  1387. B43_SHM_SH_DTIMPER, dtim_period);
  1388. break;
  1389. }
  1390. i += ie_len + 2;
  1391. }
  1392. if (!tim_found) {
  1393. /*
  1394. * If ucode wants to modify TIM do it behind the beacon, this
  1395. * will happen, for example, when doing mesh networking.
  1396. */
  1397. b43_shm_write16(dev, B43_SHM_SHARED,
  1398. B43_SHM_SH_TIMBPOS,
  1399. len + sizeof(struct b43_plcp_hdr6));
  1400. b43_shm_write16(dev, B43_SHM_SHARED,
  1401. B43_SHM_SH_DTIMPER, 0);
  1402. }
  1403. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1404. }
  1405. static void b43_upload_beacon0(struct b43_wldev *dev)
  1406. {
  1407. struct b43_wl *wl = dev->wl;
  1408. if (wl->beacon0_uploaded)
  1409. return;
  1410. b43_write_beacon_template(dev, 0x68, 0x18);
  1411. wl->beacon0_uploaded = true;
  1412. }
  1413. static void b43_upload_beacon1(struct b43_wldev *dev)
  1414. {
  1415. struct b43_wl *wl = dev->wl;
  1416. if (wl->beacon1_uploaded)
  1417. return;
  1418. b43_write_beacon_template(dev, 0x468, 0x1A);
  1419. wl->beacon1_uploaded = true;
  1420. }
  1421. static void handle_irq_beacon(struct b43_wldev *dev)
  1422. {
  1423. struct b43_wl *wl = dev->wl;
  1424. u32 cmd, beacon0_valid, beacon1_valid;
  1425. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1426. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
  1427. !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  1428. return;
  1429. /* This is the bottom half of the asynchronous beacon update. */
  1430. /* Ignore interrupt in the future. */
  1431. dev->irq_mask &= ~B43_IRQ_BEACON;
  1432. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1433. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1434. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1435. /* Schedule interrupt manually, if busy. */
  1436. if (beacon0_valid && beacon1_valid) {
  1437. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1438. dev->irq_mask |= B43_IRQ_BEACON;
  1439. return;
  1440. }
  1441. if (unlikely(wl->beacon_templates_virgin)) {
  1442. /* We never uploaded a beacon before.
  1443. * Upload both templates now, but only mark one valid. */
  1444. wl->beacon_templates_virgin = false;
  1445. b43_upload_beacon0(dev);
  1446. b43_upload_beacon1(dev);
  1447. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1448. cmd |= B43_MACCMD_BEACON0_VALID;
  1449. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1450. } else {
  1451. if (!beacon0_valid) {
  1452. b43_upload_beacon0(dev);
  1453. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1454. cmd |= B43_MACCMD_BEACON0_VALID;
  1455. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1456. } else if (!beacon1_valid) {
  1457. b43_upload_beacon1(dev);
  1458. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1459. cmd |= B43_MACCMD_BEACON1_VALID;
  1460. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1461. }
  1462. }
  1463. }
  1464. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1465. {
  1466. u32 old_irq_mask = dev->irq_mask;
  1467. /* update beacon right away or defer to irq */
  1468. handle_irq_beacon(dev);
  1469. if (old_irq_mask != dev->irq_mask) {
  1470. /* The handler updated the IRQ mask. */
  1471. B43_WARN_ON(!dev->irq_mask);
  1472. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1473. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1474. } else {
  1475. /* Device interrupts are currently disabled. That means
  1476. * we just ran the hardirq handler and scheduled the
  1477. * IRQ thread. The thread will write the IRQ mask when
  1478. * it finished, so there's nothing to do here. Writing
  1479. * the mask _here_ would incorrectly re-enable IRQs. */
  1480. }
  1481. }
  1482. }
  1483. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1484. {
  1485. struct b43_wl *wl = container_of(work, struct b43_wl,
  1486. beacon_update_trigger);
  1487. struct b43_wldev *dev;
  1488. mutex_lock(&wl->mutex);
  1489. dev = wl->current_dev;
  1490. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1491. if (b43_bus_host_is_sdio(dev->dev)) {
  1492. /* wl->mutex is enough. */
  1493. b43_do_beacon_update_trigger_work(dev);
  1494. mmiowb();
  1495. } else {
  1496. spin_lock_irq(&wl->hardirq_lock);
  1497. b43_do_beacon_update_trigger_work(dev);
  1498. mmiowb();
  1499. spin_unlock_irq(&wl->hardirq_lock);
  1500. }
  1501. }
  1502. mutex_unlock(&wl->mutex);
  1503. }
  1504. /* Asynchronously update the packet templates in template RAM.
  1505. * Locking: Requires wl->mutex to be locked. */
  1506. static void b43_update_templates(struct b43_wl *wl)
  1507. {
  1508. struct sk_buff *beacon;
  1509. /* This is the top half of the ansynchronous beacon update.
  1510. * The bottom half is the beacon IRQ.
  1511. * Beacon update must be asynchronous to avoid sending an
  1512. * invalid beacon. This can happen for example, if the firmware
  1513. * transmits a beacon while we are updating it. */
  1514. /* We could modify the existing beacon and set the aid bit in
  1515. * the TIM field, but that would probably require resizing and
  1516. * moving of data within the beacon template.
  1517. * Simply request a new beacon and let mac80211 do the hard work. */
  1518. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1519. if (unlikely(!beacon))
  1520. return;
  1521. if (wl->current_beacon)
  1522. dev_kfree_skb_any(wl->current_beacon);
  1523. wl->current_beacon = beacon;
  1524. wl->beacon0_uploaded = false;
  1525. wl->beacon1_uploaded = false;
  1526. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1527. }
  1528. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1529. {
  1530. b43_time_lock(dev);
  1531. if (dev->dev->core_rev >= 3) {
  1532. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1533. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1534. } else {
  1535. b43_write16(dev, 0x606, (beacon_int >> 6));
  1536. b43_write16(dev, 0x610, beacon_int);
  1537. }
  1538. b43_time_unlock(dev);
  1539. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1540. }
  1541. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1542. {
  1543. u16 reason;
  1544. /* Read the register that contains the reason code for the panic. */
  1545. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1546. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1547. switch (reason) {
  1548. default:
  1549. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1550. /* fallthrough */
  1551. case B43_FWPANIC_DIE:
  1552. /* Do not restart the controller or firmware.
  1553. * The device is nonfunctional from now on.
  1554. * Restarting would result in this panic to trigger again,
  1555. * so we avoid that recursion. */
  1556. break;
  1557. case B43_FWPANIC_RESTART:
  1558. b43_controller_restart(dev, "Microcode panic");
  1559. break;
  1560. }
  1561. }
  1562. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1563. {
  1564. unsigned int i, cnt;
  1565. u16 reason, marker_id, marker_line;
  1566. __le16 *buf;
  1567. /* The proprietary firmware doesn't have this IRQ. */
  1568. if (!dev->fw.opensource)
  1569. return;
  1570. /* Read the register that contains the reason code for this IRQ. */
  1571. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1572. switch (reason) {
  1573. case B43_DEBUGIRQ_PANIC:
  1574. b43_handle_firmware_panic(dev);
  1575. break;
  1576. case B43_DEBUGIRQ_DUMP_SHM:
  1577. if (!B43_DEBUG)
  1578. break; /* Only with driver debugging enabled. */
  1579. buf = kmalloc(4096, GFP_ATOMIC);
  1580. if (!buf) {
  1581. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1582. goto out;
  1583. }
  1584. for (i = 0; i < 4096; i += 2) {
  1585. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1586. buf[i / 2] = cpu_to_le16(tmp);
  1587. }
  1588. b43info(dev->wl, "Shared memory dump:\n");
  1589. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1590. 16, 2, buf, 4096, 1);
  1591. kfree(buf);
  1592. break;
  1593. case B43_DEBUGIRQ_DUMP_REGS:
  1594. if (!B43_DEBUG)
  1595. break; /* Only with driver debugging enabled. */
  1596. b43info(dev->wl, "Microcode register dump:\n");
  1597. for (i = 0, cnt = 0; i < 64; i++) {
  1598. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1599. if (cnt == 0)
  1600. printk(KERN_INFO);
  1601. printk("r%02u: 0x%04X ", i, tmp);
  1602. cnt++;
  1603. if (cnt == 6) {
  1604. printk("\n");
  1605. cnt = 0;
  1606. }
  1607. }
  1608. printk("\n");
  1609. break;
  1610. case B43_DEBUGIRQ_MARKER:
  1611. if (!B43_DEBUG)
  1612. break; /* Only with driver debugging enabled. */
  1613. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1614. B43_MARKER_ID_REG);
  1615. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1616. B43_MARKER_LINE_REG);
  1617. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1618. "at line number %u\n",
  1619. marker_id, marker_line);
  1620. break;
  1621. default:
  1622. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1623. reason);
  1624. }
  1625. out:
  1626. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1627. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1628. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1629. }
  1630. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1631. {
  1632. u32 reason;
  1633. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1634. u32 merged_dma_reason = 0;
  1635. int i;
  1636. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1637. return;
  1638. reason = dev->irq_reason;
  1639. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1640. dma_reason[i] = dev->dma_reason[i];
  1641. merged_dma_reason |= dma_reason[i];
  1642. }
  1643. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1644. b43err(dev->wl, "MAC transmission error\n");
  1645. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1646. b43err(dev->wl, "PHY transmission error\n");
  1647. rmb();
  1648. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1649. atomic_set(&dev->phy.txerr_cnt,
  1650. B43_PHY_TX_BADNESS_LIMIT);
  1651. b43err(dev->wl, "Too many PHY TX errors, "
  1652. "restarting the controller\n");
  1653. b43_controller_restart(dev, "PHY TX errors");
  1654. }
  1655. }
  1656. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1657. B43_DMAIRQ_NONFATALMASK))) {
  1658. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1659. b43err(dev->wl, "Fatal DMA error: "
  1660. "0x%08X, 0x%08X, 0x%08X, "
  1661. "0x%08X, 0x%08X, 0x%08X\n",
  1662. dma_reason[0], dma_reason[1],
  1663. dma_reason[2], dma_reason[3],
  1664. dma_reason[4], dma_reason[5]);
  1665. b43err(dev->wl, "This device does not support DMA "
  1666. "on your system. It will now be switched to PIO.\n");
  1667. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1668. dev->use_pio = true;
  1669. b43_controller_restart(dev, "DMA error");
  1670. return;
  1671. }
  1672. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1673. b43err(dev->wl, "DMA error: "
  1674. "0x%08X, 0x%08X, 0x%08X, "
  1675. "0x%08X, 0x%08X, 0x%08X\n",
  1676. dma_reason[0], dma_reason[1],
  1677. dma_reason[2], dma_reason[3],
  1678. dma_reason[4], dma_reason[5]);
  1679. }
  1680. }
  1681. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1682. handle_irq_ucode_debug(dev);
  1683. if (reason & B43_IRQ_TBTT_INDI)
  1684. handle_irq_tbtt_indication(dev);
  1685. if (reason & B43_IRQ_ATIM_END)
  1686. handle_irq_atim_end(dev);
  1687. if (reason & B43_IRQ_BEACON)
  1688. handle_irq_beacon(dev);
  1689. if (reason & B43_IRQ_PMQ)
  1690. handle_irq_pmq(dev);
  1691. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1692. ;/* TODO */
  1693. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1694. handle_irq_noise(dev);
  1695. /* Check the DMA reason registers for received data. */
  1696. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1697. if (b43_using_pio_transfers(dev))
  1698. b43_pio_rx(dev->pio.rx_queue);
  1699. else
  1700. b43_dma_rx(dev->dma.rx_ring);
  1701. }
  1702. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1703. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1704. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1705. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1706. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1707. if (reason & B43_IRQ_TX_OK)
  1708. handle_irq_transmit_status(dev);
  1709. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1710. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1711. #if B43_DEBUG
  1712. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1713. dev->irq_count++;
  1714. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1715. if (reason & (1 << i))
  1716. dev->irq_bit_count[i]++;
  1717. }
  1718. }
  1719. #endif
  1720. }
  1721. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1722. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1723. {
  1724. struct b43_wldev *dev = dev_id;
  1725. mutex_lock(&dev->wl->mutex);
  1726. b43_do_interrupt_thread(dev);
  1727. mmiowb();
  1728. mutex_unlock(&dev->wl->mutex);
  1729. return IRQ_HANDLED;
  1730. }
  1731. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1732. {
  1733. u32 reason;
  1734. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1735. * On SDIO, this runs under wl->mutex. */
  1736. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1737. if (reason == 0xffffffff) /* shared IRQ */
  1738. return IRQ_NONE;
  1739. reason &= dev->irq_mask;
  1740. if (!reason)
  1741. return IRQ_NONE;
  1742. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1743. & 0x0001DC00;
  1744. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1745. & 0x0000DC00;
  1746. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1747. & 0x0000DC00;
  1748. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1749. & 0x0001DC00;
  1750. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1751. & 0x0000DC00;
  1752. /* Unused ring
  1753. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1754. & 0x0000DC00;
  1755. */
  1756. /* ACK the interrupt. */
  1757. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1758. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1759. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1760. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1761. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1762. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1763. /* Unused ring
  1764. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1765. */
  1766. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1767. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1768. /* Save the reason bitmasks for the IRQ thread handler. */
  1769. dev->irq_reason = reason;
  1770. return IRQ_WAKE_THREAD;
  1771. }
  1772. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1773. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1774. {
  1775. struct b43_wldev *dev = dev_id;
  1776. irqreturn_t ret;
  1777. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1778. return IRQ_NONE;
  1779. spin_lock(&dev->wl->hardirq_lock);
  1780. ret = b43_do_interrupt(dev);
  1781. mmiowb();
  1782. spin_unlock(&dev->wl->hardirq_lock);
  1783. return ret;
  1784. }
  1785. /* SDIO interrupt handler. This runs in process context. */
  1786. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1787. {
  1788. struct b43_wl *wl = dev->wl;
  1789. irqreturn_t ret;
  1790. mutex_lock(&wl->mutex);
  1791. ret = b43_do_interrupt(dev);
  1792. if (ret == IRQ_WAKE_THREAD)
  1793. b43_do_interrupt_thread(dev);
  1794. mutex_unlock(&wl->mutex);
  1795. }
  1796. void b43_do_release_fw(struct b43_firmware_file *fw)
  1797. {
  1798. release_firmware(fw->data);
  1799. fw->data = NULL;
  1800. fw->filename = NULL;
  1801. }
  1802. static void b43_release_firmware(struct b43_wldev *dev)
  1803. {
  1804. b43_do_release_fw(&dev->fw.ucode);
  1805. b43_do_release_fw(&dev->fw.pcm);
  1806. b43_do_release_fw(&dev->fw.initvals);
  1807. b43_do_release_fw(&dev->fw.initvals_band);
  1808. }
  1809. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1810. {
  1811. const char text[] =
  1812. "You must go to " \
  1813. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1814. "and download the correct firmware for this driver version. " \
  1815. "Please carefully read all instructions on this website.\n";
  1816. if (error)
  1817. b43err(wl, text);
  1818. else
  1819. b43warn(wl, text);
  1820. }
  1821. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1822. const char *name,
  1823. struct b43_firmware_file *fw)
  1824. {
  1825. const struct firmware *blob;
  1826. struct b43_fw_header *hdr;
  1827. u32 size;
  1828. int err;
  1829. if (!name) {
  1830. /* Don't fetch anything. Free possibly cached firmware. */
  1831. /* FIXME: We should probably keep it anyway, to save some headache
  1832. * on suspend/resume with multiband devices. */
  1833. b43_do_release_fw(fw);
  1834. return 0;
  1835. }
  1836. if (fw->filename) {
  1837. if ((fw->type == ctx->req_type) &&
  1838. (strcmp(fw->filename, name) == 0))
  1839. return 0; /* Already have this fw. */
  1840. /* Free the cached firmware first. */
  1841. /* FIXME: We should probably do this later after we successfully
  1842. * got the new fw. This could reduce headache with multiband devices.
  1843. * We could also redesign this to cache the firmware for all possible
  1844. * bands all the time. */
  1845. b43_do_release_fw(fw);
  1846. }
  1847. switch (ctx->req_type) {
  1848. case B43_FWTYPE_PROPRIETARY:
  1849. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1850. "b43%s/%s.fw",
  1851. modparam_fwpostfix, name);
  1852. break;
  1853. case B43_FWTYPE_OPENSOURCE:
  1854. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1855. "b43-open%s/%s.fw",
  1856. modparam_fwpostfix, name);
  1857. break;
  1858. default:
  1859. B43_WARN_ON(1);
  1860. return -ENOSYS;
  1861. }
  1862. err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
  1863. if (err == -ENOENT) {
  1864. snprintf(ctx->errors[ctx->req_type],
  1865. sizeof(ctx->errors[ctx->req_type]),
  1866. "Firmware file \"%s\" not found\n", ctx->fwname);
  1867. return err;
  1868. } else if (err) {
  1869. snprintf(ctx->errors[ctx->req_type],
  1870. sizeof(ctx->errors[ctx->req_type]),
  1871. "Firmware file \"%s\" request failed (err=%d)\n",
  1872. ctx->fwname, err);
  1873. return err;
  1874. }
  1875. if (blob->size < sizeof(struct b43_fw_header))
  1876. goto err_format;
  1877. hdr = (struct b43_fw_header *)(blob->data);
  1878. switch (hdr->type) {
  1879. case B43_FW_TYPE_UCODE:
  1880. case B43_FW_TYPE_PCM:
  1881. size = be32_to_cpu(hdr->size);
  1882. if (size != blob->size - sizeof(struct b43_fw_header))
  1883. goto err_format;
  1884. /* fallthrough */
  1885. case B43_FW_TYPE_IV:
  1886. if (hdr->ver != 1)
  1887. goto err_format;
  1888. break;
  1889. default:
  1890. goto err_format;
  1891. }
  1892. fw->data = blob;
  1893. fw->filename = name;
  1894. fw->type = ctx->req_type;
  1895. return 0;
  1896. err_format:
  1897. snprintf(ctx->errors[ctx->req_type],
  1898. sizeof(ctx->errors[ctx->req_type]),
  1899. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1900. release_firmware(blob);
  1901. return -EPROTO;
  1902. }
  1903. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  1904. {
  1905. struct b43_wldev *dev = ctx->dev;
  1906. struct b43_firmware *fw = &ctx->dev->fw;
  1907. const u8 rev = ctx->dev->dev->core_rev;
  1908. const char *filename;
  1909. u32 tmshigh;
  1910. int err;
  1911. /* Files for HT and LCN were found by trying one by one */
  1912. /* Get microcode */
  1913. if ((rev >= 5) && (rev <= 10)) {
  1914. filename = "ucode5";
  1915. } else if ((rev >= 11) && (rev <= 12)) {
  1916. filename = "ucode11";
  1917. } else if (rev == 13) {
  1918. filename = "ucode13";
  1919. } else if (rev == 14) {
  1920. filename = "ucode14";
  1921. } else if (rev == 15) {
  1922. filename = "ucode15";
  1923. } else {
  1924. switch (dev->phy.type) {
  1925. case B43_PHYTYPE_N:
  1926. if (rev >= 16)
  1927. filename = "ucode16_mimo";
  1928. else
  1929. goto err_no_ucode;
  1930. break;
  1931. case B43_PHYTYPE_HT:
  1932. if (rev == 29)
  1933. filename = "ucode29_mimo";
  1934. else
  1935. goto err_no_ucode;
  1936. break;
  1937. case B43_PHYTYPE_LCN:
  1938. if (rev == 24)
  1939. filename = "ucode24_mimo";
  1940. else
  1941. goto err_no_ucode;
  1942. break;
  1943. default:
  1944. goto err_no_ucode;
  1945. }
  1946. }
  1947. err = b43_do_request_fw(ctx, filename, &fw->ucode);
  1948. if (err)
  1949. goto err_load;
  1950. /* Get PCM code */
  1951. if ((rev >= 5) && (rev <= 10))
  1952. filename = "pcm5";
  1953. else if (rev >= 11)
  1954. filename = NULL;
  1955. else
  1956. goto err_no_pcm;
  1957. fw->pcm_request_failed = false;
  1958. err = b43_do_request_fw(ctx, filename, &fw->pcm);
  1959. if (err == -ENOENT) {
  1960. /* We did not find a PCM file? Not fatal, but
  1961. * core rev <= 10 must do without hwcrypto then. */
  1962. fw->pcm_request_failed = true;
  1963. } else if (err)
  1964. goto err_load;
  1965. /* Get initvals */
  1966. switch (dev->phy.type) {
  1967. case B43_PHYTYPE_A:
  1968. if ((rev >= 5) && (rev <= 10)) {
  1969. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  1970. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1971. filename = "a0g1initvals5";
  1972. else
  1973. filename = "a0g0initvals5";
  1974. } else
  1975. goto err_no_initvals;
  1976. break;
  1977. case B43_PHYTYPE_G:
  1978. if ((rev >= 5) && (rev <= 10))
  1979. filename = "b0g0initvals5";
  1980. else if (rev >= 13)
  1981. filename = "b0g0initvals13";
  1982. else
  1983. goto err_no_initvals;
  1984. break;
  1985. case B43_PHYTYPE_N:
  1986. if (rev >= 16)
  1987. filename = "n0initvals16";
  1988. else if ((rev >= 11) && (rev <= 12))
  1989. filename = "n0initvals11";
  1990. else
  1991. goto err_no_initvals;
  1992. break;
  1993. case B43_PHYTYPE_LP:
  1994. if (rev == 13)
  1995. filename = "lp0initvals13";
  1996. else if (rev == 14)
  1997. filename = "lp0initvals14";
  1998. else if (rev >= 15)
  1999. filename = "lp0initvals15";
  2000. else
  2001. goto err_no_initvals;
  2002. break;
  2003. case B43_PHYTYPE_HT:
  2004. if (rev == 29)
  2005. filename = "ht0initvals29";
  2006. else
  2007. goto err_no_initvals;
  2008. break;
  2009. case B43_PHYTYPE_LCN:
  2010. if (rev == 24)
  2011. filename = "lcn0initvals24";
  2012. else
  2013. goto err_no_initvals;
  2014. break;
  2015. default:
  2016. goto err_no_initvals;
  2017. }
  2018. err = b43_do_request_fw(ctx, filename, &fw->initvals);
  2019. if (err)
  2020. goto err_load;
  2021. /* Get bandswitch initvals */
  2022. switch (dev->phy.type) {
  2023. case B43_PHYTYPE_A:
  2024. if ((rev >= 5) && (rev <= 10)) {
  2025. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  2026. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  2027. filename = "a0g1bsinitvals5";
  2028. else
  2029. filename = "a0g0bsinitvals5";
  2030. } else if (rev >= 11)
  2031. filename = NULL;
  2032. else
  2033. goto err_no_initvals;
  2034. break;
  2035. case B43_PHYTYPE_G:
  2036. if ((rev >= 5) && (rev <= 10))
  2037. filename = "b0g0bsinitvals5";
  2038. else if (rev >= 11)
  2039. filename = NULL;
  2040. else
  2041. goto err_no_initvals;
  2042. break;
  2043. case B43_PHYTYPE_N:
  2044. if (rev >= 16)
  2045. filename = "n0bsinitvals16";
  2046. else if ((rev >= 11) && (rev <= 12))
  2047. filename = "n0bsinitvals11";
  2048. else
  2049. goto err_no_initvals;
  2050. break;
  2051. case B43_PHYTYPE_LP:
  2052. if (rev == 13)
  2053. filename = "lp0bsinitvals13";
  2054. else if (rev == 14)
  2055. filename = "lp0bsinitvals14";
  2056. else if (rev >= 15)
  2057. filename = "lp0bsinitvals15";
  2058. else
  2059. goto err_no_initvals;
  2060. break;
  2061. case B43_PHYTYPE_HT:
  2062. if (rev == 29)
  2063. filename = "ht0bsinitvals29";
  2064. else
  2065. goto err_no_initvals;
  2066. break;
  2067. case B43_PHYTYPE_LCN:
  2068. if (rev == 24)
  2069. filename = "lcn0bsinitvals24";
  2070. else
  2071. goto err_no_initvals;
  2072. break;
  2073. default:
  2074. goto err_no_initvals;
  2075. }
  2076. err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
  2077. if (err)
  2078. goto err_load;
  2079. return 0;
  2080. err_no_ucode:
  2081. err = ctx->fatal_failure = -EOPNOTSUPP;
  2082. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  2083. "is required for your device (wl-core rev %u)\n", rev);
  2084. goto error;
  2085. err_no_pcm:
  2086. err = ctx->fatal_failure = -EOPNOTSUPP;
  2087. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  2088. "is required for your device (wl-core rev %u)\n", rev);
  2089. goto error;
  2090. err_no_initvals:
  2091. err = ctx->fatal_failure = -EOPNOTSUPP;
  2092. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  2093. "is required for your device (wl-core rev %u)\n", rev);
  2094. goto error;
  2095. err_load:
  2096. /* We failed to load this firmware image. The error message
  2097. * already is in ctx->errors. Return and let our caller decide
  2098. * what to do. */
  2099. goto error;
  2100. error:
  2101. b43_release_firmware(dev);
  2102. return err;
  2103. }
  2104. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
  2105. static void b43_one_core_detach(struct b43_bus_dev *dev);
  2106. static void b43_request_firmware(struct work_struct *work)
  2107. {
  2108. struct b43_wl *wl = container_of(work,
  2109. struct b43_wl, firmware_load);
  2110. struct b43_wldev *dev = wl->current_dev;
  2111. struct b43_request_fw_context *ctx;
  2112. unsigned int i;
  2113. int err;
  2114. const char *errmsg;
  2115. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  2116. if (!ctx)
  2117. return;
  2118. ctx->dev = dev;
  2119. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  2120. err = b43_try_request_fw(ctx);
  2121. if (!err)
  2122. goto start_ieee80211; /* Successfully loaded it. */
  2123. /* Was fw version known? */
  2124. if (ctx->fatal_failure)
  2125. goto out;
  2126. /* proprietary fw not found, try open source */
  2127. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  2128. err = b43_try_request_fw(ctx);
  2129. if (!err)
  2130. goto start_ieee80211; /* Successfully loaded it. */
  2131. if(ctx->fatal_failure)
  2132. goto out;
  2133. /* Could not find a usable firmware. Print the errors. */
  2134. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2135. errmsg = ctx->errors[i];
  2136. if (strlen(errmsg))
  2137. b43err(dev->wl, errmsg);
  2138. }
  2139. b43_print_fw_helptext(dev->wl, 1);
  2140. goto out;
  2141. start_ieee80211:
  2142. err = ieee80211_register_hw(wl->hw);
  2143. if (err)
  2144. goto err_one_core_detach;
  2145. b43_leds_register(wl->current_dev);
  2146. goto out;
  2147. err_one_core_detach:
  2148. b43_one_core_detach(dev->dev);
  2149. out:
  2150. kfree(ctx);
  2151. }
  2152. static int b43_upload_microcode(struct b43_wldev *dev)
  2153. {
  2154. struct wiphy *wiphy = dev->wl->hw->wiphy;
  2155. const size_t hdr_len = sizeof(struct b43_fw_header);
  2156. const __be32 *data;
  2157. unsigned int i, len;
  2158. u16 fwrev, fwpatch, fwdate, fwtime;
  2159. u32 tmp, macctl;
  2160. int err = 0;
  2161. /* Jump the microcode PSM to offset 0 */
  2162. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2163. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2164. macctl |= B43_MACCTL_PSM_JMP0;
  2165. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2166. /* Zero out all microcode PSM registers and shared memory. */
  2167. for (i = 0; i < 64; i++)
  2168. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2169. for (i = 0; i < 4096; i += 2)
  2170. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2171. /* Upload Microcode. */
  2172. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2173. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2174. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2175. for (i = 0; i < len; i++) {
  2176. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2177. udelay(10);
  2178. }
  2179. if (dev->fw.pcm.data) {
  2180. /* Upload PCM data. */
  2181. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2182. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2183. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2184. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2185. /* No need for autoinc bit in SHM_HW */
  2186. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2187. for (i = 0; i < len; i++) {
  2188. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2189. udelay(10);
  2190. }
  2191. }
  2192. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2193. /* Start the microcode PSM */
  2194. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
  2195. B43_MACCTL_PSM_RUN);
  2196. /* Wait for the microcode to load and respond */
  2197. i = 0;
  2198. while (1) {
  2199. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2200. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2201. break;
  2202. i++;
  2203. if (i >= 20) {
  2204. b43err(dev->wl, "Microcode not responding\n");
  2205. b43_print_fw_helptext(dev->wl, 1);
  2206. err = -ENODEV;
  2207. goto error;
  2208. }
  2209. msleep(50);
  2210. }
  2211. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2212. /* Get and check the revisions. */
  2213. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2214. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2215. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2216. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2217. if (fwrev <= 0x128) {
  2218. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2219. "binary drivers older than version 4.x is unsupported. "
  2220. "You must upgrade your firmware files.\n");
  2221. b43_print_fw_helptext(dev->wl, 1);
  2222. err = -EOPNOTSUPP;
  2223. goto error;
  2224. }
  2225. dev->fw.rev = fwrev;
  2226. dev->fw.patch = fwpatch;
  2227. if (dev->fw.rev >= 598)
  2228. dev->fw.hdr_format = B43_FW_HDR_598;
  2229. else if (dev->fw.rev >= 410)
  2230. dev->fw.hdr_format = B43_FW_HDR_410;
  2231. else
  2232. dev->fw.hdr_format = B43_FW_HDR_351;
  2233. dev->fw.opensource = (fwdate == 0xFFFF);
  2234. /* Default to use-all-queues. */
  2235. dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
  2236. dev->qos_enabled = !!modparam_qos;
  2237. /* Default to firmware/hardware crypto acceleration. */
  2238. dev->hwcrypto_enabled = true;
  2239. if (dev->fw.opensource) {
  2240. u16 fwcapa;
  2241. /* Patchlevel info is encoded in the "time" field. */
  2242. dev->fw.patch = fwtime;
  2243. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2244. dev->fw.rev, dev->fw.patch);
  2245. fwcapa = b43_fwcapa_read(dev);
  2246. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2247. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2248. /* Disable hardware crypto and fall back to software crypto. */
  2249. dev->hwcrypto_enabled = false;
  2250. }
  2251. if (!(fwcapa & B43_FWCAPA_QOS)) {
  2252. b43info(dev->wl, "QoS not supported by firmware\n");
  2253. /* Disable QoS. Tweak hw->queues to 1. It will be restored before
  2254. * ieee80211_unregister to make sure the networking core can
  2255. * properly free possible resources. */
  2256. dev->wl->hw->queues = 1;
  2257. dev->qos_enabled = false;
  2258. }
  2259. } else {
  2260. b43info(dev->wl, "Loading firmware version %u.%u "
  2261. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2262. fwrev, fwpatch,
  2263. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2264. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2265. if (dev->fw.pcm_request_failed) {
  2266. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2267. "Hardware accelerated cryptography is disabled.\n");
  2268. b43_print_fw_helptext(dev->wl, 0);
  2269. }
  2270. }
  2271. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  2272. dev->fw.rev, dev->fw.patch);
  2273. wiphy->hw_version = dev->dev->core_id;
  2274. if (dev->fw.hdr_format == B43_FW_HDR_351) {
  2275. /* We're over the deadline, but we keep support for old fw
  2276. * until it turns out to be in major conflict with something new. */
  2277. b43warn(dev->wl, "You are using an old firmware image. "
  2278. "Support for old firmware will be removed soon "
  2279. "(official deadline was July 2008).\n");
  2280. b43_print_fw_helptext(dev->wl, 0);
  2281. }
  2282. return 0;
  2283. error:
  2284. /* Stop the microcode PSM. */
  2285. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  2286. B43_MACCTL_PSM_JMP0);
  2287. return err;
  2288. }
  2289. static int b43_write_initvals(struct b43_wldev *dev,
  2290. const struct b43_iv *ivals,
  2291. size_t count,
  2292. size_t array_size)
  2293. {
  2294. const struct b43_iv *iv;
  2295. u16 offset;
  2296. size_t i;
  2297. bool bit32;
  2298. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2299. iv = ivals;
  2300. for (i = 0; i < count; i++) {
  2301. if (array_size < sizeof(iv->offset_size))
  2302. goto err_format;
  2303. array_size -= sizeof(iv->offset_size);
  2304. offset = be16_to_cpu(iv->offset_size);
  2305. bit32 = !!(offset & B43_IV_32BIT);
  2306. offset &= B43_IV_OFFSET_MASK;
  2307. if (offset >= 0x1000)
  2308. goto err_format;
  2309. if (bit32) {
  2310. u32 value;
  2311. if (array_size < sizeof(iv->data.d32))
  2312. goto err_format;
  2313. array_size -= sizeof(iv->data.d32);
  2314. value = get_unaligned_be32(&iv->data.d32);
  2315. b43_write32(dev, offset, value);
  2316. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2317. sizeof(__be16) +
  2318. sizeof(__be32));
  2319. } else {
  2320. u16 value;
  2321. if (array_size < sizeof(iv->data.d16))
  2322. goto err_format;
  2323. array_size -= sizeof(iv->data.d16);
  2324. value = be16_to_cpu(iv->data.d16);
  2325. b43_write16(dev, offset, value);
  2326. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2327. sizeof(__be16) +
  2328. sizeof(__be16));
  2329. }
  2330. }
  2331. if (array_size)
  2332. goto err_format;
  2333. return 0;
  2334. err_format:
  2335. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2336. b43_print_fw_helptext(dev->wl, 1);
  2337. return -EPROTO;
  2338. }
  2339. static int b43_upload_initvals(struct b43_wldev *dev)
  2340. {
  2341. const size_t hdr_len = sizeof(struct b43_fw_header);
  2342. const struct b43_fw_header *hdr;
  2343. struct b43_firmware *fw = &dev->fw;
  2344. const struct b43_iv *ivals;
  2345. size_t count;
  2346. int err;
  2347. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2348. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2349. count = be32_to_cpu(hdr->size);
  2350. err = b43_write_initvals(dev, ivals, count,
  2351. fw->initvals.data->size - hdr_len);
  2352. if (err)
  2353. goto out;
  2354. if (fw->initvals_band.data) {
  2355. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2356. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2357. count = be32_to_cpu(hdr->size);
  2358. err = b43_write_initvals(dev, ivals, count,
  2359. fw->initvals_band.data->size - hdr_len);
  2360. if (err)
  2361. goto out;
  2362. }
  2363. out:
  2364. return err;
  2365. }
  2366. /* Initialize the GPIOs
  2367. * http://bcm-specs.sipsolutions.net/GPIO
  2368. */
  2369. static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
  2370. {
  2371. struct ssb_bus *bus = dev->dev->sdev->bus;
  2372. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2373. return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
  2374. #else
  2375. return bus->chipco.dev;
  2376. #endif
  2377. }
  2378. static int b43_gpio_init(struct b43_wldev *dev)
  2379. {
  2380. struct ssb_device *gpiodev;
  2381. u32 mask, set;
  2382. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  2383. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
  2384. mask = 0x0000001F;
  2385. set = 0x0000000F;
  2386. if (dev->dev->chip_id == 0x4301) {
  2387. mask |= 0x0060;
  2388. set |= 0x0060;
  2389. }
  2390. if (dev->dev->chip_id == 0x5354)
  2391. set &= 0xff02;
  2392. if (0 /* FIXME: conditional unknown */ ) {
  2393. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2394. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2395. | 0x0100);
  2396. mask |= 0x0180;
  2397. set |= 0x0180;
  2398. }
  2399. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
  2400. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2401. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2402. | 0x0200);
  2403. mask |= 0x0200;
  2404. set |= 0x0200;
  2405. }
  2406. if (dev->dev->core_rev >= 2)
  2407. mask |= 0x0010; /* FIXME: This is redundant. */
  2408. switch (dev->dev->bus_type) {
  2409. #ifdef CONFIG_B43_BCMA
  2410. case B43_BUS_BCMA:
  2411. bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
  2412. (bcma_cc_read32(&dev->dev->bdev->bus->drv_cc,
  2413. BCMA_CC_GPIOCTL) & mask) | set);
  2414. break;
  2415. #endif
  2416. #ifdef CONFIG_B43_SSB
  2417. case B43_BUS_SSB:
  2418. gpiodev = b43_ssb_gpio_dev(dev);
  2419. if (gpiodev)
  2420. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2421. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2422. & mask) | set);
  2423. break;
  2424. #endif
  2425. }
  2426. return 0;
  2427. }
  2428. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2429. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2430. {
  2431. struct ssb_device *gpiodev;
  2432. switch (dev->dev->bus_type) {
  2433. #ifdef CONFIG_B43_BCMA
  2434. case B43_BUS_BCMA:
  2435. bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
  2436. 0);
  2437. break;
  2438. #endif
  2439. #ifdef CONFIG_B43_SSB
  2440. case B43_BUS_SSB:
  2441. gpiodev = b43_ssb_gpio_dev(dev);
  2442. if (gpiodev)
  2443. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2444. break;
  2445. #endif
  2446. }
  2447. }
  2448. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2449. void b43_mac_enable(struct b43_wldev *dev)
  2450. {
  2451. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2452. u16 fwstate;
  2453. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2454. B43_SHM_SH_UCODESTAT);
  2455. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2456. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2457. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2458. "should be suspended, but current state is %u\n",
  2459. fwstate);
  2460. }
  2461. }
  2462. dev->mac_suspended--;
  2463. B43_WARN_ON(dev->mac_suspended < 0);
  2464. if (dev->mac_suspended == 0) {
  2465. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
  2466. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2467. B43_IRQ_MAC_SUSPENDED);
  2468. /* Commit writes */
  2469. b43_read32(dev, B43_MMIO_MACCTL);
  2470. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2471. b43_power_saving_ctl_bits(dev, 0);
  2472. }
  2473. }
  2474. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2475. void b43_mac_suspend(struct b43_wldev *dev)
  2476. {
  2477. int i;
  2478. u32 tmp;
  2479. might_sleep();
  2480. B43_WARN_ON(dev->mac_suspended < 0);
  2481. if (dev->mac_suspended == 0) {
  2482. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2483. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
  2484. /* force pci to flush the write */
  2485. b43_read32(dev, B43_MMIO_MACCTL);
  2486. for (i = 35; i; i--) {
  2487. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2488. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2489. goto out;
  2490. udelay(10);
  2491. }
  2492. /* Hm, it seems this will take some time. Use msleep(). */
  2493. for (i = 40; i; i--) {
  2494. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2495. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2496. goto out;
  2497. msleep(1);
  2498. }
  2499. b43err(dev->wl, "MAC suspend failed\n");
  2500. }
  2501. out:
  2502. dev->mac_suspended++;
  2503. }
  2504. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2505. void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2506. {
  2507. u32 tmp;
  2508. switch (dev->dev->bus_type) {
  2509. #ifdef CONFIG_B43_BCMA
  2510. case B43_BUS_BCMA:
  2511. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  2512. if (on)
  2513. tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
  2514. else
  2515. tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
  2516. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  2517. break;
  2518. #endif
  2519. #ifdef CONFIG_B43_SSB
  2520. case B43_BUS_SSB:
  2521. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  2522. if (on)
  2523. tmp |= B43_TMSLOW_MACPHYCLKEN;
  2524. else
  2525. tmp &= ~B43_TMSLOW_MACPHYCLKEN;
  2526. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  2527. break;
  2528. #endif
  2529. }
  2530. }
  2531. static void b43_adjust_opmode(struct b43_wldev *dev)
  2532. {
  2533. struct b43_wl *wl = dev->wl;
  2534. u32 ctl;
  2535. u16 cfp_pretbtt;
  2536. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2537. /* Reset status to STA infrastructure mode. */
  2538. ctl &= ~B43_MACCTL_AP;
  2539. ctl &= ~B43_MACCTL_KEEP_CTL;
  2540. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2541. ctl &= ~B43_MACCTL_KEEP_BAD;
  2542. ctl &= ~B43_MACCTL_PROMISC;
  2543. ctl &= ~B43_MACCTL_BEACPROMISC;
  2544. ctl |= B43_MACCTL_INFRA;
  2545. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2546. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2547. ctl |= B43_MACCTL_AP;
  2548. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2549. ctl &= ~B43_MACCTL_INFRA;
  2550. if (wl->filter_flags & FIF_CONTROL)
  2551. ctl |= B43_MACCTL_KEEP_CTL;
  2552. if (wl->filter_flags & FIF_FCSFAIL)
  2553. ctl |= B43_MACCTL_KEEP_BAD;
  2554. if (wl->filter_flags & FIF_PLCPFAIL)
  2555. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2556. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2557. ctl |= B43_MACCTL_PROMISC;
  2558. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2559. ctl |= B43_MACCTL_BEACPROMISC;
  2560. /* Workaround: On old hardware the HW-MAC-address-filter
  2561. * doesn't work properly, so always run promisc in filter
  2562. * it in software. */
  2563. if (dev->dev->core_rev <= 4)
  2564. ctl |= B43_MACCTL_PROMISC;
  2565. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2566. cfp_pretbtt = 2;
  2567. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2568. if (dev->dev->chip_id == 0x4306 &&
  2569. dev->dev->chip_rev == 3)
  2570. cfp_pretbtt = 100;
  2571. else
  2572. cfp_pretbtt = 50;
  2573. }
  2574. b43_write16(dev, 0x612, cfp_pretbtt);
  2575. /* FIXME: We don't currently implement the PMQ mechanism,
  2576. * so always disable it. If we want to implement PMQ,
  2577. * we need to enable it here (clear DISCPMQ) in AP mode.
  2578. */
  2579. if (0 /* ctl & B43_MACCTL_AP */)
  2580. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
  2581. else
  2582. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
  2583. }
  2584. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2585. {
  2586. u16 offset;
  2587. if (is_ofdm) {
  2588. offset = 0x480;
  2589. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2590. } else {
  2591. offset = 0x4C0;
  2592. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2593. }
  2594. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2595. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2596. }
  2597. static void b43_rate_memory_init(struct b43_wldev *dev)
  2598. {
  2599. switch (dev->phy.type) {
  2600. case B43_PHYTYPE_A:
  2601. case B43_PHYTYPE_G:
  2602. case B43_PHYTYPE_N:
  2603. case B43_PHYTYPE_LP:
  2604. case B43_PHYTYPE_HT:
  2605. case B43_PHYTYPE_LCN:
  2606. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2607. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2608. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2609. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2610. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2611. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2612. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2613. if (dev->phy.type == B43_PHYTYPE_A)
  2614. break;
  2615. /* fallthrough */
  2616. case B43_PHYTYPE_B:
  2617. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2618. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2619. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2620. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2621. break;
  2622. default:
  2623. B43_WARN_ON(1);
  2624. }
  2625. }
  2626. /* Set the default values for the PHY TX Control Words. */
  2627. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2628. {
  2629. u16 ctl = 0;
  2630. ctl |= B43_TXH_PHY_ENC_CCK;
  2631. ctl |= B43_TXH_PHY_ANT01AUTO;
  2632. ctl |= B43_TXH_PHY_TXPWR;
  2633. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2634. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2635. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2636. }
  2637. /* Set the TX-Antenna for management frames sent by firmware. */
  2638. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2639. {
  2640. u16 ant;
  2641. u16 tmp;
  2642. ant = b43_antenna_to_phyctl(antenna);
  2643. /* For ACK/CTS */
  2644. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2645. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2646. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2647. /* For Probe Resposes */
  2648. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2649. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2650. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2651. }
  2652. /* This is the opposite of b43_chip_init() */
  2653. static void b43_chip_exit(struct b43_wldev *dev)
  2654. {
  2655. b43_phy_exit(dev);
  2656. b43_gpio_cleanup(dev);
  2657. /* firmware is released later */
  2658. }
  2659. /* Initialize the chip
  2660. * http://bcm-specs.sipsolutions.net/ChipInit
  2661. */
  2662. static int b43_chip_init(struct b43_wldev *dev)
  2663. {
  2664. struct b43_phy *phy = &dev->phy;
  2665. int err;
  2666. u32 macctl;
  2667. u16 value16;
  2668. /* Initialize the MAC control */
  2669. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2670. if (dev->phy.gmode)
  2671. macctl |= B43_MACCTL_GMODE;
  2672. macctl |= B43_MACCTL_INFRA;
  2673. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2674. err = b43_upload_microcode(dev);
  2675. if (err)
  2676. goto out; /* firmware is released later */
  2677. err = b43_gpio_init(dev);
  2678. if (err)
  2679. goto out; /* firmware is released later */
  2680. err = b43_upload_initvals(dev);
  2681. if (err)
  2682. goto err_gpio_clean;
  2683. /* Turn the Analog on and initialize the PHY. */
  2684. phy->ops->switch_analog(dev, 1);
  2685. err = b43_phy_init(dev);
  2686. if (err)
  2687. goto err_gpio_clean;
  2688. /* Disable Interference Mitigation. */
  2689. if (phy->ops->interf_mitigation)
  2690. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2691. /* Select the antennae */
  2692. if (phy->ops->set_rx_antenna)
  2693. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2694. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2695. if (phy->type == B43_PHYTYPE_B) {
  2696. value16 = b43_read16(dev, 0x005E);
  2697. value16 |= 0x0004;
  2698. b43_write16(dev, 0x005E, value16);
  2699. }
  2700. b43_write32(dev, 0x0100, 0x01000000);
  2701. if (dev->dev->core_rev < 5)
  2702. b43_write32(dev, 0x010C, 0x01000000);
  2703. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
  2704. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
  2705. /* Probe Response Timeout value */
  2706. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2707. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2708. /* Initially set the wireless operation mode. */
  2709. b43_adjust_opmode(dev);
  2710. if (dev->dev->core_rev < 3) {
  2711. b43_write16(dev, 0x060E, 0x0000);
  2712. b43_write16(dev, 0x0610, 0x8000);
  2713. b43_write16(dev, 0x0604, 0x0000);
  2714. b43_write16(dev, 0x0606, 0x0200);
  2715. } else {
  2716. b43_write32(dev, 0x0188, 0x80000000);
  2717. b43_write32(dev, 0x018C, 0x02000000);
  2718. }
  2719. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2720. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2721. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2722. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2723. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2724. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2725. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2726. b43_mac_phy_clock_set(dev, true);
  2727. switch (dev->dev->bus_type) {
  2728. #ifdef CONFIG_B43_BCMA
  2729. case B43_BUS_BCMA:
  2730. /* FIXME: 0xE74 is quite common, but should be read from CC */
  2731. b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
  2732. break;
  2733. #endif
  2734. #ifdef CONFIG_B43_SSB
  2735. case B43_BUS_SSB:
  2736. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2737. dev->dev->sdev->bus->chipco.fast_pwrup_delay);
  2738. break;
  2739. #endif
  2740. }
  2741. err = 0;
  2742. b43dbg(dev->wl, "Chip initialized\n");
  2743. out:
  2744. return err;
  2745. err_gpio_clean:
  2746. b43_gpio_cleanup(dev);
  2747. return err;
  2748. }
  2749. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2750. {
  2751. const struct b43_phy_operations *ops = dev->phy.ops;
  2752. if (ops->pwork_60sec)
  2753. ops->pwork_60sec(dev);
  2754. /* Force check the TX power emission now. */
  2755. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2756. }
  2757. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2758. {
  2759. /* Update device statistics. */
  2760. b43_calculate_link_quality(dev);
  2761. }
  2762. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2763. {
  2764. struct b43_phy *phy = &dev->phy;
  2765. u16 wdr;
  2766. if (dev->fw.opensource) {
  2767. /* Check if the firmware is still alive.
  2768. * It will reset the watchdog counter to 0 in its idle loop. */
  2769. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2770. if (unlikely(wdr)) {
  2771. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2772. b43_controller_restart(dev, "Firmware watchdog");
  2773. return;
  2774. } else {
  2775. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2776. B43_WATCHDOG_REG, 1);
  2777. }
  2778. }
  2779. if (phy->ops->pwork_15sec)
  2780. phy->ops->pwork_15sec(dev);
  2781. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2782. wmb();
  2783. #if B43_DEBUG
  2784. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2785. unsigned int i;
  2786. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2787. dev->irq_count / 15,
  2788. dev->tx_count / 15,
  2789. dev->rx_count / 15);
  2790. dev->irq_count = 0;
  2791. dev->tx_count = 0;
  2792. dev->rx_count = 0;
  2793. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2794. if (dev->irq_bit_count[i]) {
  2795. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2796. dev->irq_bit_count[i] / 15, i, (1 << i));
  2797. dev->irq_bit_count[i] = 0;
  2798. }
  2799. }
  2800. }
  2801. #endif
  2802. }
  2803. static void do_periodic_work(struct b43_wldev *dev)
  2804. {
  2805. unsigned int state;
  2806. state = dev->periodic_state;
  2807. if (state % 4 == 0)
  2808. b43_periodic_every60sec(dev);
  2809. if (state % 2 == 0)
  2810. b43_periodic_every30sec(dev);
  2811. b43_periodic_every15sec(dev);
  2812. }
  2813. /* Periodic work locking policy:
  2814. * The whole periodic work handler is protected by
  2815. * wl->mutex. If another lock is needed somewhere in the
  2816. * pwork callchain, it's acquired in-place, where it's needed.
  2817. */
  2818. static void b43_periodic_work_handler(struct work_struct *work)
  2819. {
  2820. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2821. periodic_work.work);
  2822. struct b43_wl *wl = dev->wl;
  2823. unsigned long delay;
  2824. mutex_lock(&wl->mutex);
  2825. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2826. goto out;
  2827. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2828. goto out_requeue;
  2829. do_periodic_work(dev);
  2830. dev->periodic_state++;
  2831. out_requeue:
  2832. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2833. delay = msecs_to_jiffies(50);
  2834. else
  2835. delay = round_jiffies_relative(HZ * 15);
  2836. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  2837. out:
  2838. mutex_unlock(&wl->mutex);
  2839. }
  2840. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2841. {
  2842. struct delayed_work *work = &dev->periodic_work;
  2843. dev->periodic_state = 0;
  2844. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2845. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  2846. }
  2847. /* Check if communication with the device works correctly. */
  2848. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2849. {
  2850. u32 v, backup0, backup4;
  2851. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2852. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  2853. /* Check for read/write and endianness problems. */
  2854. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2855. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2856. goto error;
  2857. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2858. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2859. goto error;
  2860. /* Check if unaligned 32bit SHM_SHARED access works properly.
  2861. * However, don't bail out on failure, because it's noncritical. */
  2862. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  2863. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  2864. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  2865. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  2866. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  2867. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  2868. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  2869. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  2870. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  2871. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  2872. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  2873. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  2874. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  2875. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  2876. if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
  2877. /* The 32bit register shadows the two 16bit registers
  2878. * with update sideeffects. Validate this. */
  2879. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2880. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2881. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2882. goto error;
  2883. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2884. goto error;
  2885. }
  2886. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2887. v = b43_read32(dev, B43_MMIO_MACCTL);
  2888. v |= B43_MACCTL_GMODE;
  2889. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2890. goto error;
  2891. return 0;
  2892. error:
  2893. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2894. return -ENODEV;
  2895. }
  2896. static void b43_security_init(struct b43_wldev *dev)
  2897. {
  2898. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2899. /* KTP is a word address, but we address SHM bytewise.
  2900. * So multiply by two.
  2901. */
  2902. dev->ktp *= 2;
  2903. /* Number of RCMTA address slots */
  2904. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  2905. /* Clear the key memory. */
  2906. b43_clear_keys(dev);
  2907. }
  2908. #ifdef CONFIG_B43_HWRNG
  2909. static int b43_rng_read(struct hwrng *rng, u32 *data)
  2910. {
  2911. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2912. struct b43_wldev *dev;
  2913. int count = -ENODEV;
  2914. mutex_lock(&wl->mutex);
  2915. dev = wl->current_dev;
  2916. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  2917. *data = b43_read16(dev, B43_MMIO_RNG);
  2918. count = sizeof(u16);
  2919. }
  2920. mutex_unlock(&wl->mutex);
  2921. return count;
  2922. }
  2923. #endif /* CONFIG_B43_HWRNG */
  2924. static void b43_rng_exit(struct b43_wl *wl)
  2925. {
  2926. #ifdef CONFIG_B43_HWRNG
  2927. if (wl->rng_initialized)
  2928. hwrng_unregister(&wl->rng);
  2929. #endif /* CONFIG_B43_HWRNG */
  2930. }
  2931. static int b43_rng_init(struct b43_wl *wl)
  2932. {
  2933. int err = 0;
  2934. #ifdef CONFIG_B43_HWRNG
  2935. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2936. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2937. wl->rng.name = wl->rng_name;
  2938. wl->rng.data_read = b43_rng_read;
  2939. wl->rng.priv = (unsigned long)wl;
  2940. wl->rng_initialized = true;
  2941. err = hwrng_register(&wl->rng);
  2942. if (err) {
  2943. wl->rng_initialized = false;
  2944. b43err(wl, "Failed to register the random "
  2945. "number generator (%d)\n", err);
  2946. }
  2947. #endif /* CONFIG_B43_HWRNG */
  2948. return err;
  2949. }
  2950. static void b43_tx_work(struct work_struct *work)
  2951. {
  2952. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  2953. struct b43_wldev *dev;
  2954. struct sk_buff *skb;
  2955. int queue_num;
  2956. int err = 0;
  2957. mutex_lock(&wl->mutex);
  2958. dev = wl->current_dev;
  2959. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  2960. mutex_unlock(&wl->mutex);
  2961. return;
  2962. }
  2963. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  2964. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  2965. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  2966. if (b43_using_pio_transfers(dev))
  2967. err = b43_pio_tx(dev, skb);
  2968. else
  2969. err = b43_dma_tx(dev, skb);
  2970. if (err == -ENOSPC) {
  2971. wl->tx_queue_stopped[queue_num] = 1;
  2972. ieee80211_stop_queue(wl->hw, queue_num);
  2973. skb_queue_head(&wl->tx_queue[queue_num], skb);
  2974. break;
  2975. }
  2976. if (unlikely(err))
  2977. dev_kfree_skb(skb); /* Drop it */
  2978. err = 0;
  2979. }
  2980. if (!err)
  2981. wl->tx_queue_stopped[queue_num] = 0;
  2982. }
  2983. #if B43_DEBUG
  2984. dev->tx_count++;
  2985. #endif
  2986. mutex_unlock(&wl->mutex);
  2987. }
  2988. static void b43_op_tx(struct ieee80211_hw *hw,
  2989. struct sk_buff *skb)
  2990. {
  2991. struct b43_wl *wl = hw_to_b43_wl(hw);
  2992. if (unlikely(skb->len < 2 + 2 + 6)) {
  2993. /* Too short, this can't be a valid frame. */
  2994. dev_kfree_skb_any(skb);
  2995. return;
  2996. }
  2997. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2998. skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
  2999. if (!wl->tx_queue_stopped[skb->queue_mapping]) {
  3000. ieee80211_queue_work(wl->hw, &wl->tx_work);
  3001. } else {
  3002. ieee80211_stop_queue(wl->hw, skb->queue_mapping);
  3003. }
  3004. }
  3005. static void b43_qos_params_upload(struct b43_wldev *dev,
  3006. const struct ieee80211_tx_queue_params *p,
  3007. u16 shm_offset)
  3008. {
  3009. u16 params[B43_NR_QOSPARAMS];
  3010. int bslots, tmp;
  3011. unsigned int i;
  3012. if (!dev->qos_enabled)
  3013. return;
  3014. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  3015. memset(&params, 0, sizeof(params));
  3016. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  3017. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  3018. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  3019. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  3020. params[B43_QOSPARAM_AIFS] = p->aifs;
  3021. params[B43_QOSPARAM_BSLOTS] = bslots;
  3022. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  3023. for (i = 0; i < ARRAY_SIZE(params); i++) {
  3024. if (i == B43_QOSPARAM_STATUS) {
  3025. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  3026. shm_offset + (i * 2));
  3027. /* Mark the parameters as updated. */
  3028. tmp |= 0x100;
  3029. b43_shm_write16(dev, B43_SHM_SHARED,
  3030. shm_offset + (i * 2),
  3031. tmp);
  3032. } else {
  3033. b43_shm_write16(dev, B43_SHM_SHARED,
  3034. shm_offset + (i * 2),
  3035. params[i]);
  3036. }
  3037. }
  3038. }
  3039. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  3040. static const u16 b43_qos_shm_offsets[] = {
  3041. /* [mac80211-queue-nr] = SHM_OFFSET, */
  3042. [0] = B43_QOS_VOICE,
  3043. [1] = B43_QOS_VIDEO,
  3044. [2] = B43_QOS_BESTEFFORT,
  3045. [3] = B43_QOS_BACKGROUND,
  3046. };
  3047. /* Update all QOS parameters in hardware. */
  3048. static void b43_qos_upload_all(struct b43_wldev *dev)
  3049. {
  3050. struct b43_wl *wl = dev->wl;
  3051. struct b43_qos_params *params;
  3052. unsigned int i;
  3053. if (!dev->qos_enabled)
  3054. return;
  3055. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3056. ARRAY_SIZE(wl->qos_params));
  3057. b43_mac_suspend(dev);
  3058. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3059. params = &(wl->qos_params[i]);
  3060. b43_qos_params_upload(dev, &(params->p),
  3061. b43_qos_shm_offsets[i]);
  3062. }
  3063. b43_mac_enable(dev);
  3064. }
  3065. static void b43_qos_clear(struct b43_wl *wl)
  3066. {
  3067. struct b43_qos_params *params;
  3068. unsigned int i;
  3069. /* Initialize QoS parameters to sane defaults. */
  3070. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3071. ARRAY_SIZE(wl->qos_params));
  3072. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3073. params = &(wl->qos_params[i]);
  3074. switch (b43_qos_shm_offsets[i]) {
  3075. case B43_QOS_VOICE:
  3076. params->p.txop = 0;
  3077. params->p.aifs = 2;
  3078. params->p.cw_min = 0x0001;
  3079. params->p.cw_max = 0x0001;
  3080. break;
  3081. case B43_QOS_VIDEO:
  3082. params->p.txop = 0;
  3083. params->p.aifs = 2;
  3084. params->p.cw_min = 0x0001;
  3085. params->p.cw_max = 0x0001;
  3086. break;
  3087. case B43_QOS_BESTEFFORT:
  3088. params->p.txop = 0;
  3089. params->p.aifs = 3;
  3090. params->p.cw_min = 0x0001;
  3091. params->p.cw_max = 0x03FF;
  3092. break;
  3093. case B43_QOS_BACKGROUND:
  3094. params->p.txop = 0;
  3095. params->p.aifs = 7;
  3096. params->p.cw_min = 0x0001;
  3097. params->p.cw_max = 0x03FF;
  3098. break;
  3099. default:
  3100. B43_WARN_ON(1);
  3101. }
  3102. }
  3103. }
  3104. /* Initialize the core's QOS capabilities */
  3105. static void b43_qos_init(struct b43_wldev *dev)
  3106. {
  3107. if (!dev->qos_enabled) {
  3108. /* Disable QOS support. */
  3109. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  3110. b43_write16(dev, B43_MMIO_IFSCTL,
  3111. b43_read16(dev, B43_MMIO_IFSCTL)
  3112. & ~B43_MMIO_IFSCTL_USE_EDCF);
  3113. b43dbg(dev->wl, "QoS disabled\n");
  3114. return;
  3115. }
  3116. /* Upload the current QOS parameters. */
  3117. b43_qos_upload_all(dev);
  3118. /* Enable QOS support. */
  3119. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  3120. b43_write16(dev, B43_MMIO_IFSCTL,
  3121. b43_read16(dev, B43_MMIO_IFSCTL)
  3122. | B43_MMIO_IFSCTL_USE_EDCF);
  3123. b43dbg(dev->wl, "QoS enabled\n");
  3124. }
  3125. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  3126. struct ieee80211_vif *vif, u16 _queue,
  3127. const struct ieee80211_tx_queue_params *params)
  3128. {
  3129. struct b43_wl *wl = hw_to_b43_wl(hw);
  3130. struct b43_wldev *dev;
  3131. unsigned int queue = (unsigned int)_queue;
  3132. int err = -ENODEV;
  3133. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  3134. /* Queue not available or don't support setting
  3135. * params on this queue. Return success to not
  3136. * confuse mac80211. */
  3137. return 0;
  3138. }
  3139. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3140. ARRAY_SIZE(wl->qos_params));
  3141. mutex_lock(&wl->mutex);
  3142. dev = wl->current_dev;
  3143. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  3144. goto out_unlock;
  3145. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  3146. b43_mac_suspend(dev);
  3147. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  3148. b43_qos_shm_offsets[queue]);
  3149. b43_mac_enable(dev);
  3150. err = 0;
  3151. out_unlock:
  3152. mutex_unlock(&wl->mutex);
  3153. return err;
  3154. }
  3155. static int b43_op_get_stats(struct ieee80211_hw *hw,
  3156. struct ieee80211_low_level_stats *stats)
  3157. {
  3158. struct b43_wl *wl = hw_to_b43_wl(hw);
  3159. mutex_lock(&wl->mutex);
  3160. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  3161. mutex_unlock(&wl->mutex);
  3162. return 0;
  3163. }
  3164. static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  3165. {
  3166. struct b43_wl *wl = hw_to_b43_wl(hw);
  3167. struct b43_wldev *dev;
  3168. u64 tsf;
  3169. mutex_lock(&wl->mutex);
  3170. dev = wl->current_dev;
  3171. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3172. b43_tsf_read(dev, &tsf);
  3173. else
  3174. tsf = 0;
  3175. mutex_unlock(&wl->mutex);
  3176. return tsf;
  3177. }
  3178. static void b43_op_set_tsf(struct ieee80211_hw *hw,
  3179. struct ieee80211_vif *vif, u64 tsf)
  3180. {
  3181. struct b43_wl *wl = hw_to_b43_wl(hw);
  3182. struct b43_wldev *dev;
  3183. mutex_lock(&wl->mutex);
  3184. dev = wl->current_dev;
  3185. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3186. b43_tsf_write(dev, tsf);
  3187. mutex_unlock(&wl->mutex);
  3188. }
  3189. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  3190. {
  3191. u32 tmp;
  3192. switch (dev->dev->bus_type) {
  3193. #ifdef CONFIG_B43_BCMA
  3194. case B43_BUS_BCMA:
  3195. b43err(dev->wl,
  3196. "Putting PHY into reset not supported on BCMA\n");
  3197. break;
  3198. #endif
  3199. #ifdef CONFIG_B43_SSB
  3200. case B43_BUS_SSB:
  3201. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3202. tmp &= ~B43_TMSLOW_GMODE;
  3203. tmp |= B43_TMSLOW_PHYRESET;
  3204. tmp |= SSB_TMSLOW_FGC;
  3205. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3206. msleep(1);
  3207. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3208. tmp &= ~SSB_TMSLOW_FGC;
  3209. tmp |= B43_TMSLOW_PHYRESET;
  3210. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3211. msleep(1);
  3212. break;
  3213. #endif
  3214. }
  3215. }
  3216. static const char *band_to_string(enum ieee80211_band band)
  3217. {
  3218. switch (band) {
  3219. case IEEE80211_BAND_5GHZ:
  3220. return "5";
  3221. case IEEE80211_BAND_2GHZ:
  3222. return "2.4";
  3223. default:
  3224. break;
  3225. }
  3226. B43_WARN_ON(1);
  3227. return "";
  3228. }
  3229. /* Expects wl->mutex locked */
  3230. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  3231. {
  3232. struct b43_wldev *up_dev = NULL;
  3233. struct b43_wldev *down_dev;
  3234. struct b43_wldev *d;
  3235. int err;
  3236. bool uninitialized_var(gmode);
  3237. int prev_status;
  3238. /* Find a device and PHY which supports the band. */
  3239. list_for_each_entry(d, &wl->devlist, list) {
  3240. switch (chan->band) {
  3241. case IEEE80211_BAND_5GHZ:
  3242. if (d->phy.supports_5ghz) {
  3243. up_dev = d;
  3244. gmode = false;
  3245. }
  3246. break;
  3247. case IEEE80211_BAND_2GHZ:
  3248. if (d->phy.supports_2ghz) {
  3249. up_dev = d;
  3250. gmode = true;
  3251. }
  3252. break;
  3253. default:
  3254. B43_WARN_ON(1);
  3255. return -EINVAL;
  3256. }
  3257. if (up_dev)
  3258. break;
  3259. }
  3260. if (!up_dev) {
  3261. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  3262. band_to_string(chan->band));
  3263. return -ENODEV;
  3264. }
  3265. if ((up_dev == wl->current_dev) &&
  3266. (!!wl->current_dev->phy.gmode == !!gmode)) {
  3267. /* This device is already running. */
  3268. return 0;
  3269. }
  3270. b43dbg(wl, "Switching to %s-GHz band\n",
  3271. band_to_string(chan->band));
  3272. down_dev = wl->current_dev;
  3273. prev_status = b43_status(down_dev);
  3274. /* Shutdown the currently running core. */
  3275. if (prev_status >= B43_STAT_STARTED)
  3276. down_dev = b43_wireless_core_stop(down_dev);
  3277. if (prev_status >= B43_STAT_INITIALIZED)
  3278. b43_wireless_core_exit(down_dev);
  3279. if (down_dev != up_dev) {
  3280. /* We switch to a different core, so we put PHY into
  3281. * RESET on the old core. */
  3282. b43_put_phy_into_reset(down_dev);
  3283. }
  3284. /* Now start the new core. */
  3285. up_dev->phy.gmode = gmode;
  3286. if (prev_status >= B43_STAT_INITIALIZED) {
  3287. err = b43_wireless_core_init(up_dev);
  3288. if (err) {
  3289. b43err(wl, "Fatal: Could not initialize device for "
  3290. "selected %s-GHz band\n",
  3291. band_to_string(chan->band));
  3292. goto init_failure;
  3293. }
  3294. }
  3295. if (prev_status >= B43_STAT_STARTED) {
  3296. err = b43_wireless_core_start(up_dev);
  3297. if (err) {
  3298. b43err(wl, "Fatal: Coult not start device for "
  3299. "selected %s-GHz band\n",
  3300. band_to_string(chan->band));
  3301. b43_wireless_core_exit(up_dev);
  3302. goto init_failure;
  3303. }
  3304. }
  3305. B43_WARN_ON(b43_status(up_dev) != prev_status);
  3306. wl->current_dev = up_dev;
  3307. return 0;
  3308. init_failure:
  3309. /* Whoops, failed to init the new core. No core is operating now. */
  3310. wl->current_dev = NULL;
  3311. return err;
  3312. }
  3313. /* Write the short and long frame retry limit values. */
  3314. static void b43_set_retry_limits(struct b43_wldev *dev,
  3315. unsigned int short_retry,
  3316. unsigned int long_retry)
  3317. {
  3318. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3319. * the chip-internal counter. */
  3320. short_retry = min(short_retry, (unsigned int)0xF);
  3321. long_retry = min(long_retry, (unsigned int)0xF);
  3322. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3323. short_retry);
  3324. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3325. long_retry);
  3326. }
  3327. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3328. {
  3329. struct b43_wl *wl = hw_to_b43_wl(hw);
  3330. struct b43_wldev *dev;
  3331. struct b43_phy *phy;
  3332. struct ieee80211_conf *conf = &hw->conf;
  3333. int antenna;
  3334. int err = 0;
  3335. bool reload_bss = false;
  3336. mutex_lock(&wl->mutex);
  3337. dev = wl->current_dev;
  3338. /* Switch the band (if necessary). This might change the active core. */
  3339. err = b43_switch_band(wl, conf->channel);
  3340. if (err)
  3341. goto out_unlock_mutex;
  3342. /* Need to reload all settings if the core changed */
  3343. if (dev != wl->current_dev) {
  3344. dev = wl->current_dev;
  3345. changed = ~0;
  3346. reload_bss = true;
  3347. }
  3348. phy = &dev->phy;
  3349. if (conf_is_ht(conf))
  3350. phy->is_40mhz =
  3351. (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
  3352. else
  3353. phy->is_40mhz = false;
  3354. b43_mac_suspend(dev);
  3355. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3356. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3357. conf->long_frame_max_tx_count);
  3358. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3359. if (!changed)
  3360. goto out_mac_enable;
  3361. /* Switch to the requested channel.
  3362. * The firmware takes care of races with the TX handler. */
  3363. if (conf->channel->hw_value != phy->channel)
  3364. b43_switch_channel(dev, conf->channel->hw_value);
  3365. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3366. /* Adjust the desired TX power level. */
  3367. if (conf->power_level != 0) {
  3368. if (conf->power_level != phy->desired_txpower) {
  3369. phy->desired_txpower = conf->power_level;
  3370. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3371. B43_TXPWR_IGNORE_TSSI);
  3372. }
  3373. }
  3374. /* Antennas for RX and management frame TX. */
  3375. antenna = B43_ANTENNA_DEFAULT;
  3376. b43_mgmtframe_txantenna(dev, antenna);
  3377. antenna = B43_ANTENNA_DEFAULT;
  3378. if (phy->ops->set_rx_antenna)
  3379. phy->ops->set_rx_antenna(dev, antenna);
  3380. if (wl->radio_enabled != phy->radio_on) {
  3381. if (wl->radio_enabled) {
  3382. b43_software_rfkill(dev, false);
  3383. b43info(dev->wl, "Radio turned on by software\n");
  3384. if (!dev->radio_hw_enable) {
  3385. b43info(dev->wl, "The hardware RF-kill button "
  3386. "still turns the radio physically off. "
  3387. "Press the button to turn it on.\n");
  3388. }
  3389. } else {
  3390. b43_software_rfkill(dev, true);
  3391. b43info(dev->wl, "Radio turned off by software\n");
  3392. }
  3393. }
  3394. out_mac_enable:
  3395. b43_mac_enable(dev);
  3396. out_unlock_mutex:
  3397. mutex_unlock(&wl->mutex);
  3398. if (wl->vif && reload_bss)
  3399. b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
  3400. return err;
  3401. }
  3402. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3403. {
  3404. struct ieee80211_supported_band *sband =
  3405. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3406. struct ieee80211_rate *rate;
  3407. int i;
  3408. u16 basic, direct, offset, basic_offset, rateptr;
  3409. for (i = 0; i < sband->n_bitrates; i++) {
  3410. rate = &sband->bitrates[i];
  3411. if (b43_is_cck_rate(rate->hw_value)) {
  3412. direct = B43_SHM_SH_CCKDIRECT;
  3413. basic = B43_SHM_SH_CCKBASIC;
  3414. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3415. offset &= 0xF;
  3416. } else {
  3417. direct = B43_SHM_SH_OFDMDIRECT;
  3418. basic = B43_SHM_SH_OFDMBASIC;
  3419. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3420. offset &= 0xF;
  3421. }
  3422. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3423. if (b43_is_cck_rate(rate->hw_value)) {
  3424. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3425. basic_offset &= 0xF;
  3426. } else {
  3427. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3428. basic_offset &= 0xF;
  3429. }
  3430. /*
  3431. * Get the pointer that we need to point to
  3432. * from the direct map
  3433. */
  3434. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3435. direct + 2 * basic_offset);
  3436. /* and write it to the basic map */
  3437. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3438. rateptr);
  3439. }
  3440. }
  3441. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3442. struct ieee80211_vif *vif,
  3443. struct ieee80211_bss_conf *conf,
  3444. u32 changed)
  3445. {
  3446. struct b43_wl *wl = hw_to_b43_wl(hw);
  3447. struct b43_wldev *dev;
  3448. mutex_lock(&wl->mutex);
  3449. dev = wl->current_dev;
  3450. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3451. goto out_unlock_mutex;
  3452. B43_WARN_ON(wl->vif != vif);
  3453. if (changed & BSS_CHANGED_BSSID) {
  3454. if (conf->bssid)
  3455. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3456. else
  3457. memset(wl->bssid, 0, ETH_ALEN);
  3458. }
  3459. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3460. if (changed & BSS_CHANGED_BEACON &&
  3461. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3462. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3463. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3464. b43_update_templates(wl);
  3465. if (changed & BSS_CHANGED_BSSID)
  3466. b43_write_mac_bssid_templates(dev);
  3467. }
  3468. b43_mac_suspend(dev);
  3469. /* Update templates for AP/mesh mode. */
  3470. if (changed & BSS_CHANGED_BEACON_INT &&
  3471. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3472. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3473. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
  3474. conf->beacon_int)
  3475. b43_set_beacon_int(dev, conf->beacon_int);
  3476. if (changed & BSS_CHANGED_BASIC_RATES)
  3477. b43_update_basic_rates(dev, conf->basic_rates);
  3478. if (changed & BSS_CHANGED_ERP_SLOT) {
  3479. if (conf->use_short_slot)
  3480. b43_short_slot_timing_enable(dev);
  3481. else
  3482. b43_short_slot_timing_disable(dev);
  3483. }
  3484. b43_mac_enable(dev);
  3485. out_unlock_mutex:
  3486. mutex_unlock(&wl->mutex);
  3487. }
  3488. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3489. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3490. struct ieee80211_key_conf *key)
  3491. {
  3492. struct b43_wl *wl = hw_to_b43_wl(hw);
  3493. struct b43_wldev *dev;
  3494. u8 algorithm;
  3495. u8 index;
  3496. int err;
  3497. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3498. if (modparam_nohwcrypt)
  3499. return -ENOSPC; /* User disabled HW-crypto */
  3500. mutex_lock(&wl->mutex);
  3501. dev = wl->current_dev;
  3502. err = -ENODEV;
  3503. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3504. goto out_unlock;
  3505. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3506. /* We don't have firmware for the crypto engine.
  3507. * Must use software-crypto. */
  3508. err = -EOPNOTSUPP;
  3509. goto out_unlock;
  3510. }
  3511. err = -EINVAL;
  3512. switch (key->cipher) {
  3513. case WLAN_CIPHER_SUITE_WEP40:
  3514. algorithm = B43_SEC_ALGO_WEP40;
  3515. break;
  3516. case WLAN_CIPHER_SUITE_WEP104:
  3517. algorithm = B43_SEC_ALGO_WEP104;
  3518. break;
  3519. case WLAN_CIPHER_SUITE_TKIP:
  3520. algorithm = B43_SEC_ALGO_TKIP;
  3521. break;
  3522. case WLAN_CIPHER_SUITE_CCMP:
  3523. algorithm = B43_SEC_ALGO_AES;
  3524. break;
  3525. default:
  3526. B43_WARN_ON(1);
  3527. goto out_unlock;
  3528. }
  3529. index = (u8) (key->keyidx);
  3530. if (index > 3)
  3531. goto out_unlock;
  3532. switch (cmd) {
  3533. case SET_KEY:
  3534. if (algorithm == B43_SEC_ALGO_TKIP &&
  3535. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3536. !modparam_hwtkip)) {
  3537. /* We support only pairwise key */
  3538. err = -EOPNOTSUPP;
  3539. goto out_unlock;
  3540. }
  3541. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3542. if (WARN_ON(!sta)) {
  3543. err = -EOPNOTSUPP;
  3544. goto out_unlock;
  3545. }
  3546. /* Pairwise key with an assigned MAC address. */
  3547. err = b43_key_write(dev, -1, algorithm,
  3548. key->key, key->keylen,
  3549. sta->addr, key);
  3550. } else {
  3551. /* Group key */
  3552. err = b43_key_write(dev, index, algorithm,
  3553. key->key, key->keylen, NULL, key);
  3554. }
  3555. if (err)
  3556. goto out_unlock;
  3557. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3558. algorithm == B43_SEC_ALGO_WEP104) {
  3559. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3560. } else {
  3561. b43_hf_write(dev,
  3562. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3563. }
  3564. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3565. if (algorithm == B43_SEC_ALGO_TKIP)
  3566. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3567. break;
  3568. case DISABLE_KEY: {
  3569. err = b43_key_clear(dev, key->hw_key_idx);
  3570. if (err)
  3571. goto out_unlock;
  3572. break;
  3573. }
  3574. default:
  3575. B43_WARN_ON(1);
  3576. }
  3577. out_unlock:
  3578. if (!err) {
  3579. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3580. "mac: %pM\n",
  3581. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3582. sta ? sta->addr : bcast_addr);
  3583. b43_dump_keymemory(dev);
  3584. }
  3585. mutex_unlock(&wl->mutex);
  3586. return err;
  3587. }
  3588. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3589. unsigned int changed, unsigned int *fflags,
  3590. u64 multicast)
  3591. {
  3592. struct b43_wl *wl = hw_to_b43_wl(hw);
  3593. struct b43_wldev *dev;
  3594. mutex_lock(&wl->mutex);
  3595. dev = wl->current_dev;
  3596. if (!dev) {
  3597. *fflags = 0;
  3598. goto out_unlock;
  3599. }
  3600. *fflags &= FIF_PROMISC_IN_BSS |
  3601. FIF_ALLMULTI |
  3602. FIF_FCSFAIL |
  3603. FIF_PLCPFAIL |
  3604. FIF_CONTROL |
  3605. FIF_OTHER_BSS |
  3606. FIF_BCN_PRBRESP_PROMISC;
  3607. changed &= FIF_PROMISC_IN_BSS |
  3608. FIF_ALLMULTI |
  3609. FIF_FCSFAIL |
  3610. FIF_PLCPFAIL |
  3611. FIF_CONTROL |
  3612. FIF_OTHER_BSS |
  3613. FIF_BCN_PRBRESP_PROMISC;
  3614. wl->filter_flags = *fflags;
  3615. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3616. b43_adjust_opmode(dev);
  3617. out_unlock:
  3618. mutex_unlock(&wl->mutex);
  3619. }
  3620. /* Locking: wl->mutex
  3621. * Returns the current dev. This might be different from the passed in dev,
  3622. * because the core might be gone away while we unlocked the mutex. */
  3623. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3624. {
  3625. struct b43_wl *wl;
  3626. struct b43_wldev *orig_dev;
  3627. u32 mask;
  3628. int queue_num;
  3629. if (!dev)
  3630. return NULL;
  3631. wl = dev->wl;
  3632. redo:
  3633. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3634. return dev;
  3635. /* Cancel work. Unlock to avoid deadlocks. */
  3636. mutex_unlock(&wl->mutex);
  3637. cancel_delayed_work_sync(&dev->periodic_work);
  3638. cancel_work_sync(&wl->tx_work);
  3639. cancel_work_sync(&wl->firmware_load);
  3640. mutex_lock(&wl->mutex);
  3641. dev = wl->current_dev;
  3642. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3643. /* Whoops, aliens ate up the device while we were unlocked. */
  3644. return dev;
  3645. }
  3646. /* Disable interrupts on the device. */
  3647. b43_set_status(dev, B43_STAT_INITIALIZED);
  3648. if (b43_bus_host_is_sdio(dev->dev)) {
  3649. /* wl->mutex is locked. That is enough. */
  3650. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3651. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3652. } else {
  3653. spin_lock_irq(&wl->hardirq_lock);
  3654. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3655. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3656. spin_unlock_irq(&wl->hardirq_lock);
  3657. }
  3658. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3659. orig_dev = dev;
  3660. mutex_unlock(&wl->mutex);
  3661. if (b43_bus_host_is_sdio(dev->dev)) {
  3662. b43_sdio_free_irq(dev);
  3663. } else {
  3664. synchronize_irq(dev->dev->irq);
  3665. free_irq(dev->dev->irq, dev);
  3666. }
  3667. mutex_lock(&wl->mutex);
  3668. dev = wl->current_dev;
  3669. if (!dev)
  3670. return dev;
  3671. if (dev != orig_dev) {
  3672. if (b43_status(dev) >= B43_STAT_STARTED)
  3673. goto redo;
  3674. return dev;
  3675. }
  3676. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3677. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3678. /* Drain all TX queues. */
  3679. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  3680. while (skb_queue_len(&wl->tx_queue[queue_num]))
  3681. dev_kfree_skb(skb_dequeue(&wl->tx_queue[queue_num]));
  3682. }
  3683. b43_mac_suspend(dev);
  3684. b43_leds_exit(dev);
  3685. b43dbg(wl, "Wireless interface stopped\n");
  3686. return dev;
  3687. }
  3688. /* Locking: wl->mutex */
  3689. static int b43_wireless_core_start(struct b43_wldev *dev)
  3690. {
  3691. int err;
  3692. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3693. drain_txstatus_queue(dev);
  3694. if (b43_bus_host_is_sdio(dev->dev)) {
  3695. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3696. if (err) {
  3697. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3698. goto out;
  3699. }
  3700. } else {
  3701. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3702. b43_interrupt_thread_handler,
  3703. IRQF_SHARED, KBUILD_MODNAME, dev);
  3704. if (err) {
  3705. b43err(dev->wl, "Cannot request IRQ-%d\n",
  3706. dev->dev->irq);
  3707. goto out;
  3708. }
  3709. }
  3710. /* We are ready to run. */
  3711. ieee80211_wake_queues(dev->wl->hw);
  3712. b43_set_status(dev, B43_STAT_STARTED);
  3713. /* Start data flow (TX/RX). */
  3714. b43_mac_enable(dev);
  3715. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3716. /* Start maintenance work */
  3717. b43_periodic_tasks_setup(dev);
  3718. b43_leds_init(dev);
  3719. b43dbg(dev->wl, "Wireless interface started\n");
  3720. out:
  3721. return err;
  3722. }
  3723. /* Get PHY and RADIO versioning numbers */
  3724. static int b43_phy_versioning(struct b43_wldev *dev)
  3725. {
  3726. struct b43_phy *phy = &dev->phy;
  3727. u32 tmp;
  3728. u8 analog_type;
  3729. u8 phy_type;
  3730. u8 phy_rev;
  3731. u16 radio_manuf;
  3732. u16 radio_ver;
  3733. u16 radio_rev;
  3734. int unsupported = 0;
  3735. /* Get PHY versioning */
  3736. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3737. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3738. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3739. phy_rev = (tmp & B43_PHYVER_VERSION);
  3740. switch (phy_type) {
  3741. case B43_PHYTYPE_A:
  3742. if (phy_rev >= 4)
  3743. unsupported = 1;
  3744. break;
  3745. case B43_PHYTYPE_B:
  3746. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3747. && phy_rev != 7)
  3748. unsupported = 1;
  3749. break;
  3750. case B43_PHYTYPE_G:
  3751. if (phy_rev > 9)
  3752. unsupported = 1;
  3753. break;
  3754. #ifdef CONFIG_B43_PHY_N
  3755. case B43_PHYTYPE_N:
  3756. if (phy_rev > 9)
  3757. unsupported = 1;
  3758. break;
  3759. #endif
  3760. #ifdef CONFIG_B43_PHY_LP
  3761. case B43_PHYTYPE_LP:
  3762. if (phy_rev > 2)
  3763. unsupported = 1;
  3764. break;
  3765. #endif
  3766. #ifdef CONFIG_B43_PHY_HT
  3767. case B43_PHYTYPE_HT:
  3768. if (phy_rev > 1)
  3769. unsupported = 1;
  3770. break;
  3771. #endif
  3772. #ifdef CONFIG_B43_PHY_LCN
  3773. case B43_PHYTYPE_LCN:
  3774. if (phy_rev > 1)
  3775. unsupported = 1;
  3776. break;
  3777. #endif
  3778. default:
  3779. unsupported = 1;
  3780. }
  3781. if (unsupported) {
  3782. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3783. "(Analog %u, Type %u, Revision %u)\n",
  3784. analog_type, phy_type, phy_rev);
  3785. return -EOPNOTSUPP;
  3786. }
  3787. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3788. analog_type, phy_type, phy_rev);
  3789. /* Get RADIO versioning */
  3790. if (dev->dev->core_rev >= 24) {
  3791. u16 radio24[3];
  3792. for (tmp = 0; tmp < 3; tmp++) {
  3793. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
  3794. radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3795. }
  3796. /* Broadcom uses "id" for our "ver" and has separated "ver" */
  3797. /* radio_ver = (radio24[0] & 0xF0) >> 4; */
  3798. radio_manuf = 0x17F;
  3799. radio_ver = (radio24[2] << 8) | radio24[1];
  3800. radio_rev = (radio24[0] & 0xF);
  3801. } else {
  3802. if (dev->dev->chip_id == 0x4317) {
  3803. if (dev->dev->chip_rev == 0)
  3804. tmp = 0x3205017F;
  3805. else if (dev->dev->chip_rev == 1)
  3806. tmp = 0x4205017F;
  3807. else
  3808. tmp = 0x5205017F;
  3809. } else {
  3810. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3811. B43_RADIOCTL_ID);
  3812. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3813. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3814. B43_RADIOCTL_ID);
  3815. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
  3816. << 16;
  3817. }
  3818. radio_manuf = (tmp & 0x00000FFF);
  3819. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3820. radio_rev = (tmp & 0xF0000000) >> 28;
  3821. }
  3822. if (radio_manuf != 0x17F /* Broadcom */)
  3823. unsupported = 1;
  3824. switch (phy_type) {
  3825. case B43_PHYTYPE_A:
  3826. if (radio_ver != 0x2060)
  3827. unsupported = 1;
  3828. if (radio_rev != 1)
  3829. unsupported = 1;
  3830. if (radio_manuf != 0x17F)
  3831. unsupported = 1;
  3832. break;
  3833. case B43_PHYTYPE_B:
  3834. if ((radio_ver & 0xFFF0) != 0x2050)
  3835. unsupported = 1;
  3836. break;
  3837. case B43_PHYTYPE_G:
  3838. if (radio_ver != 0x2050)
  3839. unsupported = 1;
  3840. break;
  3841. case B43_PHYTYPE_N:
  3842. if (radio_ver != 0x2055 && radio_ver != 0x2056)
  3843. unsupported = 1;
  3844. break;
  3845. case B43_PHYTYPE_LP:
  3846. if (radio_ver != 0x2062 && radio_ver != 0x2063)
  3847. unsupported = 1;
  3848. break;
  3849. case B43_PHYTYPE_HT:
  3850. if (radio_ver != 0x2059)
  3851. unsupported = 1;
  3852. break;
  3853. case B43_PHYTYPE_LCN:
  3854. if (radio_ver != 0x2064)
  3855. unsupported = 1;
  3856. break;
  3857. default:
  3858. B43_WARN_ON(1);
  3859. }
  3860. if (unsupported) {
  3861. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3862. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3863. radio_manuf, radio_ver, radio_rev);
  3864. return -EOPNOTSUPP;
  3865. }
  3866. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3867. radio_manuf, radio_ver, radio_rev);
  3868. phy->radio_manuf = radio_manuf;
  3869. phy->radio_ver = radio_ver;
  3870. phy->radio_rev = radio_rev;
  3871. phy->analog = analog_type;
  3872. phy->type = phy_type;
  3873. phy->rev = phy_rev;
  3874. return 0;
  3875. }
  3876. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3877. struct b43_phy *phy)
  3878. {
  3879. phy->hardware_power_control = !!modparam_hwpctl;
  3880. phy->next_txpwr_check_time = jiffies;
  3881. /* PHY TX errors counter. */
  3882. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3883. #if B43_DEBUG
  3884. phy->phy_locked = false;
  3885. phy->radio_locked = false;
  3886. #endif
  3887. }
  3888. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3889. {
  3890. dev->dfq_valid = false;
  3891. /* Assume the radio is enabled. If it's not enabled, the state will
  3892. * immediately get fixed on the first periodic work run. */
  3893. dev->radio_hw_enable = true;
  3894. /* Stats */
  3895. memset(&dev->stats, 0, sizeof(dev->stats));
  3896. setup_struct_phy_for_init(dev, &dev->phy);
  3897. /* IRQ related flags */
  3898. dev->irq_reason = 0;
  3899. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3900. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  3901. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  3902. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  3903. dev->mac_suspended = 1;
  3904. /* Noise calculation context */
  3905. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3906. }
  3907. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3908. {
  3909. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3910. u64 hf;
  3911. if (!modparam_btcoex)
  3912. return;
  3913. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3914. return;
  3915. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3916. return;
  3917. hf = b43_hf_read(dev);
  3918. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3919. hf |= B43_HF_BTCOEXALT;
  3920. else
  3921. hf |= B43_HF_BTCOEX;
  3922. b43_hf_write(dev, hf);
  3923. }
  3924. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3925. {
  3926. if (!modparam_btcoex)
  3927. return;
  3928. //TODO
  3929. }
  3930. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3931. {
  3932. struct ssb_bus *bus;
  3933. u32 tmp;
  3934. if (dev->dev->bus_type != B43_BUS_SSB)
  3935. return;
  3936. bus = dev->dev->sdev->bus;
  3937. if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
  3938. (bus->chip_id == 0x4312)) {
  3939. tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
  3940. tmp &= ~SSB_IMCFGLO_REQTO;
  3941. tmp &= ~SSB_IMCFGLO_SERTO;
  3942. tmp |= 0x3;
  3943. ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
  3944. ssb_commit_settings(bus);
  3945. }
  3946. }
  3947. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3948. {
  3949. u16 pu_delay;
  3950. /* The time value is in microseconds. */
  3951. if (dev->phy.type == B43_PHYTYPE_A)
  3952. pu_delay = 3700;
  3953. else
  3954. pu_delay = 1050;
  3955. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  3956. pu_delay = 500;
  3957. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3958. pu_delay = max(pu_delay, (u16)2400);
  3959. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3960. }
  3961. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3962. static void b43_set_pretbtt(struct b43_wldev *dev)
  3963. {
  3964. u16 pretbtt;
  3965. /* The time value is in microseconds. */
  3966. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  3967. pretbtt = 2;
  3968. } else {
  3969. if (dev->phy.type == B43_PHYTYPE_A)
  3970. pretbtt = 120;
  3971. else
  3972. pretbtt = 250;
  3973. }
  3974. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3975. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3976. }
  3977. /* Shutdown a wireless core */
  3978. /* Locking: wl->mutex */
  3979. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3980. {
  3981. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  3982. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  3983. return;
  3984. /* Unregister HW RNG driver */
  3985. b43_rng_exit(dev->wl);
  3986. b43_set_status(dev, B43_STAT_UNINIT);
  3987. /* Stop the microcode PSM. */
  3988. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  3989. B43_MACCTL_PSM_JMP0);
  3990. b43_dma_free(dev);
  3991. b43_pio_free(dev);
  3992. b43_chip_exit(dev);
  3993. dev->phy.ops->switch_analog(dev, 0);
  3994. if (dev->wl->current_beacon) {
  3995. dev_kfree_skb_any(dev->wl->current_beacon);
  3996. dev->wl->current_beacon = NULL;
  3997. }
  3998. b43_device_disable(dev, 0);
  3999. b43_bus_may_powerdown(dev);
  4000. }
  4001. /* Initialize a wireless core */
  4002. static int b43_wireless_core_init(struct b43_wldev *dev)
  4003. {
  4004. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4005. struct b43_phy *phy = &dev->phy;
  4006. int err;
  4007. u64 hf;
  4008. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4009. err = b43_bus_powerup(dev, 0);
  4010. if (err)
  4011. goto out;
  4012. if (!b43_device_is_enabled(dev))
  4013. b43_wireless_core_reset(dev, phy->gmode);
  4014. /* Reset all data structures. */
  4015. setup_struct_wldev_for_init(dev);
  4016. phy->ops->prepare_structs(dev);
  4017. /* Enable IRQ routing to this device. */
  4018. switch (dev->dev->bus_type) {
  4019. #ifdef CONFIG_B43_BCMA
  4020. case B43_BUS_BCMA:
  4021. bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci,
  4022. dev->dev->bdev, true);
  4023. break;
  4024. #endif
  4025. #ifdef CONFIG_B43_SSB
  4026. case B43_BUS_SSB:
  4027. ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
  4028. dev->dev->sdev);
  4029. break;
  4030. #endif
  4031. }
  4032. b43_imcfglo_timeouts_workaround(dev);
  4033. b43_bluetooth_coext_disable(dev);
  4034. if (phy->ops->prepare_hardware) {
  4035. err = phy->ops->prepare_hardware(dev);
  4036. if (err)
  4037. goto err_busdown;
  4038. }
  4039. err = b43_chip_init(dev);
  4040. if (err)
  4041. goto err_busdown;
  4042. b43_shm_write16(dev, B43_SHM_SHARED,
  4043. B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
  4044. hf = b43_hf_read(dev);
  4045. if (phy->type == B43_PHYTYPE_G) {
  4046. hf |= B43_HF_SYMW;
  4047. if (phy->rev == 1)
  4048. hf |= B43_HF_GDCW;
  4049. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  4050. hf |= B43_HF_OFDMPABOOST;
  4051. }
  4052. if (phy->radio_ver == 0x2050) {
  4053. if (phy->radio_rev == 6)
  4054. hf |= B43_HF_4318TSSI;
  4055. if (phy->radio_rev < 6)
  4056. hf |= B43_HF_VCORECALC;
  4057. }
  4058. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  4059. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  4060. #ifdef CONFIG_SSB_DRIVER_PCICORE
  4061. if (dev->dev->bus_type == B43_BUS_SSB &&
  4062. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  4063. dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
  4064. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  4065. #endif
  4066. hf &= ~B43_HF_SKCFPUP;
  4067. b43_hf_write(dev, hf);
  4068. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  4069. B43_DEFAULT_LONG_RETRY_LIMIT);
  4070. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  4071. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  4072. /* Disable sending probe responses from firmware.
  4073. * Setting the MaxTime to one usec will always trigger
  4074. * a timeout, so we never send any probe resp.
  4075. * A timeout of zero is infinite. */
  4076. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  4077. b43_rate_memory_init(dev);
  4078. b43_set_phytxctl_defaults(dev);
  4079. /* Minimum Contention Window */
  4080. if (phy->type == B43_PHYTYPE_B)
  4081. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  4082. else
  4083. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  4084. /* Maximum Contention Window */
  4085. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  4086. if (b43_bus_host_is_pcmcia(dev->dev) ||
  4087. b43_bus_host_is_sdio(dev->dev)) {
  4088. dev->__using_pio_transfers = true;
  4089. err = b43_pio_init(dev);
  4090. } else if (dev->use_pio) {
  4091. b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
  4092. "This should not be needed and will result in lower "
  4093. "performance.\n");
  4094. dev->__using_pio_transfers = true;
  4095. err = b43_pio_init(dev);
  4096. } else {
  4097. dev->__using_pio_transfers = false;
  4098. err = b43_dma_init(dev);
  4099. }
  4100. if (err)
  4101. goto err_chip_exit;
  4102. b43_qos_init(dev);
  4103. b43_set_synth_pu_delay(dev, 1);
  4104. b43_bluetooth_coext_enable(dev);
  4105. b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  4106. b43_upload_card_macaddress(dev);
  4107. b43_security_init(dev);
  4108. ieee80211_wake_queues(dev->wl->hw);
  4109. b43_set_status(dev, B43_STAT_INITIALIZED);
  4110. /* Register HW RNG driver */
  4111. b43_rng_init(dev->wl);
  4112. out:
  4113. return err;
  4114. err_chip_exit:
  4115. b43_chip_exit(dev);
  4116. err_busdown:
  4117. b43_bus_may_powerdown(dev);
  4118. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4119. return err;
  4120. }
  4121. static int b43_op_add_interface(struct ieee80211_hw *hw,
  4122. struct ieee80211_vif *vif)
  4123. {
  4124. struct b43_wl *wl = hw_to_b43_wl(hw);
  4125. struct b43_wldev *dev;
  4126. int err = -EOPNOTSUPP;
  4127. /* TODO: allow WDS/AP devices to coexist */
  4128. if (vif->type != NL80211_IFTYPE_AP &&
  4129. vif->type != NL80211_IFTYPE_MESH_POINT &&
  4130. vif->type != NL80211_IFTYPE_STATION &&
  4131. vif->type != NL80211_IFTYPE_WDS &&
  4132. vif->type != NL80211_IFTYPE_ADHOC)
  4133. return -EOPNOTSUPP;
  4134. mutex_lock(&wl->mutex);
  4135. if (wl->operating)
  4136. goto out_mutex_unlock;
  4137. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  4138. dev = wl->current_dev;
  4139. wl->operating = true;
  4140. wl->vif = vif;
  4141. wl->if_type = vif->type;
  4142. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  4143. b43_adjust_opmode(dev);
  4144. b43_set_pretbtt(dev);
  4145. b43_set_synth_pu_delay(dev, 0);
  4146. b43_upload_card_macaddress(dev);
  4147. err = 0;
  4148. out_mutex_unlock:
  4149. mutex_unlock(&wl->mutex);
  4150. if (err == 0)
  4151. b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
  4152. return err;
  4153. }
  4154. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  4155. struct ieee80211_vif *vif)
  4156. {
  4157. struct b43_wl *wl = hw_to_b43_wl(hw);
  4158. struct b43_wldev *dev = wl->current_dev;
  4159. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  4160. mutex_lock(&wl->mutex);
  4161. B43_WARN_ON(!wl->operating);
  4162. B43_WARN_ON(wl->vif != vif);
  4163. wl->vif = NULL;
  4164. wl->operating = false;
  4165. b43_adjust_opmode(dev);
  4166. memset(wl->mac_addr, 0, ETH_ALEN);
  4167. b43_upload_card_macaddress(dev);
  4168. mutex_unlock(&wl->mutex);
  4169. }
  4170. static int b43_op_start(struct ieee80211_hw *hw)
  4171. {
  4172. struct b43_wl *wl = hw_to_b43_wl(hw);
  4173. struct b43_wldev *dev = wl->current_dev;
  4174. int did_init = 0;
  4175. int err = 0;
  4176. /* Kill all old instance specific information to make sure
  4177. * the card won't use it in the short timeframe between start
  4178. * and mac80211 reconfiguring it. */
  4179. memset(wl->bssid, 0, ETH_ALEN);
  4180. memset(wl->mac_addr, 0, ETH_ALEN);
  4181. wl->filter_flags = 0;
  4182. wl->radiotap_enabled = false;
  4183. b43_qos_clear(wl);
  4184. wl->beacon0_uploaded = false;
  4185. wl->beacon1_uploaded = false;
  4186. wl->beacon_templates_virgin = true;
  4187. wl->radio_enabled = true;
  4188. mutex_lock(&wl->mutex);
  4189. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  4190. err = b43_wireless_core_init(dev);
  4191. if (err)
  4192. goto out_mutex_unlock;
  4193. did_init = 1;
  4194. }
  4195. if (b43_status(dev) < B43_STAT_STARTED) {
  4196. err = b43_wireless_core_start(dev);
  4197. if (err) {
  4198. if (did_init)
  4199. b43_wireless_core_exit(dev);
  4200. goto out_mutex_unlock;
  4201. }
  4202. }
  4203. /* XXX: only do if device doesn't support rfkill irq */
  4204. wiphy_rfkill_start_polling(hw->wiphy);
  4205. out_mutex_unlock:
  4206. mutex_unlock(&wl->mutex);
  4207. /* reload configuration */
  4208. b43_op_config(hw, ~0);
  4209. return err;
  4210. }
  4211. static void b43_op_stop(struct ieee80211_hw *hw)
  4212. {
  4213. struct b43_wl *wl = hw_to_b43_wl(hw);
  4214. struct b43_wldev *dev = wl->current_dev;
  4215. cancel_work_sync(&(wl->beacon_update_trigger));
  4216. if (!dev)
  4217. goto out;
  4218. mutex_lock(&wl->mutex);
  4219. if (b43_status(dev) >= B43_STAT_STARTED) {
  4220. dev = b43_wireless_core_stop(dev);
  4221. if (!dev)
  4222. goto out_unlock;
  4223. }
  4224. b43_wireless_core_exit(dev);
  4225. wl->radio_enabled = false;
  4226. out_unlock:
  4227. mutex_unlock(&wl->mutex);
  4228. out:
  4229. cancel_work_sync(&(wl->txpower_adjust_work));
  4230. }
  4231. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  4232. struct ieee80211_sta *sta, bool set)
  4233. {
  4234. struct b43_wl *wl = hw_to_b43_wl(hw);
  4235. /* FIXME: add locking */
  4236. b43_update_templates(wl);
  4237. return 0;
  4238. }
  4239. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  4240. struct ieee80211_vif *vif,
  4241. enum sta_notify_cmd notify_cmd,
  4242. struct ieee80211_sta *sta)
  4243. {
  4244. struct b43_wl *wl = hw_to_b43_wl(hw);
  4245. B43_WARN_ON(!vif || wl->vif != vif);
  4246. }
  4247. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
  4248. {
  4249. struct b43_wl *wl = hw_to_b43_wl(hw);
  4250. struct b43_wldev *dev;
  4251. mutex_lock(&wl->mutex);
  4252. dev = wl->current_dev;
  4253. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4254. /* Disable CFP update during scan on other channels. */
  4255. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  4256. }
  4257. mutex_unlock(&wl->mutex);
  4258. }
  4259. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
  4260. {
  4261. struct b43_wl *wl = hw_to_b43_wl(hw);
  4262. struct b43_wldev *dev;
  4263. mutex_lock(&wl->mutex);
  4264. dev = wl->current_dev;
  4265. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4266. /* Re-enable CFP update. */
  4267. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  4268. }
  4269. mutex_unlock(&wl->mutex);
  4270. }
  4271. static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
  4272. struct survey_info *survey)
  4273. {
  4274. struct b43_wl *wl = hw_to_b43_wl(hw);
  4275. struct b43_wldev *dev = wl->current_dev;
  4276. struct ieee80211_conf *conf = &hw->conf;
  4277. if (idx != 0)
  4278. return -ENOENT;
  4279. survey->channel = conf->channel;
  4280. survey->filled = SURVEY_INFO_NOISE_DBM;
  4281. survey->noise = dev->stats.link_noise;
  4282. return 0;
  4283. }
  4284. static const struct ieee80211_ops b43_hw_ops = {
  4285. .tx = b43_op_tx,
  4286. .conf_tx = b43_op_conf_tx,
  4287. .add_interface = b43_op_add_interface,
  4288. .remove_interface = b43_op_remove_interface,
  4289. .config = b43_op_config,
  4290. .bss_info_changed = b43_op_bss_info_changed,
  4291. .configure_filter = b43_op_configure_filter,
  4292. .set_key = b43_op_set_key,
  4293. .update_tkip_key = b43_op_update_tkip_key,
  4294. .get_stats = b43_op_get_stats,
  4295. .get_tsf = b43_op_get_tsf,
  4296. .set_tsf = b43_op_set_tsf,
  4297. .start = b43_op_start,
  4298. .stop = b43_op_stop,
  4299. .set_tim = b43_op_beacon_set_tim,
  4300. .sta_notify = b43_op_sta_notify,
  4301. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4302. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4303. .get_survey = b43_op_get_survey,
  4304. .rfkill_poll = b43_rfkill_poll,
  4305. };
  4306. /* Hard-reset the chip. Do not call this directly.
  4307. * Use b43_controller_restart()
  4308. */
  4309. static void b43_chip_reset(struct work_struct *work)
  4310. {
  4311. struct b43_wldev *dev =
  4312. container_of(work, struct b43_wldev, restart_work);
  4313. struct b43_wl *wl = dev->wl;
  4314. int err = 0;
  4315. int prev_status;
  4316. mutex_lock(&wl->mutex);
  4317. prev_status = b43_status(dev);
  4318. /* Bring the device down... */
  4319. if (prev_status >= B43_STAT_STARTED) {
  4320. dev = b43_wireless_core_stop(dev);
  4321. if (!dev) {
  4322. err = -ENODEV;
  4323. goto out;
  4324. }
  4325. }
  4326. if (prev_status >= B43_STAT_INITIALIZED)
  4327. b43_wireless_core_exit(dev);
  4328. /* ...and up again. */
  4329. if (prev_status >= B43_STAT_INITIALIZED) {
  4330. err = b43_wireless_core_init(dev);
  4331. if (err)
  4332. goto out;
  4333. }
  4334. if (prev_status >= B43_STAT_STARTED) {
  4335. err = b43_wireless_core_start(dev);
  4336. if (err) {
  4337. b43_wireless_core_exit(dev);
  4338. goto out;
  4339. }
  4340. }
  4341. out:
  4342. if (err)
  4343. wl->current_dev = NULL; /* Failed to init the dev. */
  4344. mutex_unlock(&wl->mutex);
  4345. if (err) {
  4346. b43err(wl, "Controller restart FAILED\n");
  4347. return;
  4348. }
  4349. /* reload configuration */
  4350. b43_op_config(wl->hw, ~0);
  4351. if (wl->vif)
  4352. b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
  4353. b43info(wl, "Controller restarted\n");
  4354. }
  4355. static int b43_setup_bands(struct b43_wldev *dev,
  4356. bool have_2ghz_phy, bool have_5ghz_phy)
  4357. {
  4358. struct ieee80211_hw *hw = dev->wl->hw;
  4359. if (have_2ghz_phy)
  4360. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  4361. if (dev->phy.type == B43_PHYTYPE_N) {
  4362. if (have_5ghz_phy)
  4363. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  4364. } else {
  4365. if (have_5ghz_phy)
  4366. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4367. }
  4368. dev->phy.supports_2ghz = have_2ghz_phy;
  4369. dev->phy.supports_5ghz = have_5ghz_phy;
  4370. return 0;
  4371. }
  4372. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4373. {
  4374. /* We release firmware that late to not be required to re-request
  4375. * is all the time when we reinit the core. */
  4376. b43_release_firmware(dev);
  4377. b43_phy_free(dev);
  4378. }
  4379. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4380. {
  4381. struct b43_wl *wl = dev->wl;
  4382. struct pci_dev *pdev = NULL;
  4383. int err;
  4384. u32 tmp;
  4385. bool have_2ghz_phy = false, have_5ghz_phy = false;
  4386. /* Do NOT do any device initialization here.
  4387. * Do it in wireless_core_init() instead.
  4388. * This function is for gathering basic information about the HW, only.
  4389. * Also some structs may be set up here. But most likely you want to have
  4390. * that in core_init(), too.
  4391. */
  4392. #ifdef CONFIG_B43_SSB
  4393. if (dev->dev->bus_type == B43_BUS_SSB &&
  4394. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
  4395. pdev = dev->dev->sdev->bus->host_pci;
  4396. #endif
  4397. err = b43_bus_powerup(dev, 0);
  4398. if (err) {
  4399. b43err(wl, "Bus powerup failed\n");
  4400. goto out;
  4401. }
  4402. /* Get the PHY type. */
  4403. switch (dev->dev->bus_type) {
  4404. #ifdef CONFIG_B43_BCMA
  4405. case B43_BUS_BCMA:
  4406. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  4407. have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
  4408. have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
  4409. break;
  4410. #endif
  4411. #ifdef CONFIG_B43_SSB
  4412. case B43_BUS_SSB:
  4413. if (dev->dev->core_rev >= 5) {
  4414. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  4415. have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4416. have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4417. } else
  4418. B43_WARN_ON(1);
  4419. break;
  4420. #endif
  4421. }
  4422. dev->phy.gmode = have_2ghz_phy;
  4423. dev->phy.radio_on = true;
  4424. b43_wireless_core_reset(dev, dev->phy.gmode);
  4425. err = b43_phy_versioning(dev);
  4426. if (err)
  4427. goto err_powerdown;
  4428. /* Check if this device supports multiband. */
  4429. if (!pdev ||
  4430. (pdev->device != 0x4312 &&
  4431. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  4432. /* No multiband support. */
  4433. have_2ghz_phy = false;
  4434. have_5ghz_phy = false;
  4435. switch (dev->phy.type) {
  4436. case B43_PHYTYPE_A:
  4437. have_5ghz_phy = true;
  4438. break;
  4439. case B43_PHYTYPE_LP: //FIXME not always!
  4440. #if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
  4441. have_5ghz_phy = 1;
  4442. #endif
  4443. case B43_PHYTYPE_G:
  4444. case B43_PHYTYPE_N:
  4445. case B43_PHYTYPE_HT:
  4446. case B43_PHYTYPE_LCN:
  4447. have_2ghz_phy = true;
  4448. break;
  4449. default:
  4450. B43_WARN_ON(1);
  4451. }
  4452. }
  4453. if (dev->phy.type == B43_PHYTYPE_A) {
  4454. /* FIXME */
  4455. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  4456. err = -EOPNOTSUPP;
  4457. goto err_powerdown;
  4458. }
  4459. if (1 /* disable A-PHY */) {
  4460. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  4461. if (dev->phy.type != B43_PHYTYPE_N &&
  4462. dev->phy.type != B43_PHYTYPE_LP) {
  4463. have_2ghz_phy = true;
  4464. have_5ghz_phy = false;
  4465. }
  4466. }
  4467. err = b43_phy_allocate(dev);
  4468. if (err)
  4469. goto err_powerdown;
  4470. dev->phy.gmode = have_2ghz_phy;
  4471. b43_wireless_core_reset(dev, dev->phy.gmode);
  4472. err = b43_validate_chipaccess(dev);
  4473. if (err)
  4474. goto err_phy_free;
  4475. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4476. if (err)
  4477. goto err_phy_free;
  4478. /* Now set some default "current_dev" */
  4479. if (!wl->current_dev)
  4480. wl->current_dev = dev;
  4481. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4482. dev->phy.ops->switch_analog(dev, 0);
  4483. b43_device_disable(dev, 0);
  4484. b43_bus_may_powerdown(dev);
  4485. out:
  4486. return err;
  4487. err_phy_free:
  4488. b43_phy_free(dev);
  4489. err_powerdown:
  4490. b43_bus_may_powerdown(dev);
  4491. return err;
  4492. }
  4493. static void b43_one_core_detach(struct b43_bus_dev *dev)
  4494. {
  4495. struct b43_wldev *wldev;
  4496. struct b43_wl *wl;
  4497. /* Do not cancel ieee80211-workqueue based work here.
  4498. * See comment in b43_remove(). */
  4499. wldev = b43_bus_get_wldev(dev);
  4500. wl = wldev->wl;
  4501. b43_debugfs_remove_device(wldev);
  4502. b43_wireless_core_detach(wldev);
  4503. list_del(&wldev->list);
  4504. wl->nr_devs--;
  4505. b43_bus_set_wldev(dev, NULL);
  4506. kfree(wldev);
  4507. }
  4508. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
  4509. {
  4510. struct b43_wldev *wldev;
  4511. int err = -ENOMEM;
  4512. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4513. if (!wldev)
  4514. goto out;
  4515. wldev->use_pio = b43_modparam_pio;
  4516. wldev->dev = dev;
  4517. wldev->wl = wl;
  4518. b43_set_status(wldev, B43_STAT_UNINIT);
  4519. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4520. INIT_LIST_HEAD(&wldev->list);
  4521. err = b43_wireless_core_attach(wldev);
  4522. if (err)
  4523. goto err_kfree_wldev;
  4524. list_add(&wldev->list, &wl->devlist);
  4525. wl->nr_devs++;
  4526. b43_bus_set_wldev(dev, wldev);
  4527. b43_debugfs_add_device(wldev);
  4528. out:
  4529. return err;
  4530. err_kfree_wldev:
  4531. kfree(wldev);
  4532. return err;
  4533. }
  4534. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4535. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4536. (pdev->device == _device) && \
  4537. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4538. (pdev->subsystem_device == _subdevice) )
  4539. static void b43_sprom_fixup(struct ssb_bus *bus)
  4540. {
  4541. struct pci_dev *pdev;
  4542. /* boardflags workarounds */
  4543. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4544. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  4545. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4546. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4547. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  4548. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4549. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4550. pdev = bus->host_pci;
  4551. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4552. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4553. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4554. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4555. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4556. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4557. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4558. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4559. }
  4560. }
  4561. static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
  4562. {
  4563. struct ieee80211_hw *hw = wl->hw;
  4564. ssb_set_devtypedata(dev->sdev, NULL);
  4565. ieee80211_free_hw(hw);
  4566. }
  4567. static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
  4568. {
  4569. struct ssb_sprom *sprom = dev->bus_sprom;
  4570. struct ieee80211_hw *hw;
  4571. struct b43_wl *wl;
  4572. char chip_name[6];
  4573. int queue_num;
  4574. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4575. if (!hw) {
  4576. b43err(NULL, "Could not allocate ieee80211 device\n");
  4577. return ERR_PTR(-ENOMEM);
  4578. }
  4579. wl = hw_to_b43_wl(hw);
  4580. /* fill hw info */
  4581. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4582. IEEE80211_HW_SIGNAL_DBM;
  4583. hw->wiphy->interface_modes =
  4584. BIT(NL80211_IFTYPE_AP) |
  4585. BIT(NL80211_IFTYPE_MESH_POINT) |
  4586. BIT(NL80211_IFTYPE_STATION) |
  4587. BIT(NL80211_IFTYPE_WDS) |
  4588. BIT(NL80211_IFTYPE_ADHOC);
  4589. hw->queues = modparam_qos ? B43_QOS_QUEUE_NUM : 1;
  4590. wl->mac80211_initially_registered_queues = hw->queues;
  4591. hw->max_rates = 2;
  4592. SET_IEEE80211_DEV(hw, dev->dev);
  4593. if (is_valid_ether_addr(sprom->et1mac))
  4594. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4595. else
  4596. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4597. /* Initialize struct b43_wl */
  4598. wl->hw = hw;
  4599. mutex_init(&wl->mutex);
  4600. spin_lock_init(&wl->hardirq_lock);
  4601. INIT_LIST_HEAD(&wl->devlist);
  4602. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4603. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4604. INIT_WORK(&wl->tx_work, b43_tx_work);
  4605. /* Initialize queues and flags. */
  4606. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  4607. skb_queue_head_init(&wl->tx_queue[queue_num]);
  4608. wl->tx_queue_stopped[queue_num] = 0;
  4609. }
  4610. snprintf(chip_name, ARRAY_SIZE(chip_name),
  4611. (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
  4612. b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
  4613. dev->core_rev);
  4614. return wl;
  4615. }
  4616. #ifdef CONFIG_B43_BCMA
  4617. static int b43_bcma_probe(struct bcma_device *core)
  4618. {
  4619. struct b43_bus_dev *dev;
  4620. struct b43_wl *wl;
  4621. int err;
  4622. dev = b43_bus_dev_bcma_init(core);
  4623. if (!dev)
  4624. return -ENODEV;
  4625. wl = b43_wireless_init(dev);
  4626. if (IS_ERR(wl)) {
  4627. err = PTR_ERR(wl);
  4628. goto bcma_out;
  4629. }
  4630. err = b43_one_core_attach(dev, wl);
  4631. if (err)
  4632. goto bcma_err_wireless_exit;
  4633. /* setup and start work to load firmware */
  4634. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4635. schedule_work(&wl->firmware_load);
  4636. bcma_out:
  4637. return err;
  4638. bcma_err_wireless_exit:
  4639. ieee80211_free_hw(wl->hw);
  4640. return err;
  4641. }
  4642. static void b43_bcma_remove(struct bcma_device *core)
  4643. {
  4644. struct b43_wldev *wldev = bcma_get_drvdata(core);
  4645. struct b43_wl *wl = wldev->wl;
  4646. /* We must cancel any work here before unregistering from ieee80211,
  4647. * as the ieee80211 unreg will destroy the workqueue. */
  4648. cancel_work_sync(&wldev->restart_work);
  4649. /* Restore the queues count before unregistering, because firmware detect
  4650. * might have modified it. Restoring is important, so the networking
  4651. * stack can properly free resources. */
  4652. wl->hw->queues = wl->mac80211_initially_registered_queues;
  4653. b43_leds_stop(wldev);
  4654. ieee80211_unregister_hw(wl->hw);
  4655. b43_one_core_detach(wldev->dev);
  4656. b43_leds_unregister(wl);
  4657. ieee80211_free_hw(wl->hw);
  4658. }
  4659. static struct bcma_driver b43_bcma_driver = {
  4660. .name = KBUILD_MODNAME,
  4661. .id_table = b43_bcma_tbl,
  4662. .probe = b43_bcma_probe,
  4663. .remove = b43_bcma_remove,
  4664. };
  4665. #endif
  4666. #ifdef CONFIG_B43_SSB
  4667. static
  4668. int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
  4669. {
  4670. struct b43_bus_dev *dev;
  4671. struct b43_wl *wl;
  4672. int err;
  4673. int first = 0;
  4674. dev = b43_bus_dev_ssb_init(sdev);
  4675. if (!dev)
  4676. return -ENOMEM;
  4677. wl = ssb_get_devtypedata(sdev);
  4678. if (!wl) {
  4679. /* Probing the first core. Must setup common struct b43_wl */
  4680. first = 1;
  4681. b43_sprom_fixup(sdev->bus);
  4682. wl = b43_wireless_init(dev);
  4683. if (IS_ERR(wl)) {
  4684. err = PTR_ERR(wl);
  4685. goto out;
  4686. }
  4687. ssb_set_devtypedata(sdev, wl);
  4688. B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
  4689. }
  4690. err = b43_one_core_attach(dev, wl);
  4691. if (err)
  4692. goto err_wireless_exit;
  4693. /* setup and start work to load firmware */
  4694. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4695. schedule_work(&wl->firmware_load);
  4696. out:
  4697. return err;
  4698. err_wireless_exit:
  4699. if (first)
  4700. b43_wireless_exit(dev, wl);
  4701. return err;
  4702. }
  4703. static void b43_ssb_remove(struct ssb_device *sdev)
  4704. {
  4705. struct b43_wl *wl = ssb_get_devtypedata(sdev);
  4706. struct b43_wldev *wldev = ssb_get_drvdata(sdev);
  4707. struct b43_bus_dev *dev = wldev->dev;
  4708. /* We must cancel any work here before unregistering from ieee80211,
  4709. * as the ieee80211 unreg will destroy the workqueue. */
  4710. cancel_work_sync(&wldev->restart_work);
  4711. B43_WARN_ON(!wl);
  4712. if (wl->current_dev == wldev) {
  4713. /* Restore the queues count before unregistering, because firmware detect
  4714. * might have modified it. Restoring is important, so the networking
  4715. * stack can properly free resources. */
  4716. wl->hw->queues = wl->mac80211_initially_registered_queues;
  4717. b43_leds_stop(wldev);
  4718. ieee80211_unregister_hw(wl->hw);
  4719. }
  4720. b43_one_core_detach(dev);
  4721. if (list_empty(&wl->devlist)) {
  4722. b43_leds_unregister(wl);
  4723. /* Last core on the chip unregistered.
  4724. * We can destroy common struct b43_wl.
  4725. */
  4726. b43_wireless_exit(dev, wl);
  4727. }
  4728. }
  4729. static struct ssb_driver b43_ssb_driver = {
  4730. .name = KBUILD_MODNAME,
  4731. .id_table = b43_ssb_tbl,
  4732. .probe = b43_ssb_probe,
  4733. .remove = b43_ssb_remove,
  4734. };
  4735. #endif /* CONFIG_B43_SSB */
  4736. /* Perform a hardware reset. This can be called from any context. */
  4737. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4738. {
  4739. /* Must avoid requeueing, if we are in shutdown. */
  4740. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4741. return;
  4742. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4743. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  4744. }
  4745. static void b43_print_driverinfo(void)
  4746. {
  4747. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4748. *feat_leds = "", *feat_sdio = "";
  4749. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4750. feat_pci = "P";
  4751. #endif
  4752. #ifdef CONFIG_B43_PCMCIA
  4753. feat_pcmcia = "M";
  4754. #endif
  4755. #ifdef CONFIG_B43_PHY_N
  4756. feat_nphy = "N";
  4757. #endif
  4758. #ifdef CONFIG_B43_LEDS
  4759. feat_leds = "L";
  4760. #endif
  4761. #ifdef CONFIG_B43_SDIO
  4762. feat_sdio = "S";
  4763. #endif
  4764. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4765. "[ Features: %s%s%s%s%s ]\n",
  4766. feat_pci, feat_pcmcia, feat_nphy,
  4767. feat_leds, feat_sdio);
  4768. }
  4769. static int __init b43_init(void)
  4770. {
  4771. int err;
  4772. b43_debugfs_init();
  4773. err = b43_pcmcia_init();
  4774. if (err)
  4775. goto err_dfs_exit;
  4776. err = b43_sdio_init();
  4777. if (err)
  4778. goto err_pcmcia_exit;
  4779. #ifdef CONFIG_B43_BCMA
  4780. err = bcma_driver_register(&b43_bcma_driver);
  4781. if (err)
  4782. goto err_sdio_exit;
  4783. #endif
  4784. #ifdef CONFIG_B43_SSB
  4785. err = ssb_driver_register(&b43_ssb_driver);
  4786. if (err)
  4787. goto err_bcma_driver_exit;
  4788. #endif
  4789. b43_print_driverinfo();
  4790. return err;
  4791. #ifdef CONFIG_B43_SSB
  4792. err_bcma_driver_exit:
  4793. #endif
  4794. #ifdef CONFIG_B43_BCMA
  4795. bcma_driver_unregister(&b43_bcma_driver);
  4796. err_sdio_exit:
  4797. #endif
  4798. b43_sdio_exit();
  4799. err_pcmcia_exit:
  4800. b43_pcmcia_exit();
  4801. err_dfs_exit:
  4802. b43_debugfs_exit();
  4803. return err;
  4804. }
  4805. static void __exit b43_exit(void)
  4806. {
  4807. #ifdef CONFIG_B43_SSB
  4808. ssb_driver_unregister(&b43_ssb_driver);
  4809. #endif
  4810. #ifdef CONFIG_B43_BCMA
  4811. bcma_driver_unregister(&b43_bcma_driver);
  4812. #endif
  4813. b43_sdio_exit();
  4814. b43_pcmcia_exit();
  4815. b43_debugfs_exit();
  4816. }
  4817. module_init(b43_init)
  4818. module_exit(b43_exit)