ath9k.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/leds.h>
  22. #include <linux/completion.h>
  23. #include "debug.h"
  24. #include "common.h"
  25. #include "mci.h"
  26. /*
  27. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  28. * should rely on this file or its contents.
  29. */
  30. struct ath_node;
  31. /* Macro to expand scalars to 64-bit objects */
  32. #define ito64(x) (sizeof(x) == 1) ? \
  33. (((unsigned long long int)(x)) & (0xff)) : \
  34. (sizeof(x) == 2) ? \
  35. (((unsigned long long int)(x)) & 0xffff) : \
  36. ((sizeof(x) == 4) ? \
  37. (((unsigned long long int)(x)) & 0xffffffff) : \
  38. (unsigned long long int)(x))
  39. /* increment with wrap-around */
  40. #define INCR(_l, _sz) do { \
  41. (_l)++; \
  42. (_l) &= ((_sz) - 1); \
  43. } while (0)
  44. /* decrement with wrap-around */
  45. #define DECR(_l, _sz) do { \
  46. (_l)--; \
  47. (_l) &= ((_sz) - 1); \
  48. } while (0)
  49. #define TSF_TO_TU(_h,_l) \
  50. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  51. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  52. struct ath_config {
  53. u16 txpowlimit;
  54. u8 cabqReadytime;
  55. };
  56. /*************************/
  57. /* Descriptor Management */
  58. /*************************/
  59. #define ATH_TXBUF_RESET(_bf) do { \
  60. (_bf)->bf_stale = false; \
  61. (_bf)->bf_lastbf = NULL; \
  62. (_bf)->bf_next = NULL; \
  63. memset(&((_bf)->bf_state), 0, \
  64. sizeof(struct ath_buf_state)); \
  65. } while (0)
  66. #define ATH_RXBUF_RESET(_bf) do { \
  67. (_bf)->bf_stale = false; \
  68. } while (0)
  69. /**
  70. * enum buffer_type - Buffer type flags
  71. *
  72. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  73. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  74. * (used in aggregation scheduling)
  75. */
  76. enum buffer_type {
  77. BUF_AMPDU = BIT(0),
  78. BUF_AGGR = BIT(1),
  79. };
  80. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  81. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  82. #define ATH_TXSTATUS_RING_SIZE 512
  83. #define DS2PHYS(_dd, _ds) \
  84. ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
  85. #define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
  86. #define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
  87. struct ath_descdma {
  88. void *dd_desc;
  89. dma_addr_t dd_desc_paddr;
  90. u32 dd_desc_len;
  91. struct ath_buf *dd_bufptr;
  92. };
  93. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  94. struct list_head *head, const char *name,
  95. int nbuf, int ndesc, bool is_tx);
  96. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  97. struct list_head *head);
  98. /***********/
  99. /* RX / TX */
  100. /***********/
  101. #define ATH_RXBUF 512
  102. #define ATH_TXBUF 512
  103. #define ATH_TXBUF_RESERVE 5
  104. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  105. #define ATH_TXMAXTRY 13
  106. #define TID_TO_WME_AC(_tid) \
  107. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  108. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  109. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  110. WME_AC_VO)
  111. #define ATH_AGGR_DELIM_SZ 4
  112. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  113. /* number of delimiters for encryption padding */
  114. #define ATH_AGGR_ENCRYPTDELIM 10
  115. /* minimum h/w qdepth to be sustained to maximize aggregation */
  116. #define ATH_AGGR_MIN_QDEPTH 2
  117. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  118. #define IEEE80211_SEQ_SEQ_SHIFT 4
  119. #define IEEE80211_SEQ_MAX 4096
  120. #define IEEE80211_WEP_IVLEN 3
  121. #define IEEE80211_WEP_KIDLEN 1
  122. #define IEEE80211_WEP_CRCLEN 4
  123. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  124. (IEEE80211_WEP_IVLEN + \
  125. IEEE80211_WEP_KIDLEN + \
  126. IEEE80211_WEP_CRCLEN))
  127. /* return whether a bit at index _n in bitmap _bm is set
  128. * _sz is the size of the bitmap */
  129. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  130. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  131. /* return block-ack bitmap index given sequence and starting sequence */
  132. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  133. /* return the seqno for _start + _offset */
  134. #define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
  135. /* returns delimiter padding required given the packet length */
  136. #define ATH_AGGR_GET_NDELIM(_len) \
  137. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  138. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  139. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  140. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  141. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  142. #define ATH_TX_COMPLETE_POLL_INT 1000
  143. enum ATH_AGGR_STATUS {
  144. ATH_AGGR_DONE,
  145. ATH_AGGR_BAW_CLOSED,
  146. ATH_AGGR_LIMITED,
  147. };
  148. #define ATH_TXFIFO_DEPTH 8
  149. struct ath_txq {
  150. int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
  151. u32 axq_qnum; /* ath9k hardware queue number */
  152. void *axq_link;
  153. struct list_head axq_q;
  154. spinlock_t axq_lock;
  155. u32 axq_depth;
  156. u32 axq_ampdu_depth;
  157. bool stopped;
  158. bool axq_tx_inprogress;
  159. struct list_head axq_acq;
  160. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  161. u8 txq_headidx;
  162. u8 txq_tailidx;
  163. int pending_frames;
  164. struct sk_buff_head complete_q;
  165. };
  166. struct ath_atx_ac {
  167. struct ath_txq *txq;
  168. int sched;
  169. struct list_head list;
  170. struct list_head tid_q;
  171. bool clear_ps_filter;
  172. };
  173. struct ath_frame_info {
  174. struct ath_buf *bf;
  175. int framelen;
  176. enum ath9k_key_type keytype;
  177. u8 keyix;
  178. u8 retries;
  179. };
  180. struct ath_buf_state {
  181. u8 bf_type;
  182. u8 bfs_paprd;
  183. u8 ndelim;
  184. u16 seqno;
  185. unsigned long bfs_paprd_timestamp;
  186. };
  187. struct ath_buf {
  188. struct list_head list;
  189. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  190. an aggregate) */
  191. struct ath_buf *bf_next; /* next subframe in the aggregate */
  192. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  193. void *bf_desc; /* virtual addr of desc */
  194. dma_addr_t bf_daddr; /* physical addr of desc */
  195. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  196. bool bf_stale;
  197. struct ath_buf_state bf_state;
  198. };
  199. struct ath_atx_tid {
  200. struct list_head list;
  201. struct sk_buff_head buf_q;
  202. struct ath_node *an;
  203. struct ath_atx_ac *ac;
  204. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  205. int bar_index;
  206. u16 seq_start;
  207. u16 seq_next;
  208. u16 baw_size;
  209. int tidno;
  210. int baw_head; /* first un-acked tx buffer */
  211. int baw_tail; /* next unused tx buffer slot */
  212. int sched;
  213. int paused;
  214. u8 state;
  215. };
  216. struct ath_node {
  217. #ifdef CONFIG_ATH9K_DEBUGFS
  218. struct list_head list; /* for sc->nodes */
  219. #endif
  220. struct ieee80211_sta *sta; /* station struct we're part of */
  221. struct ieee80211_vif *vif; /* interface with which we're associated */
  222. struct ath_atx_tid tid[WME_NUM_TID];
  223. struct ath_atx_ac ac[WME_NUM_AC];
  224. int ps_key;
  225. u16 maxampdu;
  226. u8 mpdudensity;
  227. bool sleeping;
  228. };
  229. #define AGGR_CLEANUP BIT(1)
  230. #define AGGR_ADDBA_COMPLETE BIT(2)
  231. #define AGGR_ADDBA_PROGRESS BIT(3)
  232. struct ath_tx_control {
  233. struct ath_txq *txq;
  234. struct ath_node *an;
  235. u8 paprd;
  236. };
  237. #define ATH_TX_ERROR 0x01
  238. /**
  239. * @txq_map: Index is mac80211 queue number. This is
  240. * not necessarily the same as the hardware queue number
  241. * (axq_qnum).
  242. */
  243. struct ath_tx {
  244. u16 seq_no;
  245. u32 txqsetup;
  246. spinlock_t txbuflock;
  247. struct list_head txbuf;
  248. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  249. struct ath_descdma txdma;
  250. struct ath_txq *txq_map[WME_NUM_AC];
  251. };
  252. struct ath_rx_edma {
  253. struct sk_buff_head rx_fifo;
  254. u32 rx_fifo_hwsize;
  255. };
  256. struct ath_rx {
  257. u8 defant;
  258. u8 rxotherant;
  259. u32 *rxlink;
  260. unsigned int rxfilter;
  261. spinlock_t rxbuflock;
  262. struct list_head rxbuf;
  263. struct ath_descdma rxdma;
  264. struct ath_buf *rx_bufptr;
  265. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  266. struct sk_buff *frag;
  267. };
  268. int ath_startrecv(struct ath_softc *sc);
  269. bool ath_stoprecv(struct ath_softc *sc);
  270. void ath_flushrecv(struct ath_softc *sc);
  271. u32 ath_calcrxfilter(struct ath_softc *sc);
  272. int ath_rx_init(struct ath_softc *sc, int nbufs);
  273. void ath_rx_cleanup(struct ath_softc *sc);
  274. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  275. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  276. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  277. bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  278. void ath_draintxq(struct ath_softc *sc,
  279. struct ath_txq *txq, bool retry_tx);
  280. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  281. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  282. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  283. int ath_tx_init(struct ath_softc *sc, int nbufs);
  284. void ath_tx_cleanup(struct ath_softc *sc);
  285. int ath_txq_update(struct ath_softc *sc, int qnum,
  286. struct ath9k_tx_queue_info *q);
  287. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  288. struct ath_tx_control *txctl);
  289. void ath_tx_tasklet(struct ath_softc *sc);
  290. void ath_tx_edma_tasklet(struct ath_softc *sc);
  291. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  292. u16 tid, u16 *ssn);
  293. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  294. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  295. void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
  296. void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
  297. struct ath_node *an);
  298. /********/
  299. /* VIFs */
  300. /********/
  301. struct ath_vif {
  302. int av_bslot;
  303. bool is_bslot_active, primary_sta_vif;
  304. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  305. struct ath_buf *av_bcbuf;
  306. };
  307. /*******************/
  308. /* Beacon Handling */
  309. /*******************/
  310. /*
  311. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  312. * number of BSSIDs) if a given beacon does not go out even after waiting this
  313. * number of beacon intervals, the game's up.
  314. */
  315. #define BSTUCK_THRESH 9
  316. #define ATH_BCBUF 4
  317. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  318. #define ATH_DEFAULT_BMISS_LIMIT 10
  319. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  320. struct ath_beacon_config {
  321. int beacon_interval;
  322. u16 listen_interval;
  323. u16 dtim_period;
  324. u16 bmiss_timeout;
  325. u8 dtim_count;
  326. };
  327. struct ath_beacon {
  328. enum {
  329. OK, /* no change needed */
  330. UPDATE, /* update pending */
  331. COMMIT /* beacon sent, commit change */
  332. } updateslot; /* slot time update fsm */
  333. u32 beaconq;
  334. u32 bmisscnt;
  335. u32 ast_be_xmit;
  336. u32 bc_tstamp;
  337. struct ieee80211_vif *bslot[ATH_BCBUF];
  338. int slottime;
  339. int slotupdate;
  340. struct ath9k_tx_queue_info beacon_qi;
  341. struct ath_descdma bdma;
  342. struct ath_txq *cabq;
  343. struct list_head bbuf;
  344. bool tx_processed;
  345. bool tx_last;
  346. };
  347. void ath_beacon_tasklet(unsigned long data);
  348. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  349. int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
  350. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  351. int ath_beaconq_config(struct ath_softc *sc);
  352. void ath_set_beacon(struct ath_softc *sc);
  353. void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
  354. /*******/
  355. /* ANI */
  356. /*******/
  357. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  358. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  359. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  360. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  361. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  362. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  363. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  364. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  365. void ath_reset_work(struct work_struct *work);
  366. void ath_hw_check(struct work_struct *work);
  367. void ath_hw_pll_work(struct work_struct *work);
  368. void ath_paprd_calibrate(struct work_struct *work);
  369. void ath_ani_calibrate(unsigned long data);
  370. void ath_start_ani(struct ath_common *common);
  371. /**********/
  372. /* BTCOEX */
  373. /**********/
  374. struct ath_btcoex {
  375. bool hw_timer_enabled;
  376. spinlock_t btcoex_lock;
  377. struct timer_list period_timer; /* Timer for BT period */
  378. u32 bt_priority_cnt;
  379. unsigned long bt_priority_time;
  380. int bt_stomp_type; /* Types of BT stomping */
  381. u32 btcoex_no_stomp; /* in usec */
  382. u32 btcoex_period; /* in usec */
  383. u32 btscan_no_stomp; /* in usec */
  384. u32 duty_cycle;
  385. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  386. struct ath_mci_profile mci;
  387. };
  388. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  389. int ath9k_init_btcoex(struct ath_softc *sc);
  390. void ath9k_deinit_btcoex(struct ath_softc *sc);
  391. void ath9k_start_btcoex(struct ath_softc *sc);
  392. void ath9k_stop_btcoex(struct ath_softc *sc);
  393. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  394. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  395. void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
  396. u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
  397. #else
  398. static inline int ath9k_init_btcoex(struct ath_softc *sc)
  399. {
  400. return 0;
  401. }
  402. static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
  403. {
  404. }
  405. static inline void ath9k_start_btcoex(struct ath_softc *sc)
  406. {
  407. }
  408. static inline void ath9k_stop_btcoex(struct ath_softc *sc)
  409. {
  410. }
  411. static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
  412. u32 status)
  413. {
  414. }
  415. static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
  416. u32 max_4ms_framelen)
  417. {
  418. return 0;
  419. }
  420. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  421. /********************/
  422. /* LED Control */
  423. /********************/
  424. #define ATH_LED_PIN_DEF 1
  425. #define ATH_LED_PIN_9287 8
  426. #define ATH_LED_PIN_9300 10
  427. #define ATH_LED_PIN_9485 6
  428. #define ATH_LED_PIN_9462 4
  429. #ifdef CONFIG_MAC80211_LEDS
  430. void ath_init_leds(struct ath_softc *sc);
  431. void ath_deinit_leds(struct ath_softc *sc);
  432. #else
  433. static inline void ath_init_leds(struct ath_softc *sc)
  434. {
  435. }
  436. static inline void ath_deinit_leds(struct ath_softc *sc)
  437. {
  438. }
  439. #endif
  440. /* Antenna diversity/combining */
  441. #define ATH_ANT_RX_CURRENT_SHIFT 4
  442. #define ATH_ANT_RX_MAIN_SHIFT 2
  443. #define ATH_ANT_RX_MASK 0x3
  444. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  445. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  446. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  447. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  448. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  449. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  450. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  451. #define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
  452. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  453. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  454. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  455. enum ath9k_ant_div_comb_lna_conf {
  456. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
  457. ATH_ANT_DIV_COMB_LNA2,
  458. ATH_ANT_DIV_COMB_LNA1,
  459. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
  460. };
  461. struct ath_ant_comb {
  462. u16 count;
  463. u16 total_pkt_count;
  464. bool scan;
  465. bool scan_not_start;
  466. int main_total_rssi;
  467. int alt_total_rssi;
  468. int alt_recv_cnt;
  469. int main_recv_cnt;
  470. int rssi_lna1;
  471. int rssi_lna2;
  472. int rssi_add;
  473. int rssi_sub;
  474. int rssi_first;
  475. int rssi_second;
  476. int rssi_third;
  477. bool alt_good;
  478. int quick_scan_cnt;
  479. int main_conf;
  480. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  481. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  482. int first_bias;
  483. int second_bias;
  484. bool first_ratio;
  485. bool second_ratio;
  486. unsigned long scan_start_time;
  487. };
  488. /********************/
  489. /* Main driver core */
  490. /********************/
  491. /*
  492. * Default cache line size, in bytes.
  493. * Used when PCI device not fully initialized by bootrom/BIOS
  494. */
  495. #define DEFAULT_CACHELINE 32
  496. #define ATH_REGCLASSIDS_MAX 10
  497. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  498. #define ATH_MAX_SW_RETRIES 30
  499. #define ATH_CHAN_MAX 255
  500. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  501. #define ATH_RATE_DUMMY_MARKER 0
  502. #define SC_OP_INVALID BIT(0)
  503. #define SC_OP_BEACONS BIT(1)
  504. #define SC_OP_OFFCHANNEL BIT(2)
  505. #define SC_OP_RXFLUSH BIT(3)
  506. #define SC_OP_TSF_RESET BIT(4)
  507. #define SC_OP_BT_PRIORITY_DETECTED BIT(5)
  508. #define SC_OP_BT_SCAN BIT(6)
  509. #define SC_OP_ANI_RUN BIT(7)
  510. #define SC_OP_PRIM_STA_VIF BIT(8)
  511. /* Powersave flags */
  512. #define PS_WAIT_FOR_BEACON BIT(0)
  513. #define PS_WAIT_FOR_CAB BIT(1)
  514. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  515. #define PS_WAIT_FOR_TX_ACK BIT(3)
  516. #define PS_BEACON_SYNC BIT(4)
  517. struct ath_rate_table;
  518. struct ath9k_vif_iter_data {
  519. const u8 *hw_macaddr; /* phy's hardware address, set
  520. * before starting iteration for
  521. * valid bssid mask.
  522. */
  523. u8 mask[ETH_ALEN]; /* bssid mask */
  524. int naps; /* number of AP vifs */
  525. int nmeshes; /* number of mesh vifs */
  526. int nstations; /* number of station vifs */
  527. int nwds; /* number of WDS vifs */
  528. int nadhocs; /* number of adhoc vifs */
  529. };
  530. struct ath_softc {
  531. struct ieee80211_hw *hw;
  532. struct device *dev;
  533. struct survey_info *cur_survey;
  534. struct survey_info survey[ATH9K_NUM_CHANNELS];
  535. struct tasklet_struct intr_tq;
  536. struct tasklet_struct bcon_tasklet;
  537. struct ath_hw *sc_ah;
  538. void __iomem *mem;
  539. int irq;
  540. spinlock_t sc_serial_rw;
  541. spinlock_t sc_pm_lock;
  542. spinlock_t sc_pcu_lock;
  543. struct mutex mutex;
  544. struct work_struct paprd_work;
  545. struct work_struct hw_check_work;
  546. struct work_struct hw_reset_work;
  547. struct completion paprd_complete;
  548. unsigned int hw_busy_count;
  549. u32 intrstatus;
  550. u32 sc_flags; /* SC_OP_* */
  551. u16 ps_flags; /* PS_* */
  552. u16 curtxpow;
  553. bool ps_enabled;
  554. bool ps_idle;
  555. short nbcnvifs;
  556. short nvifs;
  557. unsigned long ps_usecount;
  558. struct ath_config config;
  559. struct ath_rx rx;
  560. struct ath_tx tx;
  561. struct ath_beacon beacon;
  562. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  563. #ifdef CONFIG_MAC80211_LEDS
  564. bool led_registered;
  565. char led_name[32];
  566. struct led_classdev led_cdev;
  567. #endif
  568. struct ath9k_hw_cal_data caldata;
  569. int last_rssi;
  570. #ifdef CONFIG_ATH9K_DEBUGFS
  571. struct ath9k_debug debug;
  572. spinlock_t nodes_lock;
  573. struct list_head nodes; /* basically, stations */
  574. unsigned int tx_complete_poll_work_seen;
  575. #endif
  576. struct ath_beacon_config cur_beacon_conf;
  577. struct delayed_work tx_complete_work;
  578. struct delayed_work hw_pll_work;
  579. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  580. struct ath_btcoex btcoex;
  581. struct ath_mci_coex mci_coex;
  582. #endif
  583. struct ath_descdma txsdma;
  584. struct ath_ant_comb ant_comb;
  585. u8 ant_tx, ant_rx;
  586. };
  587. void ath9k_tasklet(unsigned long data);
  588. int ath_cabq_update(struct ath_softc *);
  589. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  590. {
  591. common->bus_ops->read_cachesize(common, csz);
  592. }
  593. extern struct ieee80211_ops ath9k_ops;
  594. extern int ath9k_modparam_nohwcrypt;
  595. extern int led_blink;
  596. extern bool is_ath9k_unloaded;
  597. irqreturn_t ath_isr(int irq, void *dev);
  598. int ath9k_init_device(u16 devid, struct ath_softc *sc,
  599. const struct ath_bus_ops *bus_ops);
  600. void ath9k_deinit_device(struct ath_softc *sc);
  601. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  602. void ath9k_reload_chainmask_settings(struct ath_softc *sc);
  603. bool ath9k_uses_beacons(int type);
  604. #ifdef CONFIG_ATH9K_PCI
  605. int ath_pci_init(void);
  606. void ath_pci_exit(void);
  607. #else
  608. static inline int ath_pci_init(void) { return 0; };
  609. static inline void ath_pci_exit(void) {};
  610. #endif
  611. #ifdef CONFIG_ATH9K_AHB
  612. int ath_ahb_init(void);
  613. void ath_ahb_exit(void);
  614. #else
  615. static inline int ath_ahb_init(void) { return 0; };
  616. static inline void ath_ahb_exit(void) {};
  617. #endif
  618. void ath9k_ps_wakeup(struct ath_softc *sc);
  619. void ath9k_ps_restore(struct ath_softc *sc);
  620. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
  621. void ath_start_rfkill_poll(struct ath_softc *sc);
  622. extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  623. void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
  624. struct ieee80211_vif *vif,
  625. struct ath9k_vif_iter_data *iter_data);
  626. #endif /* ATH9K_H */