ar9002_hw.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/moduleparam.h>
  17. #include "hw.h"
  18. #include "ar5008_initvals.h"
  19. #include "ar9001_initvals.h"
  20. #include "ar9002_initvals.h"
  21. #include "ar9002_phy.h"
  22. int modparam_force_new_ani;
  23. module_param_named(force_new_ani, modparam_force_new_ani, int, 0444);
  24. MODULE_PARM_DESC(force_new_ani, "Force new ANI for AR5008, AR9001, AR9002");
  25. /* General hardware code for the A5008/AR9001/AR9002 hadware families */
  26. static void ar9002_hw_init_mode_regs(struct ath_hw *ah)
  27. {
  28. if (AR_SREV_9271(ah)) {
  29. INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
  30. ARRAY_SIZE(ar9271Modes_9271), 5);
  31. INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
  32. ARRAY_SIZE(ar9271Common_9271), 2);
  33. INIT_INI_ARRAY(&ah->iniModes_9271_ANI_reg, ar9271Modes_9271_ANI_reg,
  34. ARRAY_SIZE(ar9271Modes_9271_ANI_reg), 5);
  35. return;
  36. }
  37. if (ah->config.pcie_clock_req)
  38. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  39. ar9280PciePhy_clkreq_off_L1_9280,
  40. ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280), 2);
  41. else
  42. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  43. ar9280PciePhy_clkreq_always_on_L1_9280,
  44. ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
  45. if (AR_SREV_9287_11_OR_LATER(ah)) {
  46. INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
  47. ARRAY_SIZE(ar9287Modes_9287_1_1), 5);
  48. INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
  49. ARRAY_SIZE(ar9287Common_9287_1_1), 2);
  50. } else if (AR_SREV_9285_12_OR_LATER(ah)) {
  51. INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
  52. ARRAY_SIZE(ar9285Modes_9285_1_2), 5);
  53. INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
  54. ARRAY_SIZE(ar9285Common_9285_1_2), 2);
  55. } else if (AR_SREV_9280_20_OR_LATER(ah)) {
  56. INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
  57. ARRAY_SIZE(ar9280Modes_9280_2), 5);
  58. INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
  59. ARRAY_SIZE(ar9280Common_9280_2), 2);
  60. INIT_INI_ARRAY(&ah->iniModesFastClock,
  61. ar9280Modes_fast_clock_9280_2,
  62. ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
  63. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  64. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
  65. ARRAY_SIZE(ar5416Modes_9160), 5);
  66. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
  67. ARRAY_SIZE(ar5416Common_9160), 2);
  68. if (AR_SREV_9160_11(ah)) {
  69. INIT_INI_ARRAY(&ah->iniAddac,
  70. ar5416Addac_9160_1_1,
  71. ARRAY_SIZE(ar5416Addac_9160_1_1), 2);
  72. } else {
  73. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
  74. ARRAY_SIZE(ar5416Addac_9160), 2);
  75. }
  76. } else if (AR_SREV_9100_OR_LATER(ah)) {
  77. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
  78. ARRAY_SIZE(ar5416Modes_9100), 5);
  79. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
  80. ARRAY_SIZE(ar5416Common_9100), 2);
  81. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
  82. ARRAY_SIZE(ar5416Bank6_9100), 3);
  83. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
  84. ARRAY_SIZE(ar5416Addac_9100), 2);
  85. } else {
  86. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
  87. ARRAY_SIZE(ar5416Modes), 5);
  88. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
  89. ARRAY_SIZE(ar5416Common), 2);
  90. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
  91. ARRAY_SIZE(ar5416Bank6TPC), 3);
  92. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
  93. ARRAY_SIZE(ar5416Addac), 2);
  94. }
  95. if (!AR_SREV_9280_20_OR_LATER(ah)) {
  96. /* Common for AR5416, AR913x, AR9160 */
  97. INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
  98. ARRAY_SIZE(ar5416BB_RfGain), 3);
  99. INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
  100. ARRAY_SIZE(ar5416Bank0), 2);
  101. INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
  102. ARRAY_SIZE(ar5416Bank1), 2);
  103. INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
  104. ARRAY_SIZE(ar5416Bank2), 2);
  105. INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
  106. ARRAY_SIZE(ar5416Bank3), 3);
  107. INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
  108. ARRAY_SIZE(ar5416Bank7), 2);
  109. /* Common for AR5416, AR9160 */
  110. if (!AR_SREV_9100(ah))
  111. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
  112. ARRAY_SIZE(ar5416Bank6), 3);
  113. /* Common for AR913x, AR9160 */
  114. if (!AR_SREV_5416(ah))
  115. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
  116. ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
  117. }
  118. /* iniAddac needs to be modified for these chips */
  119. if (AR_SREV_9160(ah) || !AR_SREV_5416_22_OR_LATER(ah)) {
  120. struct ar5416IniArray *addac = &ah->iniAddac;
  121. u32 size = sizeof(u32) * addac->ia_rows * addac->ia_columns;
  122. u32 *data;
  123. data = kmalloc(size, GFP_KERNEL);
  124. if (!data)
  125. return;
  126. memcpy(data, addac->ia_array, size);
  127. addac->ia_array = data;
  128. if (!AR_SREV_5416_22_OR_LATER(ah)) {
  129. /* override CLKDRV value */
  130. INI_RA(addac, 31,1) = 0;
  131. }
  132. }
  133. if (AR_SREV_9287_11_OR_LATER(ah)) {
  134. INIT_INI_ARRAY(&ah->iniCckfirNormal,
  135. ar9287Common_normal_cck_fir_coeff_9287_1_1,
  136. ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_9287_1_1),
  137. 2);
  138. INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
  139. ar9287Common_japan_2484_cck_fir_coeff_9287_1_1,
  140. ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_9287_1_1),
  141. 2);
  142. }
  143. }
  144. static void ar9280_20_hw_init_rxgain_ini(struct ath_hw *ah)
  145. {
  146. u32 rxgain_type;
  147. if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >=
  148. AR5416_EEP_MINOR_VER_17) {
  149. rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
  150. if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
  151. INIT_INI_ARRAY(&ah->iniModesRxGain,
  152. ar9280Modes_backoff_13db_rxgain_9280_2,
  153. ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 5);
  154. else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
  155. INIT_INI_ARRAY(&ah->iniModesRxGain,
  156. ar9280Modes_backoff_23db_rxgain_9280_2,
  157. ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 5);
  158. else
  159. INIT_INI_ARRAY(&ah->iniModesRxGain,
  160. ar9280Modes_original_rxgain_9280_2,
  161. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 5);
  162. } else {
  163. INIT_INI_ARRAY(&ah->iniModesRxGain,
  164. ar9280Modes_original_rxgain_9280_2,
  165. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 5);
  166. }
  167. }
  168. static void ar9280_20_hw_init_txgain_ini(struct ath_hw *ah, u32 txgain_type)
  169. {
  170. if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >=
  171. AR5416_EEP_MINOR_VER_19) {
  172. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
  173. INIT_INI_ARRAY(&ah->iniModesTxGain,
  174. ar9280Modes_high_power_tx_gain_9280_2,
  175. ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 5);
  176. else
  177. INIT_INI_ARRAY(&ah->iniModesTxGain,
  178. ar9280Modes_original_tx_gain_9280_2,
  179. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 5);
  180. } else {
  181. INIT_INI_ARRAY(&ah->iniModesTxGain,
  182. ar9280Modes_original_tx_gain_9280_2,
  183. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 5);
  184. }
  185. }
  186. static void ar9271_hw_init_txgain_ini(struct ath_hw *ah, u32 txgain_type)
  187. {
  188. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
  189. INIT_INI_ARRAY(&ah->iniModesTxGain,
  190. ar9271Modes_high_power_tx_gain_9271,
  191. ARRAY_SIZE(ar9271Modes_high_power_tx_gain_9271), 5);
  192. else
  193. INIT_INI_ARRAY(&ah->iniModesTxGain,
  194. ar9271Modes_normal_power_tx_gain_9271,
  195. ARRAY_SIZE(ar9271Modes_normal_power_tx_gain_9271), 5);
  196. }
  197. static void ar9002_hw_init_mode_gain_regs(struct ath_hw *ah)
  198. {
  199. u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
  200. if (AR_SREV_9287_11_OR_LATER(ah))
  201. INIT_INI_ARRAY(&ah->iniModesRxGain,
  202. ar9287Modes_rx_gain_9287_1_1,
  203. ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 5);
  204. else if (AR_SREV_9280_20(ah))
  205. ar9280_20_hw_init_rxgain_ini(ah);
  206. if (AR_SREV_9271(ah)) {
  207. ar9271_hw_init_txgain_ini(ah, txgain_type);
  208. } else if (AR_SREV_9287_11_OR_LATER(ah)) {
  209. INIT_INI_ARRAY(&ah->iniModesTxGain,
  210. ar9287Modes_tx_gain_9287_1_1,
  211. ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 5);
  212. } else if (AR_SREV_9280_20(ah)) {
  213. ar9280_20_hw_init_txgain_ini(ah, txgain_type);
  214. } else if (AR_SREV_9285_12_OR_LATER(ah)) {
  215. /* txgain table */
  216. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
  217. if (AR_SREV_9285E_20(ah)) {
  218. INIT_INI_ARRAY(&ah->iniModesTxGain,
  219. ar9285Modes_XE2_0_high_power,
  220. ARRAY_SIZE(
  221. ar9285Modes_XE2_0_high_power), 5);
  222. } else {
  223. INIT_INI_ARRAY(&ah->iniModesTxGain,
  224. ar9285Modes_high_power_tx_gain_9285_1_2,
  225. ARRAY_SIZE(
  226. ar9285Modes_high_power_tx_gain_9285_1_2), 5);
  227. }
  228. } else {
  229. if (AR_SREV_9285E_20(ah)) {
  230. INIT_INI_ARRAY(&ah->iniModesTxGain,
  231. ar9285Modes_XE2_0_normal_power,
  232. ARRAY_SIZE(
  233. ar9285Modes_XE2_0_normal_power), 5);
  234. } else {
  235. INIT_INI_ARRAY(&ah->iniModesTxGain,
  236. ar9285Modes_original_tx_gain_9285_1_2,
  237. ARRAY_SIZE(
  238. ar9285Modes_original_tx_gain_9285_1_2), 5);
  239. }
  240. }
  241. }
  242. }
  243. /*
  244. * Helper for ASPM support.
  245. *
  246. * Disable PLL when in L0s as well as receiver clock when in L1.
  247. * This power saving option must be enabled through the SerDes.
  248. *
  249. * Programming the SerDes must go through the same 288 bit serial shift
  250. * register as the other analog registers. Hence the 9 writes.
  251. */
  252. static void ar9002_hw_configpcipowersave(struct ath_hw *ah,
  253. bool power_off)
  254. {
  255. u8 i;
  256. u32 val;
  257. /* Nothing to do on restore for 11N */
  258. if (!power_off /* !restore */) {
  259. if (AR_SREV_9280_20_OR_LATER(ah)) {
  260. /*
  261. * AR9280 2.0 or later chips use SerDes values from the
  262. * initvals.h initialized depending on chipset during
  263. * __ath9k_hw_init()
  264. */
  265. for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
  266. REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
  267. INI_RA(&ah->iniPcieSerdes, i, 1));
  268. }
  269. } else {
  270. ENABLE_REGWRITE_BUFFER(ah);
  271. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  272. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  273. /* RX shut off when elecidle is asserted */
  274. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
  275. REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
  276. REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
  277. /*
  278. * Ignore ah->ah_config.pcie_clock_req setting for
  279. * pre-AR9280 11n
  280. */
  281. REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
  282. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  283. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  284. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
  285. /* Load the new settings */
  286. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  287. REGWRITE_BUFFER_FLUSH(ah);
  288. }
  289. udelay(1000);
  290. }
  291. if (power_off) {
  292. /* clear bit 19 to disable L1 */
  293. REG_CLR_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
  294. val = REG_READ(ah, AR_WA);
  295. /*
  296. * Set PCIe workaround bits
  297. * In AR9280 and AR9285, bit 14 in WA register (disable L1)
  298. * should only be set when device enters D3 and be
  299. * cleared when device comes back to D0.
  300. */
  301. if (ah->config.pcie_waen) {
  302. if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
  303. val |= AR_WA_D3_L1_DISABLE;
  304. } else {
  305. if (((AR_SREV_9285(ah) ||
  306. AR_SREV_9271(ah) ||
  307. AR_SREV_9287(ah)) &&
  308. (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
  309. (AR_SREV_9280(ah) &&
  310. (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
  311. val |= AR_WA_D3_L1_DISABLE;
  312. }
  313. }
  314. if (AR_SREV_9280(ah) || AR_SREV_9285(ah) || AR_SREV_9287(ah)) {
  315. /*
  316. * Disable bit 6 and 7 before entering D3 to
  317. * prevent system hang.
  318. */
  319. val &= ~(AR_WA_BIT6 | AR_WA_BIT7);
  320. }
  321. if (AR_SREV_9280(ah))
  322. val |= AR_WA_BIT22;
  323. if (AR_SREV_9285E_20(ah))
  324. val |= AR_WA_BIT23;
  325. REG_WRITE(ah, AR_WA, val);
  326. } else {
  327. if (ah->config.pcie_waen) {
  328. val = ah->config.pcie_waen;
  329. if (!power_off)
  330. val &= (~AR_WA_D3_L1_DISABLE);
  331. } else {
  332. if (AR_SREV_9285(ah) ||
  333. AR_SREV_9271(ah) ||
  334. AR_SREV_9287(ah)) {
  335. val = AR9285_WA_DEFAULT;
  336. if (!power_off)
  337. val &= (~AR_WA_D3_L1_DISABLE);
  338. }
  339. else if (AR_SREV_9280(ah)) {
  340. /*
  341. * For AR9280 chips, bit 22 of 0x4004
  342. * needs to be set.
  343. */
  344. val = AR9280_WA_DEFAULT;
  345. if (!power_off)
  346. val &= (~AR_WA_D3_L1_DISABLE);
  347. } else {
  348. val = AR_WA_DEFAULT;
  349. }
  350. }
  351. /* WAR for ASPM system hang */
  352. if (AR_SREV_9285(ah) || AR_SREV_9287(ah))
  353. val |= (AR_WA_BIT6 | AR_WA_BIT7);
  354. if (AR_SREV_9285E_20(ah))
  355. val |= AR_WA_BIT23;
  356. REG_WRITE(ah, AR_WA, val);
  357. /* set bit 19 to allow forcing of pcie core into L1 state */
  358. REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
  359. }
  360. }
  361. static int ar9002_hw_get_radiorev(struct ath_hw *ah)
  362. {
  363. u32 val;
  364. int i;
  365. ENABLE_REGWRITE_BUFFER(ah);
  366. REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
  367. for (i = 0; i < 8; i++)
  368. REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
  369. REGWRITE_BUFFER_FLUSH(ah);
  370. val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
  371. val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
  372. return ath9k_hw_reverse_bits(val, 8);
  373. }
  374. int ar9002_hw_rf_claim(struct ath_hw *ah)
  375. {
  376. u32 val;
  377. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  378. val = ar9002_hw_get_radiorev(ah);
  379. switch (val & AR_RADIO_SREV_MAJOR) {
  380. case 0:
  381. val = AR_RAD5133_SREV_MAJOR;
  382. break;
  383. case AR_RAD5133_SREV_MAJOR:
  384. case AR_RAD5122_SREV_MAJOR:
  385. case AR_RAD2133_SREV_MAJOR:
  386. case AR_RAD2122_SREV_MAJOR:
  387. break;
  388. default:
  389. ath_err(ath9k_hw_common(ah),
  390. "Radio Chip Rev 0x%02X not supported\n",
  391. val & AR_RADIO_SREV_MAJOR);
  392. return -EOPNOTSUPP;
  393. }
  394. ah->hw_version.analog5GhzRev = val;
  395. return 0;
  396. }
  397. void ar9002_hw_enable_async_fifo(struct ath_hw *ah)
  398. {
  399. if (AR_SREV_9287_13_OR_LATER(ah)) {
  400. REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  401. AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
  402. REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
  403. REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  404. AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
  405. REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  406. AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
  407. }
  408. }
  409. /* Sets up the AR5008/AR9001/AR9002 hardware familiy callbacks */
  410. void ar9002_hw_attach_ops(struct ath_hw *ah)
  411. {
  412. struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
  413. struct ath_hw_ops *ops = ath9k_hw_ops(ah);
  414. priv_ops->init_mode_regs = ar9002_hw_init_mode_regs;
  415. priv_ops->init_mode_gain_regs = ar9002_hw_init_mode_gain_regs;
  416. ops->config_pci_powersave = ar9002_hw_configpcipowersave;
  417. ar5008_hw_attach_phy_ops(ah);
  418. if (AR_SREV_9280_20_OR_LATER(ah))
  419. ar9002_hw_attach_phy_ops(ah);
  420. ar9002_hw_attach_calib_ops(ah);
  421. ar9002_hw_attach_mac_ops(ah);
  422. }
  423. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan)
  424. {
  425. u32 modesIndex;
  426. int i;
  427. switch (chan->chanmode) {
  428. case CHANNEL_A:
  429. case CHANNEL_A_HT20:
  430. modesIndex = 1;
  431. break;
  432. case CHANNEL_A_HT40PLUS:
  433. case CHANNEL_A_HT40MINUS:
  434. modesIndex = 2;
  435. break;
  436. case CHANNEL_G:
  437. case CHANNEL_G_HT20:
  438. case CHANNEL_B:
  439. modesIndex = 4;
  440. break;
  441. case CHANNEL_G_HT40PLUS:
  442. case CHANNEL_G_HT40MINUS:
  443. modesIndex = 3;
  444. break;
  445. default:
  446. return;
  447. }
  448. ENABLE_REGWRITE_BUFFER(ah);
  449. for (i = 0; i < ah->iniModes_9271_ANI_reg.ia_rows; i++) {
  450. u32 reg = INI_RA(&ah->iniModes_9271_ANI_reg, i, 0);
  451. u32 val = INI_RA(&ah->iniModes_9271_ANI_reg, i, modesIndex);
  452. u32 val_orig;
  453. if (reg == AR_PHY_CCK_DETECT) {
  454. val_orig = REG_READ(ah, reg);
  455. val &= AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK;
  456. val_orig &= ~AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK;
  457. REG_WRITE(ah, reg, val|val_orig);
  458. } else
  459. REG_WRITE(ah, reg, val);
  460. }
  461. REGWRITE_BUFFER_FLUSH(ah);
  462. }