qlcnic_hdr.h 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef __QLCNIC_HDR_H_
  8. #define __QLCNIC_HDR_H_
  9. #include <linux/kernel.h>
  10. #include <linux/types.h>
  11. /*
  12. * The basic unit of access when reading/writing control registers.
  13. */
  14. enum {
  15. QLCNIC_HW_H0_CH_HUB_ADR = 0x05,
  16. QLCNIC_HW_H1_CH_HUB_ADR = 0x0E,
  17. QLCNIC_HW_H2_CH_HUB_ADR = 0x03,
  18. QLCNIC_HW_H3_CH_HUB_ADR = 0x01,
  19. QLCNIC_HW_H4_CH_HUB_ADR = 0x06,
  20. QLCNIC_HW_H5_CH_HUB_ADR = 0x07,
  21. QLCNIC_HW_H6_CH_HUB_ADR = 0x08
  22. };
  23. /* Hub 0 */
  24. enum {
  25. QLCNIC_HW_MN_CRB_AGT_ADR = 0x15,
  26. QLCNIC_HW_MS_CRB_AGT_ADR = 0x25
  27. };
  28. /* Hub 1 */
  29. enum {
  30. QLCNIC_HW_PS_CRB_AGT_ADR = 0x73,
  31. QLCNIC_HW_SS_CRB_AGT_ADR = 0x20,
  32. QLCNIC_HW_RPMX3_CRB_AGT_ADR = 0x0b,
  33. QLCNIC_HW_QMS_CRB_AGT_ADR = 0x00,
  34. QLCNIC_HW_SQGS0_CRB_AGT_ADR = 0x01,
  35. QLCNIC_HW_SQGS1_CRB_AGT_ADR = 0x02,
  36. QLCNIC_HW_SQGS2_CRB_AGT_ADR = 0x03,
  37. QLCNIC_HW_SQGS3_CRB_AGT_ADR = 0x04,
  38. QLCNIC_HW_C2C0_CRB_AGT_ADR = 0x58,
  39. QLCNIC_HW_C2C1_CRB_AGT_ADR = 0x59,
  40. QLCNIC_HW_C2C2_CRB_AGT_ADR = 0x5a,
  41. QLCNIC_HW_RPMX2_CRB_AGT_ADR = 0x0a,
  42. QLCNIC_HW_RPMX4_CRB_AGT_ADR = 0x0c,
  43. QLCNIC_HW_RPMX7_CRB_AGT_ADR = 0x0f,
  44. QLCNIC_HW_RPMX9_CRB_AGT_ADR = 0x12,
  45. QLCNIC_HW_SMB_CRB_AGT_ADR = 0x18
  46. };
  47. /* Hub 2 */
  48. enum {
  49. QLCNIC_HW_NIU_CRB_AGT_ADR = 0x31,
  50. QLCNIC_HW_I2C0_CRB_AGT_ADR = 0x19,
  51. QLCNIC_HW_I2C1_CRB_AGT_ADR = 0x29,
  52. QLCNIC_HW_SN_CRB_AGT_ADR = 0x10,
  53. QLCNIC_HW_I2Q_CRB_AGT_ADR = 0x20,
  54. QLCNIC_HW_LPC_CRB_AGT_ADR = 0x22,
  55. QLCNIC_HW_ROMUSB_CRB_AGT_ADR = 0x21,
  56. QLCNIC_HW_QM_CRB_AGT_ADR = 0x66,
  57. QLCNIC_HW_SQG0_CRB_AGT_ADR = 0x60,
  58. QLCNIC_HW_SQG1_CRB_AGT_ADR = 0x61,
  59. QLCNIC_HW_SQG2_CRB_AGT_ADR = 0x62,
  60. QLCNIC_HW_SQG3_CRB_AGT_ADR = 0x63,
  61. QLCNIC_HW_RPMX1_CRB_AGT_ADR = 0x09,
  62. QLCNIC_HW_RPMX5_CRB_AGT_ADR = 0x0d,
  63. QLCNIC_HW_RPMX6_CRB_AGT_ADR = 0x0e,
  64. QLCNIC_HW_RPMX8_CRB_AGT_ADR = 0x11
  65. };
  66. /* Hub 3 */
  67. enum {
  68. QLCNIC_HW_PH_CRB_AGT_ADR = 0x1A,
  69. QLCNIC_HW_SRE_CRB_AGT_ADR = 0x50,
  70. QLCNIC_HW_EG_CRB_AGT_ADR = 0x51,
  71. QLCNIC_HW_RPMX0_CRB_AGT_ADR = 0x08
  72. };
  73. /* Hub 4 */
  74. enum {
  75. QLCNIC_HW_PEGN0_CRB_AGT_ADR = 0x40,
  76. QLCNIC_HW_PEGN1_CRB_AGT_ADR,
  77. QLCNIC_HW_PEGN2_CRB_AGT_ADR,
  78. QLCNIC_HW_PEGN3_CRB_AGT_ADR,
  79. QLCNIC_HW_PEGNI_CRB_AGT_ADR,
  80. QLCNIC_HW_PEGND_CRB_AGT_ADR,
  81. QLCNIC_HW_PEGNC_CRB_AGT_ADR,
  82. QLCNIC_HW_PEGR0_CRB_AGT_ADR,
  83. QLCNIC_HW_PEGR1_CRB_AGT_ADR,
  84. QLCNIC_HW_PEGR2_CRB_AGT_ADR,
  85. QLCNIC_HW_PEGR3_CRB_AGT_ADR,
  86. QLCNIC_HW_PEGN4_CRB_AGT_ADR
  87. };
  88. /* Hub 5 */
  89. enum {
  90. QLCNIC_HW_PEGS0_CRB_AGT_ADR = 0x40,
  91. QLCNIC_HW_PEGS1_CRB_AGT_ADR,
  92. QLCNIC_HW_PEGS2_CRB_AGT_ADR,
  93. QLCNIC_HW_PEGS3_CRB_AGT_ADR,
  94. QLCNIC_HW_PEGSI_CRB_AGT_ADR,
  95. QLCNIC_HW_PEGSD_CRB_AGT_ADR,
  96. QLCNIC_HW_PEGSC_CRB_AGT_ADR
  97. };
  98. /* Hub 6 */
  99. enum {
  100. QLCNIC_HW_CAS0_CRB_AGT_ADR = 0x46,
  101. QLCNIC_HW_CAS1_CRB_AGT_ADR = 0x47,
  102. QLCNIC_HW_CAS2_CRB_AGT_ADR = 0x48,
  103. QLCNIC_HW_CAS3_CRB_AGT_ADR = 0x49,
  104. QLCNIC_HW_NCM_CRB_AGT_ADR = 0x16,
  105. QLCNIC_HW_TMR_CRB_AGT_ADR = 0x17,
  106. QLCNIC_HW_XDMA_CRB_AGT_ADR = 0x05,
  107. QLCNIC_HW_OCM0_CRB_AGT_ADR = 0x06,
  108. QLCNIC_HW_OCM1_CRB_AGT_ADR = 0x07
  109. };
  110. /* Floaters - non existent modules */
  111. #define QLCNIC_HW_EFC_RPMX0_CRB_AGT_ADR 0x67
  112. /* This field defines PCI/X adr [25:20] of agents on the CRB */
  113. enum {
  114. QLCNIC_HW_PX_MAP_CRB_PH = 0,
  115. QLCNIC_HW_PX_MAP_CRB_PS,
  116. QLCNIC_HW_PX_MAP_CRB_MN,
  117. QLCNIC_HW_PX_MAP_CRB_MS,
  118. QLCNIC_HW_PX_MAP_CRB_PGR1,
  119. QLCNIC_HW_PX_MAP_CRB_SRE,
  120. QLCNIC_HW_PX_MAP_CRB_NIU,
  121. QLCNIC_HW_PX_MAP_CRB_QMN,
  122. QLCNIC_HW_PX_MAP_CRB_SQN0,
  123. QLCNIC_HW_PX_MAP_CRB_SQN1,
  124. QLCNIC_HW_PX_MAP_CRB_SQN2,
  125. QLCNIC_HW_PX_MAP_CRB_SQN3,
  126. QLCNIC_HW_PX_MAP_CRB_QMS,
  127. QLCNIC_HW_PX_MAP_CRB_SQS0,
  128. QLCNIC_HW_PX_MAP_CRB_SQS1,
  129. QLCNIC_HW_PX_MAP_CRB_SQS2,
  130. QLCNIC_HW_PX_MAP_CRB_SQS3,
  131. QLCNIC_HW_PX_MAP_CRB_PGN0,
  132. QLCNIC_HW_PX_MAP_CRB_PGN1,
  133. QLCNIC_HW_PX_MAP_CRB_PGN2,
  134. QLCNIC_HW_PX_MAP_CRB_PGN3,
  135. QLCNIC_HW_PX_MAP_CRB_PGND,
  136. QLCNIC_HW_PX_MAP_CRB_PGNI,
  137. QLCNIC_HW_PX_MAP_CRB_PGS0,
  138. QLCNIC_HW_PX_MAP_CRB_PGS1,
  139. QLCNIC_HW_PX_MAP_CRB_PGS2,
  140. QLCNIC_HW_PX_MAP_CRB_PGS3,
  141. QLCNIC_HW_PX_MAP_CRB_PGSD,
  142. QLCNIC_HW_PX_MAP_CRB_PGSI,
  143. QLCNIC_HW_PX_MAP_CRB_SN,
  144. QLCNIC_HW_PX_MAP_CRB_PGR2,
  145. QLCNIC_HW_PX_MAP_CRB_EG,
  146. QLCNIC_HW_PX_MAP_CRB_PH2,
  147. QLCNIC_HW_PX_MAP_CRB_PS2,
  148. QLCNIC_HW_PX_MAP_CRB_CAM,
  149. QLCNIC_HW_PX_MAP_CRB_CAS0,
  150. QLCNIC_HW_PX_MAP_CRB_CAS1,
  151. QLCNIC_HW_PX_MAP_CRB_CAS2,
  152. QLCNIC_HW_PX_MAP_CRB_C2C0,
  153. QLCNIC_HW_PX_MAP_CRB_C2C1,
  154. QLCNIC_HW_PX_MAP_CRB_TIMR,
  155. QLCNIC_HW_PX_MAP_CRB_PGR3,
  156. QLCNIC_HW_PX_MAP_CRB_RPMX1,
  157. QLCNIC_HW_PX_MAP_CRB_RPMX2,
  158. QLCNIC_HW_PX_MAP_CRB_RPMX3,
  159. QLCNIC_HW_PX_MAP_CRB_RPMX4,
  160. QLCNIC_HW_PX_MAP_CRB_RPMX5,
  161. QLCNIC_HW_PX_MAP_CRB_RPMX6,
  162. QLCNIC_HW_PX_MAP_CRB_RPMX7,
  163. QLCNIC_HW_PX_MAP_CRB_XDMA,
  164. QLCNIC_HW_PX_MAP_CRB_I2Q,
  165. QLCNIC_HW_PX_MAP_CRB_ROMUSB,
  166. QLCNIC_HW_PX_MAP_CRB_CAS3,
  167. QLCNIC_HW_PX_MAP_CRB_RPMX0,
  168. QLCNIC_HW_PX_MAP_CRB_RPMX8,
  169. QLCNIC_HW_PX_MAP_CRB_RPMX9,
  170. QLCNIC_HW_PX_MAP_CRB_OCM0,
  171. QLCNIC_HW_PX_MAP_CRB_OCM1,
  172. QLCNIC_HW_PX_MAP_CRB_SMB,
  173. QLCNIC_HW_PX_MAP_CRB_I2C0,
  174. QLCNIC_HW_PX_MAP_CRB_I2C1,
  175. QLCNIC_HW_PX_MAP_CRB_LPC,
  176. QLCNIC_HW_PX_MAP_CRB_PGNC,
  177. QLCNIC_HW_PX_MAP_CRB_PGR0
  178. };
  179. #define BIT_0 0x1
  180. #define BIT_1 0x2
  181. #define BIT_2 0x4
  182. #define BIT_3 0x8
  183. #define BIT_4 0x10
  184. #define BIT_5 0x20
  185. #define BIT_6 0x40
  186. #define BIT_7 0x80
  187. #define BIT_8 0x100
  188. #define BIT_9 0x200
  189. #define BIT_10 0x400
  190. #define BIT_11 0x800
  191. #define BIT_12 0x1000
  192. #define BIT_13 0x2000
  193. #define BIT_14 0x4000
  194. #define BIT_15 0x8000
  195. #define BIT_16 0x10000
  196. #define BIT_17 0x20000
  197. #define BIT_18 0x40000
  198. #define BIT_19 0x80000
  199. #define BIT_20 0x100000
  200. #define BIT_21 0x200000
  201. #define BIT_22 0x400000
  202. #define BIT_23 0x800000
  203. #define BIT_24 0x1000000
  204. #define BIT_25 0x2000000
  205. #define BIT_26 0x4000000
  206. #define BIT_27 0x8000000
  207. #define BIT_28 0x10000000
  208. #define BIT_29 0x20000000
  209. #define BIT_30 0x40000000
  210. #define BIT_31 0x80000000
  211. /* This field defines CRB adr [31:20] of the agents */
  212. #define QLCNIC_HW_CRB_HUB_AGT_ADR_MN \
  213. ((QLCNIC_HW_H0_CH_HUB_ADR << 7) | QLCNIC_HW_MN_CRB_AGT_ADR)
  214. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PH \
  215. ((QLCNIC_HW_H0_CH_HUB_ADR << 7) | QLCNIC_HW_PH_CRB_AGT_ADR)
  216. #define QLCNIC_HW_CRB_HUB_AGT_ADR_MS \
  217. ((QLCNIC_HW_H0_CH_HUB_ADR << 7) | QLCNIC_HW_MS_CRB_AGT_ADR)
  218. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PS \
  219. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_PS_CRB_AGT_ADR)
  220. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SS \
  221. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_SS_CRB_AGT_ADR)
  222. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX3 \
  223. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX3_CRB_AGT_ADR)
  224. #define QLCNIC_HW_CRB_HUB_AGT_ADR_QMS \
  225. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_QMS_CRB_AGT_ADR)
  226. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQS0 \
  227. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_SQGS0_CRB_AGT_ADR)
  228. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQS1 \
  229. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_SQGS1_CRB_AGT_ADR)
  230. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQS2 \
  231. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_SQGS2_CRB_AGT_ADR)
  232. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQS3 \
  233. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_SQGS3_CRB_AGT_ADR)
  234. #define QLCNIC_HW_CRB_HUB_AGT_ADR_C2C0 \
  235. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_C2C0_CRB_AGT_ADR)
  236. #define QLCNIC_HW_CRB_HUB_AGT_ADR_C2C1 \
  237. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_C2C1_CRB_AGT_ADR)
  238. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX2 \
  239. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX2_CRB_AGT_ADR)
  240. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX4 \
  241. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX4_CRB_AGT_ADR)
  242. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX7 \
  243. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX7_CRB_AGT_ADR)
  244. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX9 \
  245. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX9_CRB_AGT_ADR)
  246. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SMB \
  247. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_SMB_CRB_AGT_ADR)
  248. #define QLCNIC_HW_CRB_HUB_AGT_ADR_NIU \
  249. ((QLCNIC_HW_H2_CH_HUB_ADR << 7) | QLCNIC_HW_NIU_CRB_AGT_ADR)
  250. #define QLCNIC_HW_CRB_HUB_AGT_ADR_I2C0 \
  251. ((QLCNIC_HW_H2_CH_HUB_ADR << 7) | QLCNIC_HW_I2C0_CRB_AGT_ADR)
  252. #define QLCNIC_HW_CRB_HUB_AGT_ADR_I2C1 \
  253. ((QLCNIC_HW_H2_CH_HUB_ADR << 7) | QLCNIC_HW_I2C1_CRB_AGT_ADR)
  254. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SRE \
  255. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_SRE_CRB_AGT_ADR)
  256. #define QLCNIC_HW_CRB_HUB_AGT_ADR_EG \
  257. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_EG_CRB_AGT_ADR)
  258. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX0 \
  259. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX0_CRB_AGT_ADR)
  260. #define QLCNIC_HW_CRB_HUB_AGT_ADR_QMN \
  261. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_QM_CRB_AGT_ADR)
  262. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQN0 \
  263. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_SQG0_CRB_AGT_ADR)
  264. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQN1 \
  265. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_SQG1_CRB_AGT_ADR)
  266. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQN2 \
  267. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_SQG2_CRB_AGT_ADR)
  268. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQN3 \
  269. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_SQG3_CRB_AGT_ADR)
  270. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX1 \
  271. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX1_CRB_AGT_ADR)
  272. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX5 \
  273. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX5_CRB_AGT_ADR)
  274. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX6 \
  275. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX6_CRB_AGT_ADR)
  276. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX8 \
  277. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX8_CRB_AGT_ADR)
  278. #define QLCNIC_HW_CRB_HUB_AGT_ADR_CAS0 \
  279. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_CAS0_CRB_AGT_ADR)
  280. #define QLCNIC_HW_CRB_HUB_AGT_ADR_CAS1 \
  281. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_CAS1_CRB_AGT_ADR)
  282. #define QLCNIC_HW_CRB_HUB_AGT_ADR_CAS2 \
  283. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_CAS2_CRB_AGT_ADR)
  284. #define QLCNIC_HW_CRB_HUB_AGT_ADR_CAS3 \
  285. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_CAS3_CRB_AGT_ADR)
  286. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGNI \
  287. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGNI_CRB_AGT_ADR)
  288. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGND \
  289. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGND_CRB_AGT_ADR)
  290. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGN0 \
  291. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGN0_CRB_AGT_ADR)
  292. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGN1 \
  293. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGN1_CRB_AGT_ADR)
  294. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGN2 \
  295. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGN2_CRB_AGT_ADR)
  296. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGN3 \
  297. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGN3_CRB_AGT_ADR)
  298. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGN4 \
  299. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGN4_CRB_AGT_ADR)
  300. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGNC \
  301. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGNC_CRB_AGT_ADR)
  302. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGR0 \
  303. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGR0_CRB_AGT_ADR)
  304. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGR1 \
  305. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGR1_CRB_AGT_ADR)
  306. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGR2 \
  307. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGR2_CRB_AGT_ADR)
  308. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGR3 \
  309. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGR3_CRB_AGT_ADR)
  310. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGSI \
  311. ((QLCNIC_HW_H5_CH_HUB_ADR << 7) | QLCNIC_HW_PEGSI_CRB_AGT_ADR)
  312. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGSD \
  313. ((QLCNIC_HW_H5_CH_HUB_ADR << 7) | QLCNIC_HW_PEGSD_CRB_AGT_ADR)
  314. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGS0 \
  315. ((QLCNIC_HW_H5_CH_HUB_ADR << 7) | QLCNIC_HW_PEGS0_CRB_AGT_ADR)
  316. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGS1 \
  317. ((QLCNIC_HW_H5_CH_HUB_ADR << 7) | QLCNIC_HW_PEGS1_CRB_AGT_ADR)
  318. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGS2 \
  319. ((QLCNIC_HW_H5_CH_HUB_ADR << 7) | QLCNIC_HW_PEGS2_CRB_AGT_ADR)
  320. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGS3 \
  321. ((QLCNIC_HW_H5_CH_HUB_ADR << 7) | QLCNIC_HW_PEGS3_CRB_AGT_ADR)
  322. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGSC \
  323. ((QLCNIC_HW_H5_CH_HUB_ADR << 7) | QLCNIC_HW_PEGSC_CRB_AGT_ADR)
  324. #define QLCNIC_HW_CRB_HUB_AGT_ADR_CAM \
  325. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_NCM_CRB_AGT_ADR)
  326. #define QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR \
  327. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_TMR_CRB_AGT_ADR)
  328. #define QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA \
  329. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_XDMA_CRB_AGT_ADR)
  330. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SN \
  331. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_SN_CRB_AGT_ADR)
  332. #define QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q \
  333. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_I2Q_CRB_AGT_ADR)
  334. #define QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB \
  335. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_ROMUSB_CRB_AGT_ADR)
  336. #define QLCNIC_HW_CRB_HUB_AGT_ADR_OCM0 \
  337. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_OCM0_CRB_AGT_ADR)
  338. #define QLCNIC_HW_CRB_HUB_AGT_ADR_OCM1 \
  339. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_OCM1_CRB_AGT_ADR)
  340. #define QLCNIC_HW_CRB_HUB_AGT_ADR_LPC \
  341. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_LPC_CRB_AGT_ADR)
  342. #define QLCNIC_SRE_MISC (QLCNIC_CRB_SRE + 0x0002c)
  343. #define QLCNIC_I2Q_CLR_PCI_HI (QLCNIC_CRB_I2Q + 0x00034)
  344. #define ROMUSB_GLB (QLCNIC_CRB_ROMUSB + 0x00000)
  345. #define ROMUSB_ROM (QLCNIC_CRB_ROMUSB + 0x10000)
  346. #define QLCNIC_ROMUSB_GLB_STATUS (ROMUSB_GLB + 0x0004)
  347. #define QLCNIC_ROMUSB_GLB_SW_RESET (ROMUSB_GLB + 0x0008)
  348. #define QLCNIC_ROMUSB_GLB_PAD_GPIO_I (ROMUSB_GLB + 0x000c)
  349. #define QLCNIC_ROMUSB_GLB_CAS_RST (ROMUSB_GLB + 0x0038)
  350. #define QLCNIC_ROMUSB_GLB_TEST_MUX_SEL (ROMUSB_GLB + 0x0044)
  351. #define QLCNIC_ROMUSB_GLB_PEGTUNE_DONE (ROMUSB_GLB + 0x005c)
  352. #define QLCNIC_ROMUSB_GLB_CHIP_CLK_CTRL (ROMUSB_GLB + 0x00A8)
  353. #define QLCNIC_ROMUSB_GPIO(n) (ROMUSB_GLB + 0x60 + (4 * (n)))
  354. #define QLCNIC_ROMUSB_ROM_INSTR_OPCODE (ROMUSB_ROM + 0x0004)
  355. #define QLCNIC_ROMUSB_ROM_ADDRESS (ROMUSB_ROM + 0x0008)
  356. #define QLCNIC_ROMUSB_ROM_WDATA (ROMUSB_ROM + 0x000c)
  357. #define QLCNIC_ROMUSB_ROM_ABYTE_CNT (ROMUSB_ROM + 0x0010)
  358. #define QLCNIC_ROMUSB_ROM_DUMMY_BYTE_CNT (ROMUSB_ROM + 0x0014)
  359. #define QLCNIC_ROMUSB_ROM_RDATA (ROMUSB_ROM + 0x0018)
  360. /* Lock IDs for ROM lock */
  361. #define ROM_LOCK_DRIVER 0x0d417340
  362. /******************************************************************************
  363. *
  364. * Definitions specific to M25P flash
  365. *
  366. *******************************************************************************
  367. */
  368. /* all are 1MB windows */
  369. #define QLCNIC_PCI_CRB_WINDOWSIZE 0x00100000
  370. #define QLCNIC_PCI_CRB_WINDOW(A) \
  371. (QLCNIC_PCI_CRBSPACE + (A)*QLCNIC_PCI_CRB_WINDOWSIZE)
  372. #define QLCNIC_CRB_NIU QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_NIU)
  373. #define QLCNIC_CRB_SRE QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_SRE)
  374. #define QLCNIC_CRB_ROMUSB \
  375. QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_ROMUSB)
  376. #define QLCNIC_CRB_EPG QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_EG)
  377. #define QLCNIC_CRB_I2Q QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_I2Q)
  378. #define QLCNIC_CRB_TIMER QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_TIMR)
  379. #define QLCNIC_CRB_I2C0 QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_I2C0)
  380. #define QLCNIC_CRB_SMB QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_SMB)
  381. #define QLCNIC_CRB_MAX QLCNIC_PCI_CRB_WINDOW(64)
  382. #define QLCNIC_CRB_PCIX_HOST QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PH)
  383. #define QLCNIC_CRB_PCIX_HOST2 QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PH2)
  384. #define QLCNIC_CRB_PEG_NET_0 QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PGN0)
  385. #define QLCNIC_CRB_PEG_NET_1 QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PGN1)
  386. #define QLCNIC_CRB_PEG_NET_2 QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PGN2)
  387. #define QLCNIC_CRB_PEG_NET_3 QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PGN3)
  388. #define QLCNIC_CRB_PEG_NET_4 QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_SQS2)
  389. #define QLCNIC_CRB_PEG_NET_D QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PGND)
  390. #define QLCNIC_CRB_PEG_NET_I QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PGNI)
  391. #define QLCNIC_CRB_DDR_NET QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_MN)
  392. #define QLCNIC_CRB_QDR_NET QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_SN)
  393. #define QLCNIC_CRB_PCIX_MD QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PS)
  394. #define QLCNIC_CRB_PCIE QLCNIC_CRB_PCIX_MD
  395. #define ISR_INT_VECTOR (QLCNIC_PCIX_PS_REG(PCIX_INT_VECTOR))
  396. #define ISR_INT_MASK (QLCNIC_PCIX_PS_REG(PCIX_INT_MASK))
  397. #define ISR_INT_MASK_SLOW (QLCNIC_PCIX_PS_REG(PCIX_INT_MASK))
  398. #define ISR_INT_TARGET_STATUS (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS))
  399. #define ISR_INT_TARGET_MASK (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK))
  400. #define ISR_INT_TARGET_STATUS_F1 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS_F1))
  401. #define ISR_INT_TARGET_MASK_F1 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK_F1))
  402. #define ISR_INT_TARGET_STATUS_F2 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS_F2))
  403. #define ISR_INT_TARGET_MASK_F2 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK_F2))
  404. #define ISR_INT_TARGET_STATUS_F3 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS_F3))
  405. #define ISR_INT_TARGET_MASK_F3 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK_F3))
  406. #define ISR_INT_TARGET_STATUS_F4 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS_F4))
  407. #define ISR_INT_TARGET_MASK_F4 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK_F4))
  408. #define ISR_INT_TARGET_STATUS_F5 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS_F5))
  409. #define ISR_INT_TARGET_MASK_F5 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK_F5))
  410. #define ISR_INT_TARGET_STATUS_F6 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS_F6))
  411. #define ISR_INT_TARGET_MASK_F6 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK_F6))
  412. #define ISR_INT_TARGET_STATUS_F7 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS_F7))
  413. #define ISR_INT_TARGET_MASK_F7 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK_F7))
  414. #define QLCNIC_PCI_MN_2M (0)
  415. #define QLCNIC_PCI_MS_2M (0x80000)
  416. #define QLCNIC_PCI_OCM0_2M (0x000c0000UL)
  417. #define QLCNIC_PCI_CRBSPACE (0x06000000UL)
  418. #define QLCNIC_PCI_CAMQM (0x04800000UL)
  419. #define QLCNIC_PCI_CAMQM_END (0x04800800UL)
  420. #define QLCNIC_PCI_2MB_SIZE (0x00200000UL)
  421. #define QLCNIC_PCI_CAMQM_2M_BASE (0x000ff800UL)
  422. #define QLCNIC_CRB_CAM QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_CAM)
  423. #define QLCNIC_ADDR_DDR_NET (0x0000000000000000ULL)
  424. #define QLCNIC_ADDR_DDR_NET_MAX (0x000000000fffffffULL)
  425. #define QLCNIC_ADDR_OCM0 (0x0000000200000000ULL)
  426. #define QLCNIC_ADDR_OCM0_MAX (0x00000002000fffffULL)
  427. #define QLCNIC_ADDR_OCM1 (0x0000000200400000ULL)
  428. #define QLCNIC_ADDR_OCM1_MAX (0x00000002004fffffULL)
  429. #define QLCNIC_ADDR_QDR_NET (0x0000000300000000ULL)
  430. #define QLCNIC_ADDR_QDR_NET_MAX (0x0000000307ffffffULL)
  431. /*
  432. * Register offsets for MN
  433. */
  434. #define QLCNIC_MIU_CONTROL (0x000)
  435. #define QLCNIC_MIU_MN_CONTROL (QLCNIC_CRB_DDR_NET+QLCNIC_MIU_CONTROL)
  436. /* 200ms delay in each loop */
  437. #define QLCNIC_NIU_PHY_WAITLEN 200000
  438. /* 10 seconds before we give up */
  439. #define QLCNIC_NIU_PHY_WAITMAX 50
  440. #define QLCNIC_NIU_MAX_GBE_PORTS 4
  441. #define QLCNIC_NIU_MAX_XG_PORTS 2
  442. #define QLCNIC_NIU_MODE (QLCNIC_CRB_NIU + 0x00000)
  443. #define QLCNIC_NIU_GB_PAUSE_CTL (QLCNIC_CRB_NIU + 0x0030c)
  444. #define QLCNIC_NIU_XG_PAUSE_CTL (QLCNIC_CRB_NIU + 0x00098)
  445. #define QLCNIC_NIU_GB_MAC_CONFIG_0(I) \
  446. (QLCNIC_CRB_NIU + 0x30000 + (I)*0x10000)
  447. #define QLCNIC_NIU_GB_MAC_CONFIG_1(I) \
  448. (QLCNIC_CRB_NIU + 0x30004 + (I)*0x10000)
  449. #define TEST_AGT_CTRL (0x00)
  450. #define TA_CTL_START BIT_0
  451. #define TA_CTL_ENABLE BIT_1
  452. #define TA_CTL_WRITE BIT_2
  453. #define TA_CTL_BUSY BIT_3
  454. /*
  455. * Register offsets for MN
  456. */
  457. #define MIU_TEST_AGT_BASE (0x90)
  458. #define MIU_TEST_AGT_ADDR_LO (0x04)
  459. #define MIU_TEST_AGT_ADDR_HI (0x08)
  460. #define MIU_TEST_AGT_WRDATA_LO (0x10)
  461. #define MIU_TEST_AGT_WRDATA_HI (0x14)
  462. #define MIU_TEST_AGT_WRDATA_UPPER_LO (0x20)
  463. #define MIU_TEST_AGT_WRDATA_UPPER_HI (0x24)
  464. #define MIU_TEST_AGT_WRDATA(i) (0x10+(0x10*((i)>>1))+(4*((i)&1)))
  465. #define MIU_TEST_AGT_RDDATA_LO (0x18)
  466. #define MIU_TEST_AGT_RDDATA_HI (0x1c)
  467. #define MIU_TEST_AGT_RDDATA_UPPER_LO (0x28)
  468. #define MIU_TEST_AGT_RDDATA_UPPER_HI (0x2c)
  469. #define MIU_TEST_AGT_RDDATA(i) (0x18+(0x10*((i)>>1))+(4*((i)&1)))
  470. #define MIU_TEST_AGT_ADDR_MASK 0xfffffff8
  471. #define MIU_TEST_AGT_UPPER_ADDR(off) (0)
  472. /*
  473. * Register offsets for MS
  474. */
  475. #define SIU_TEST_AGT_BASE (0x60)
  476. #define SIU_TEST_AGT_ADDR_LO (0x04)
  477. #define SIU_TEST_AGT_ADDR_HI (0x18)
  478. #define SIU_TEST_AGT_WRDATA_LO (0x08)
  479. #define SIU_TEST_AGT_WRDATA_HI (0x0c)
  480. #define SIU_TEST_AGT_WRDATA(i) (0x08+(4*(i)))
  481. #define SIU_TEST_AGT_RDDATA_LO (0x10)
  482. #define SIU_TEST_AGT_RDDATA_HI (0x14)
  483. #define SIU_TEST_AGT_RDDATA(i) (0x10+(4*(i)))
  484. #define SIU_TEST_AGT_ADDR_MASK 0x3ffff8
  485. #define SIU_TEST_AGT_UPPER_ADDR(off) ((off)>>22)
  486. /* XG Link status */
  487. #define XG_LINK_UP 0x10
  488. #define XG_LINK_DOWN 0x20
  489. #define XG_LINK_UP_P3P 0x01
  490. #define XG_LINK_DOWN_P3P 0x02
  491. #define XG_LINK_STATE_P3P_MASK 0xf
  492. #define XG_LINK_STATE_P3P(pcifn, val) \
  493. (((val) >> ((pcifn) * 4)) & XG_LINK_STATE_P3P_MASK)
  494. #define P3P_LINK_SPEED_MHZ 100
  495. #define P3P_LINK_SPEED_MASK 0xff
  496. #define P3P_LINK_SPEED_REG(pcifn) \
  497. (CRB_PF_LINK_SPEED_1 + (((pcifn) / 4) * 4))
  498. #define P3P_LINK_SPEED_VAL(pcifn, reg) \
  499. (((reg) >> (8 * ((pcifn) & 0x3))) & P3P_LINK_SPEED_MASK)
  500. #define QLCNIC_CAM_RAM_BASE (QLCNIC_CRB_CAM + 0x02000)
  501. #define QLCNIC_CAM_RAM(reg) (QLCNIC_CAM_RAM_BASE + (reg))
  502. #define QLCNIC_FW_VERSION_MAJOR (QLCNIC_CAM_RAM(0x150))
  503. #define QLCNIC_FW_VERSION_MINOR (QLCNIC_CAM_RAM(0x154))
  504. #define QLCNIC_FW_VERSION_SUB (QLCNIC_CAM_RAM(0x158))
  505. #define QLCNIC_ROM_LOCK_ID (QLCNIC_CAM_RAM(0x100))
  506. #define QLCNIC_PHY_LOCK_ID (QLCNIC_CAM_RAM(0x120))
  507. #define QLCNIC_CRB_WIN_LOCK_ID (QLCNIC_CAM_RAM(0x124))
  508. #define NIC_CRB_BASE (QLCNIC_CAM_RAM(0x200))
  509. #define NIC_CRB_BASE_2 (QLCNIC_CAM_RAM(0x700))
  510. #define QLCNIC_REG(X) (NIC_CRB_BASE+(X))
  511. #define QLCNIC_REG_2(X) (NIC_CRB_BASE_2+(X))
  512. #define QLCNIC_CDRP_CRB_OFFSET (QLCNIC_REG(0x18))
  513. #define QLCNIC_ARG1_CRB_OFFSET (QLCNIC_REG(0x1c))
  514. #define QLCNIC_ARG2_CRB_OFFSET (QLCNIC_REG(0x20))
  515. #define QLCNIC_ARG3_CRB_OFFSET (QLCNIC_REG(0x24))
  516. #define QLCNIC_SIGN_CRB_OFFSET (QLCNIC_REG(0x28))
  517. #define CRB_CMDPEG_STATE (QLCNIC_REG(0x50))
  518. #define CRB_RCVPEG_STATE (QLCNIC_REG(0x13c))
  519. #define CRB_XG_STATE_P3P (QLCNIC_REG(0x98))
  520. #define CRB_PF_LINK_SPEED_1 (QLCNIC_REG(0xe8))
  521. #define CRB_PF_LINK_SPEED_2 (QLCNIC_REG(0xec))
  522. #define CRB_TEMP_STATE (QLCNIC_REG(0x1b4))
  523. #define CRB_V2P_0 (QLCNIC_REG(0x290))
  524. #define CRB_V2P(port) (CRB_V2P_0+((port)*4))
  525. #define CRB_DRIVER_VERSION (QLCNIC_REG(0x2a0))
  526. #define CRB_FW_CAPABILITIES_1 (QLCNIC_CAM_RAM(0x128))
  527. #define CRB_MAC_BLOCK_START (QLCNIC_CAM_RAM(0x1c0))
  528. /*
  529. * CrbPortPhanCntrHi/Lo is used to pass the address of HostPhantomIndex address
  530. * which can be read by the Phantom host to get producer/consumer indexes from
  531. * Phantom/Casper. If it is not HOST_SHARED_MEMORY, then the following
  532. * registers will be used for the addresses of the ring's shared memory
  533. * on the Phantom.
  534. */
  535. #define qlcnic_get_temp_val(x) ((x) >> 16)
  536. #define qlcnic_get_temp_state(x) ((x) & 0xffff)
  537. #define qlcnic_encode_temp(val, state) (((val) << 16) | (state))
  538. /*
  539. * Temperature control.
  540. */
  541. enum {
  542. QLCNIC_TEMP_NORMAL = 0x1, /* Normal operating range */
  543. QLCNIC_TEMP_WARN, /* Sound alert, temperature getting high */
  544. QLCNIC_TEMP_PANIC /* Fatal error, hardware has shut down. */
  545. };
  546. /* Lock IDs for PHY lock */
  547. #define PHY_LOCK_DRIVER 0x44524956
  548. /* Used for PS PCI Memory access */
  549. #define PCIX_PS_OP_ADDR_LO (0x10000)
  550. /* via CRB (PS side only) */
  551. #define PCIX_PS_OP_ADDR_HI (0x10004)
  552. #define PCIX_INT_VECTOR (0x10100)
  553. #define PCIX_INT_MASK (0x10104)
  554. #define PCIX_OCM_WINDOW (0x10800)
  555. #define PCIX_OCM_WINDOW_REG(func) (PCIX_OCM_WINDOW + 0x4 * (func))
  556. #define PCIX_TARGET_STATUS (0x10118)
  557. #define PCIX_TARGET_STATUS_F1 (0x10160)
  558. #define PCIX_TARGET_STATUS_F2 (0x10164)
  559. #define PCIX_TARGET_STATUS_F3 (0x10168)
  560. #define PCIX_TARGET_STATUS_F4 (0x10360)
  561. #define PCIX_TARGET_STATUS_F5 (0x10364)
  562. #define PCIX_TARGET_STATUS_F6 (0x10368)
  563. #define PCIX_TARGET_STATUS_F7 (0x1036c)
  564. #define PCIX_TARGET_MASK (0x10128)
  565. #define PCIX_TARGET_MASK_F1 (0x10170)
  566. #define PCIX_TARGET_MASK_F2 (0x10174)
  567. #define PCIX_TARGET_MASK_F3 (0x10178)
  568. #define PCIX_TARGET_MASK_F4 (0x10370)
  569. #define PCIX_TARGET_MASK_F5 (0x10374)
  570. #define PCIX_TARGET_MASK_F6 (0x10378)
  571. #define PCIX_TARGET_MASK_F7 (0x1037c)
  572. #define PCIX_MSI_F(i) (0x13000+((i)*4))
  573. #define QLCNIC_PCIX_PH_REG(reg) (QLCNIC_CRB_PCIE + (reg))
  574. #define QLCNIC_PCIX_PS_REG(reg) (QLCNIC_CRB_PCIX_MD + (reg))
  575. #define QLCNIC_PCIE_REG(reg) (QLCNIC_CRB_PCIE + (reg))
  576. #define PCIE_SEM0_LOCK (0x1c000)
  577. #define PCIE_SEM0_UNLOCK (0x1c004)
  578. #define PCIE_SEM_LOCK(N) (PCIE_SEM0_LOCK + 8*(N))
  579. #define PCIE_SEM_UNLOCK(N) (PCIE_SEM0_UNLOCK + 8*(N))
  580. #define PCIE_SETUP_FUNCTION (0x12040)
  581. #define PCIE_SETUP_FUNCTION2 (0x12048)
  582. #define PCIE_MISCCFG_RC (0x1206c)
  583. #define PCIE_TGT_SPLIT_CHICKEN (0x12080)
  584. #define PCIE_CHICKEN3 (0x120c8)
  585. #define ISR_INT_STATE_REG (QLCNIC_PCIX_PS_REG(PCIE_MISCCFG_RC))
  586. #define PCIE_MAX_MASTER_SPLIT (0x14048)
  587. #define QLCNIC_PORT_MODE_NONE 0
  588. #define QLCNIC_PORT_MODE_XG 1
  589. #define QLCNIC_PORT_MODE_GB 2
  590. #define QLCNIC_PORT_MODE_802_3_AP 3
  591. #define QLCNIC_PORT_MODE_AUTO_NEG 4
  592. #define QLCNIC_PORT_MODE_AUTO_NEG_1G 5
  593. #define QLCNIC_PORT_MODE_AUTO_NEG_XG 6
  594. #define QLCNIC_PORT_MODE_ADDR (QLCNIC_CAM_RAM(0x24))
  595. #define QLCNIC_WOL_PORT_MODE (QLCNIC_CAM_RAM(0x198))
  596. #define QLCNIC_WOL_CONFIG_NV (QLCNIC_CAM_RAM(0x184))
  597. #define QLCNIC_WOL_CONFIG (QLCNIC_CAM_RAM(0x188))
  598. #define QLCNIC_PEG_TUNE_MN_PRESENT 0x1
  599. #define QLCNIC_PEG_TUNE_CAPABILITY (QLCNIC_CAM_RAM(0x02c))
  600. #define QLCNIC_DMA_WATCHDOG_CTRL (QLCNIC_CAM_RAM(0x14))
  601. #define QLCNIC_PEG_ALIVE_COUNTER (QLCNIC_CAM_RAM(0xb0))
  602. #define QLCNIC_PEG_HALT_STATUS1 (QLCNIC_CAM_RAM(0xa8))
  603. #define QLCNIC_PEG_HALT_STATUS2 (QLCNIC_CAM_RAM(0xac))
  604. #define QLCNIC_CRB_DRV_ACTIVE (QLCNIC_CAM_RAM(0x138))
  605. #define QLCNIC_CRB_DEV_STATE (QLCNIC_CAM_RAM(0x140))
  606. #define QLCNIC_CRB_DRV_STATE (QLCNIC_CAM_RAM(0x144))
  607. #define QLCNIC_CRB_DRV_SCRATCH (QLCNIC_CAM_RAM(0x148))
  608. #define QLCNIC_CRB_DEV_PARTITION_INFO (QLCNIC_CAM_RAM(0x14c))
  609. #define QLCNIC_CRB_DRV_IDC_VER (QLCNIC_CAM_RAM(0x174))
  610. #define QLCNIC_CRB_DEV_NPAR_STATE (QLCNIC_CAM_RAM(0x19c))
  611. #define QLCNIC_ROM_DEV_INIT_TIMEOUT (0x3e885c)
  612. #define QLCNIC_ROM_DRV_RESET_TIMEOUT (0x3e8860)
  613. /* Device State */
  614. #define QLCNIC_DEV_COLD 0x1
  615. #define QLCNIC_DEV_INITIALIZING 0x2
  616. #define QLCNIC_DEV_READY 0x3
  617. #define QLCNIC_DEV_NEED_RESET 0x4
  618. #define QLCNIC_DEV_NEED_QUISCENT 0x5
  619. #define QLCNIC_DEV_FAILED 0x6
  620. #define QLCNIC_DEV_QUISCENT 0x7
  621. #define QLCNIC_DEV_NPAR_NON_OPER 0 /* NON Operational */
  622. #define QLCNIC_DEV_NPAR_OPER 1 /* NPAR Operational */
  623. #define QLCNIC_DEV_NPAR_OPER_TIMEO 30 /* Operational time out */
  624. #define QLC_DEV_CHECK_ACTIVE(VAL, FN) ((VAL) & (1 << (FN * 4)))
  625. #define QLC_DEV_SET_REF_CNT(VAL, FN) ((VAL) |= (1 << (FN * 4)))
  626. #define QLC_DEV_CLR_REF_CNT(VAL, FN) ((VAL) &= ~(1 << (FN * 4)))
  627. #define QLC_DEV_SET_RST_RDY(VAL, FN) ((VAL) |= (1 << (FN * 4)))
  628. #define QLC_DEV_SET_QSCNT_RDY(VAL, FN) ((VAL) |= (2 << (FN * 4)))
  629. #define QLC_DEV_CLR_RST_QSCNT(VAL, FN) ((VAL) &= ~(3 << (FN * 4)))
  630. #define QLC_DEV_GET_DRV(VAL, FN) (0xf & ((VAL) >> (FN * 4)))
  631. #define QLC_DEV_SET_DRV(VAL, FN) ((VAL) << (FN * 4))
  632. #define QLCNIC_TYPE_NIC 1
  633. #define QLCNIC_TYPE_FCOE 2
  634. #define QLCNIC_TYPE_ISCSI 3
  635. #define QLCNIC_RCODE_DRIVER_INFO 0x20000000
  636. #define QLCNIC_RCODE_DRIVER_CAN_RELOAD BIT_30
  637. #define QLCNIC_RCODE_FATAL_ERROR BIT_31
  638. #define QLCNIC_FWERROR_PEGNUM(code) ((code) & 0xff)
  639. #define QLCNIC_FWERROR_CODE(code) ((code >> 8) & 0x1fffff)
  640. #define QLCNIC_FWERROR_FAN_FAILURE 0x16
  641. #define FW_POLL_DELAY (1 * HZ)
  642. #define FW_FAIL_THRESH 2
  643. #define QLCNIC_RESET_TIMEOUT_SECS 10
  644. #define QLCNIC_INIT_TIMEOUT_SECS 30
  645. #define QLCNIC_RCVPEG_CHECK_RETRY_COUNT 2000
  646. #define QLCNIC_RCVPEG_CHECK_DELAY 10
  647. #define QLCNIC_CMDPEG_CHECK_RETRY_COUNT 60
  648. #define QLCNIC_CMDPEG_CHECK_DELAY 500
  649. #define QLCNIC_HEARTBEAT_PERIOD_MSECS 200
  650. #define QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT 45
  651. #define ISR_MSI_INT_TRIGGER(FUNC) (QLCNIC_PCIX_PS_REG(PCIX_MSI_F(FUNC)))
  652. #define ISR_LEGACY_INT_TRIGGERED(VAL) (((VAL) & 0x300) == 0x200)
  653. /*
  654. * PCI Interrupt Vector Values.
  655. */
  656. #define PCIX_INT_VECTOR_BIT_F0 0x0080
  657. #define PCIX_INT_VECTOR_BIT_F1 0x0100
  658. #define PCIX_INT_VECTOR_BIT_F2 0x0200
  659. #define PCIX_INT_VECTOR_BIT_F3 0x0400
  660. #define PCIX_INT_VECTOR_BIT_F4 0x0800
  661. #define PCIX_INT_VECTOR_BIT_F5 0x1000
  662. #define PCIX_INT_VECTOR_BIT_F6 0x2000
  663. #define PCIX_INT_VECTOR_BIT_F7 0x4000
  664. struct qlcnic_legacy_intr_set {
  665. u32 int_vec_bit;
  666. u32 tgt_status_reg;
  667. u32 tgt_mask_reg;
  668. u32 pci_int_reg;
  669. };
  670. #define QLCNIC_FW_API 0x1b216c
  671. #define QLCNIC_DRV_OP_MODE 0x1b2170
  672. #define QLCNIC_MSIX_BASE 0x132110
  673. #define QLCNIC_MAX_PCI_FUNC 8
  674. #define QLCNIC_MAX_VLAN_FILTERS 64
  675. /* FW dump defines */
  676. #define MIU_TEST_CTR 0x41000090
  677. #define MIU_TEST_ADDR_LO 0x41000094
  678. #define MIU_TEST_ADDR_HI 0x41000098
  679. #define FLASH_ROM_WINDOW 0x42110030
  680. #define FLASH_ROM_DATA 0x42150000
  681. static const u32 MIU_TEST_READ_DATA[] = {
  682. 0x410000A8, 0x410000AC, 0x410000B8, 0x410000BC, };
  683. #define QLCNIC_FW_DUMP_REG1 0x00130060
  684. #define QLCNIC_FW_DUMP_REG2 0x001e0000
  685. #define QLCNIC_FLASH_SEM2_LK 0x0013C010
  686. #define QLCNIC_FLASH_SEM2_ULK 0x0013C014
  687. #define QLCNIC_FLASH_LOCK_ID 0x001B2100
  688. #define QLCNIC_RD_DUMP_REG(addr, bar0, data) do { \
  689. writel((addr & 0xFFFF0000), (void *) (bar0 + \
  690. QLCNIC_FW_DUMP_REG1)); \
  691. readl((void *) (bar0 + QLCNIC_FW_DUMP_REG1)); \
  692. *data = readl((void *) (bar0 + QLCNIC_FW_DUMP_REG2 + \
  693. LSW(addr))); \
  694. } while (0)
  695. #define QLCNIC_WR_DUMP_REG(addr, bar0, data) do { \
  696. writel((addr & 0xFFFF0000), (void *) (bar0 + \
  697. QLCNIC_FW_DUMP_REG1)); \
  698. readl((void *) (bar0 + QLCNIC_FW_DUMP_REG1)); \
  699. writel(data, (void *) (bar0 + QLCNIC_FW_DUMP_REG2 + LSW(addr)));\
  700. readl((void *) (bar0 + QLCNIC_FW_DUMP_REG2 + LSW(addr))); \
  701. } while (0)
  702. /* PCI function operational mode */
  703. enum {
  704. QLCNIC_MGMT_FUNC = 0,
  705. QLCNIC_PRIV_FUNC = 1,
  706. QLCNIC_NON_PRIV_FUNC = 2
  707. };
  708. enum {
  709. QLCNIC_PORT_DEFAULTS = 0,
  710. QLCNIC_ADD_VLAN = 1,
  711. QLCNIC_DEL_VLAN = 2
  712. };
  713. #define QLC_DEV_DRV_DEFAULT 0x11111111
  714. #define LSB(x) ((uint8_t)(x))
  715. #define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
  716. #define LSW(x) ((uint16_t)((uint32_t)(x)))
  717. #define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
  718. #define LSD(x) ((uint32_t)((uint64_t)(x)))
  719. #define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
  720. #define QLCNIC_LEGACY_INTR_CONFIG \
  721. { \
  722. { \
  723. .int_vec_bit = PCIX_INT_VECTOR_BIT_F0, \
  724. .tgt_status_reg = ISR_INT_TARGET_STATUS, \
  725. .tgt_mask_reg = ISR_INT_TARGET_MASK, \
  726. .pci_int_reg = ISR_MSI_INT_TRIGGER(0) }, \
  727. \
  728. { \
  729. .int_vec_bit = PCIX_INT_VECTOR_BIT_F1, \
  730. .tgt_status_reg = ISR_INT_TARGET_STATUS_F1, \
  731. .tgt_mask_reg = ISR_INT_TARGET_MASK_F1, \
  732. .pci_int_reg = ISR_MSI_INT_TRIGGER(1) }, \
  733. \
  734. { \
  735. .int_vec_bit = PCIX_INT_VECTOR_BIT_F2, \
  736. .tgt_status_reg = ISR_INT_TARGET_STATUS_F2, \
  737. .tgt_mask_reg = ISR_INT_TARGET_MASK_F2, \
  738. .pci_int_reg = ISR_MSI_INT_TRIGGER(2) }, \
  739. \
  740. { \
  741. .int_vec_bit = PCIX_INT_VECTOR_BIT_F3, \
  742. .tgt_status_reg = ISR_INT_TARGET_STATUS_F3, \
  743. .tgt_mask_reg = ISR_INT_TARGET_MASK_F3, \
  744. .pci_int_reg = ISR_MSI_INT_TRIGGER(3) }, \
  745. \
  746. { \
  747. .int_vec_bit = PCIX_INT_VECTOR_BIT_F4, \
  748. .tgt_status_reg = ISR_INT_TARGET_STATUS_F4, \
  749. .tgt_mask_reg = ISR_INT_TARGET_MASK_F4, \
  750. .pci_int_reg = ISR_MSI_INT_TRIGGER(4) }, \
  751. \
  752. { \
  753. .int_vec_bit = PCIX_INT_VECTOR_BIT_F5, \
  754. .tgt_status_reg = ISR_INT_TARGET_STATUS_F5, \
  755. .tgt_mask_reg = ISR_INT_TARGET_MASK_F5, \
  756. .pci_int_reg = ISR_MSI_INT_TRIGGER(5) }, \
  757. \
  758. { \
  759. .int_vec_bit = PCIX_INT_VECTOR_BIT_F6, \
  760. .tgt_status_reg = ISR_INT_TARGET_STATUS_F6, \
  761. .tgt_mask_reg = ISR_INT_TARGET_MASK_F6, \
  762. .pci_int_reg = ISR_MSI_INT_TRIGGER(6) }, \
  763. \
  764. { \
  765. .int_vec_bit = PCIX_INT_VECTOR_BIT_F7, \
  766. .tgt_status_reg = ISR_INT_TARGET_STATUS_F7, \
  767. .tgt_mask_reg = ISR_INT_TARGET_MASK_F7, \
  768. .pci_int_reg = ISR_MSI_INT_TRIGGER(7) }, \
  769. }
  770. /* NIU REGS */
  771. #define _qlcnic_crb_get_bit(var, bit) ((var >> bit) & 0x1)
  772. /*
  773. * NIU GB MAC Config Register 0 (applies to GB0, GB1, GB2, GB3)
  774. *
  775. * Bit 0 : enable_tx => 1:enable frame xmit, 0:disable
  776. * Bit 1 : tx_synced => R/O: xmit enable synched to xmit stream
  777. * Bit 2 : enable_rx => 1:enable frame recv, 0:disable
  778. * Bit 3 : rx_synced => R/O: recv enable synched to recv stream
  779. * Bit 4 : tx_flowctl => 1:enable pause frame generation, 0:disable
  780. * Bit 5 : rx_flowctl => 1:act on recv'd pause frames, 0:ignore
  781. * Bit 8 : loopback => 1:loop MAC xmits to MAC recvs, 0:normal
  782. * Bit 16: tx_reset_pb => 1:reset frame xmit protocol blk, 0:no-op
  783. * Bit 17: rx_reset_pb => 1:reset frame recv protocol blk, 0:no-op
  784. * Bit 18: tx_reset_mac => 1:reset data/ctl multiplexer blk, 0:no-op
  785. * Bit 19: rx_reset_mac => 1:reset ctl frames & timers blk, 0:no-op
  786. * Bit 31: soft_reset => 1:reset the MAC and the SERDES, 0:no-op
  787. */
  788. #define qlcnic_gb_rx_flowctl(config_word) \
  789. ((config_word) |= 1 << 5)
  790. #define qlcnic_gb_get_rx_flowctl(config_word) \
  791. _qlcnic_crb_get_bit((config_word), 5)
  792. #define qlcnic_gb_unset_rx_flowctl(config_word) \
  793. ((config_word) &= ~(1 << 5))
  794. /*
  795. * NIU GB Pause Ctl Register
  796. */
  797. #define qlcnic_gb_set_gb0_mask(config_word) \
  798. ((config_word) |= 1 << 0)
  799. #define qlcnic_gb_set_gb1_mask(config_word) \
  800. ((config_word) |= 1 << 2)
  801. #define qlcnic_gb_set_gb2_mask(config_word) \
  802. ((config_word) |= 1 << 4)
  803. #define qlcnic_gb_set_gb3_mask(config_word) \
  804. ((config_word) |= 1 << 6)
  805. #define qlcnic_gb_get_gb0_mask(config_word) \
  806. _qlcnic_crb_get_bit((config_word), 0)
  807. #define qlcnic_gb_get_gb1_mask(config_word) \
  808. _qlcnic_crb_get_bit((config_word), 2)
  809. #define qlcnic_gb_get_gb2_mask(config_word) \
  810. _qlcnic_crb_get_bit((config_word), 4)
  811. #define qlcnic_gb_get_gb3_mask(config_word) \
  812. _qlcnic_crb_get_bit((config_word), 6)
  813. #define qlcnic_gb_unset_gb0_mask(config_word) \
  814. ((config_word) &= ~(1 << 0))
  815. #define qlcnic_gb_unset_gb1_mask(config_word) \
  816. ((config_word) &= ~(1 << 2))
  817. #define qlcnic_gb_unset_gb2_mask(config_word) \
  818. ((config_word) &= ~(1 << 4))
  819. #define qlcnic_gb_unset_gb3_mask(config_word) \
  820. ((config_word) &= ~(1 << 6))
  821. /*
  822. * NIU XG Pause Ctl Register
  823. *
  824. * Bit 0 : xg0_mask => 1:disable tx pause frames
  825. * Bit 1 : xg0_request => 1:request single pause frame
  826. * Bit 2 : xg0_on_off => 1:request is pause on, 0:off
  827. * Bit 3 : xg1_mask => 1:disable tx pause frames
  828. * Bit 4 : xg1_request => 1:request single pause frame
  829. * Bit 5 : xg1_on_off => 1:request is pause on, 0:off
  830. */
  831. #define qlcnic_xg_set_xg0_mask(config_word) \
  832. ((config_word) |= 1 << 0)
  833. #define qlcnic_xg_set_xg1_mask(config_word) \
  834. ((config_word) |= 1 << 3)
  835. #define qlcnic_xg_get_xg0_mask(config_word) \
  836. _qlcnic_crb_get_bit((config_word), 0)
  837. #define qlcnic_xg_get_xg1_mask(config_word) \
  838. _qlcnic_crb_get_bit((config_word), 3)
  839. #define qlcnic_xg_unset_xg0_mask(config_word) \
  840. ((config_word) &= ~(1 << 0))
  841. #define qlcnic_xg_unset_xg1_mask(config_word) \
  842. ((config_word) &= ~(1 << 3))
  843. /*
  844. * NIU XG Pause Ctl Register
  845. *
  846. * Bit 0 : xg0_mask => 1:disable tx pause frames
  847. * Bit 1 : xg0_request => 1:request single pause frame
  848. * Bit 2 : xg0_on_off => 1:request is pause on, 0:off
  849. * Bit 3 : xg1_mask => 1:disable tx pause frames
  850. * Bit 4 : xg1_request => 1:request single pause frame
  851. * Bit 5 : xg1_on_off => 1:request is pause on, 0:off
  852. */
  853. /*
  854. * PHY-Specific MII control/status registers.
  855. */
  856. #define QLCNIC_NIU_GB_MII_MGMT_ADDR_AUTONEG 4
  857. #define QLCNIC_NIU_GB_MII_MGMT_ADDR_PHY_STATUS 17
  858. /*
  859. * PHY-Specific Status Register (reg 17).
  860. *
  861. * Bit 0 : jabber => 1:jabber detected, 0:not
  862. * Bit 1 : polarity => 1:polarity reversed, 0:normal
  863. * Bit 2 : recvpause => 1:receive pause enabled, 0:disabled
  864. * Bit 3 : xmitpause => 1:transmit pause enabled, 0:disabled
  865. * Bit 4 : energydetect => 1:sleep, 0:active
  866. * Bit 5 : downshift => 1:downshift, 0:no downshift
  867. * Bit 6 : crossover => 1:MDIX (crossover), 0:MDI (no crossover)
  868. * Bits 7-9 : cablelen => not valid in 10Mb/s mode
  869. * 0:<50m, 1:50-80m, 2:80-110m, 3:110-140m, 4:>140m
  870. * Bit 10 : link => 1:link up, 0:link down
  871. * Bit 11 : resolved => 1:speed and duplex resolved, 0:not yet
  872. * Bit 12 : pagercvd => 1:page received, 0:page not received
  873. * Bit 13 : duplex => 1:full duplex, 0:half duplex
  874. * Bits 14-15 : speed => 0:10Mb/s, 1:100Mb/s, 2:1000Mb/s, 3:rsvd
  875. */
  876. #define qlcnic_get_phy_speed(config_word) (((config_word) >> 14) & 0x03)
  877. #define qlcnic_set_phy_speed(config_word, val) \
  878. ((config_word) |= ((val & 0x03) << 14))
  879. #define qlcnic_set_phy_duplex(config_word) \
  880. ((config_word) |= 1 << 13)
  881. #define qlcnic_clear_phy_duplex(config_word) \
  882. ((config_word) &= ~(1 << 13))
  883. #define qlcnic_get_phy_link(config_word) \
  884. _qlcnic_crb_get_bit(config_word, 10)
  885. #define qlcnic_get_phy_duplex(config_word) \
  886. _qlcnic_crb_get_bit(config_word, 13)
  887. #define QLCNIC_NIU_NON_PROMISC_MODE 0
  888. #define QLCNIC_NIU_PROMISC_MODE 1
  889. #define QLCNIC_NIU_ALLMULTI_MODE 2
  890. struct crb_128M_2M_sub_block_map {
  891. unsigned valid;
  892. unsigned start_128M;
  893. unsigned end_128M;
  894. unsigned start_2M;
  895. };
  896. struct crb_128M_2M_block_map{
  897. struct crb_128M_2M_sub_block_map sub_block[16];
  898. };
  899. #endif /* __QLCNIC_HDR_H_ */