qlcnic_ctx.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. static u32
  9. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  10. {
  11. u32 rsp;
  12. int timeout = 0;
  13. do {
  14. /* give atleast 1ms for firmware to respond */
  15. msleep(1);
  16. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  17. return QLCNIC_CDRP_RSP_TIMEOUT;
  18. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  19. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  20. return rsp;
  21. }
  22. void
  23. qlcnic_issue_cmd(struct qlcnic_adapter *adapter, struct qlcnic_cmd_args *cmd)
  24. {
  25. u32 rsp;
  26. u32 signature;
  27. struct pci_dev *pdev = adapter->pdev;
  28. struct qlcnic_hardware_context *ahw = adapter->ahw;
  29. signature = QLCNIC_CDRP_SIGNATURE_MAKE(ahw->pci_func,
  30. adapter->fw_hal_version);
  31. /* Acquire semaphore before accessing CRB */
  32. if (qlcnic_api_lock(adapter)) {
  33. cmd->rsp.cmd = QLCNIC_RCODE_TIMEOUT;
  34. return;
  35. }
  36. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  37. QLCWR32(adapter, QLCNIC_ARG1_CRB_OFFSET, cmd->req.arg1);
  38. QLCWR32(adapter, QLCNIC_ARG2_CRB_OFFSET, cmd->req.arg2);
  39. QLCWR32(adapter, QLCNIC_ARG3_CRB_OFFSET, cmd->req.arg3);
  40. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET,
  41. QLCNIC_CDRP_FORM_CMD(cmd->req.cmd));
  42. rsp = qlcnic_poll_rsp(adapter);
  43. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  44. dev_err(&pdev->dev, "card response timeout.\n");
  45. cmd->rsp.cmd = QLCNIC_RCODE_TIMEOUT;
  46. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  47. cmd->rsp.cmd = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  48. dev_err(&pdev->dev, "failed card response code:0x%x\n",
  49. cmd->rsp.cmd);
  50. } else if (rsp == QLCNIC_CDRP_RSP_OK) {
  51. cmd->rsp.cmd = QLCNIC_RCODE_SUCCESS;
  52. if (cmd->rsp.arg2)
  53. cmd->rsp.arg2 = QLCRD32(adapter,
  54. QLCNIC_ARG2_CRB_OFFSET);
  55. if (cmd->rsp.arg3)
  56. cmd->rsp.arg3 = QLCRD32(adapter,
  57. QLCNIC_ARG3_CRB_OFFSET);
  58. }
  59. if (cmd->rsp.arg1)
  60. cmd->rsp.arg1 = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  61. /* Release semaphore */
  62. qlcnic_api_unlock(adapter);
  63. }
  64. static uint32_t qlcnic_temp_checksum(uint32_t *temp_buffer, u16 temp_size)
  65. {
  66. uint64_t sum = 0;
  67. int count = temp_size / sizeof(uint32_t);
  68. while (count-- > 0)
  69. sum += *temp_buffer++;
  70. while (sum >> 32)
  71. sum = (sum & 0xFFFFFFFF) + (sum >> 32);
  72. return ~sum;
  73. }
  74. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter)
  75. {
  76. int err, i;
  77. u16 temp_size;
  78. void *tmp_addr;
  79. u32 version, csum, *template, *tmp_buf;
  80. struct qlcnic_cmd_args cmd;
  81. struct qlcnic_hardware_context *ahw;
  82. struct qlcnic_dump_template_hdr *tmpl_hdr, *tmp_tmpl;
  83. dma_addr_t tmp_addr_t = 0;
  84. ahw = adapter->ahw;
  85. memset(&cmd, 0, sizeof(cmd));
  86. cmd.req.cmd = QLCNIC_CDRP_CMD_TEMP_SIZE;
  87. memset(&cmd.rsp, 1, sizeof(struct _cdrp_cmd));
  88. qlcnic_issue_cmd(adapter, &cmd);
  89. if (cmd.rsp.cmd != QLCNIC_RCODE_SUCCESS) {
  90. dev_info(&adapter->pdev->dev,
  91. "Can't get template size %d\n", cmd.rsp.cmd);
  92. err = -EIO;
  93. return err;
  94. }
  95. temp_size = cmd.rsp.arg2;
  96. version = cmd.rsp.arg3;
  97. if (!temp_size)
  98. return -EIO;
  99. tmp_addr = dma_alloc_coherent(&adapter->pdev->dev, temp_size,
  100. &tmp_addr_t, GFP_KERNEL);
  101. if (!tmp_addr) {
  102. dev_err(&adapter->pdev->dev,
  103. "Can't get memory for FW dump template\n");
  104. return -ENOMEM;
  105. }
  106. memset(&cmd.rsp, 0, sizeof(struct _cdrp_cmd));
  107. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_TEMP_HDR;
  108. cmd.req.arg1 = LSD(tmp_addr_t);
  109. cmd.req.arg2 = MSD(tmp_addr_t);
  110. cmd.req.arg3 = temp_size;
  111. qlcnic_issue_cmd(adapter, &cmd);
  112. err = cmd.rsp.cmd;
  113. if (err != QLCNIC_RCODE_SUCCESS) {
  114. dev_err(&adapter->pdev->dev,
  115. "Failed to get mini dump template header %d\n", err);
  116. err = -EIO;
  117. goto error;
  118. }
  119. tmp_tmpl = tmp_addr;
  120. csum = qlcnic_temp_checksum((uint32_t *) tmp_addr, temp_size);
  121. if (csum) {
  122. dev_err(&adapter->pdev->dev,
  123. "Template header checksum validation failed\n");
  124. err = -EIO;
  125. goto error;
  126. }
  127. ahw->fw_dump.tmpl_hdr = vzalloc(temp_size);
  128. if (!ahw->fw_dump.tmpl_hdr) {
  129. err = -EIO;
  130. goto error;
  131. }
  132. tmp_buf = tmp_addr;
  133. template = (u32 *) ahw->fw_dump.tmpl_hdr;
  134. for (i = 0; i < temp_size/sizeof(u32); i++)
  135. *template++ = __le32_to_cpu(*tmp_buf++);
  136. tmpl_hdr = ahw->fw_dump.tmpl_hdr;
  137. tmpl_hdr->drv_cap_mask = QLCNIC_DUMP_MASK_DEF;
  138. ahw->fw_dump.enable = 1;
  139. error:
  140. dma_free_coherent(&adapter->pdev->dev, temp_size, tmp_addr, tmp_addr_t);
  141. return err;
  142. }
  143. int
  144. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  145. {
  146. struct qlcnic_cmd_args cmd;
  147. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  148. memset(&cmd, 0, sizeof(cmd));
  149. cmd.req.cmd = QLCNIC_CDRP_CMD_SET_MTU;
  150. cmd.req.arg1 = recv_ctx->context_id;
  151. cmd.req.arg2 = mtu;
  152. cmd.req.arg3 = 0;
  153. if (recv_ctx->state == QLCNIC_HOST_CTX_STATE_ACTIVE) {
  154. qlcnic_issue_cmd(adapter, &cmd);
  155. if (cmd.rsp.cmd) {
  156. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  157. return -EIO;
  158. }
  159. }
  160. return 0;
  161. }
  162. static int
  163. qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  164. {
  165. void *addr;
  166. struct qlcnic_hostrq_rx_ctx *prq;
  167. struct qlcnic_cardrsp_rx_ctx *prsp;
  168. struct qlcnic_hostrq_rds_ring *prq_rds;
  169. struct qlcnic_hostrq_sds_ring *prq_sds;
  170. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  171. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  172. struct qlcnic_host_rds_ring *rds_ring;
  173. struct qlcnic_host_sds_ring *sds_ring;
  174. struct qlcnic_cmd_args cmd;
  175. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  176. u64 phys_addr;
  177. u8 i, nrds_rings, nsds_rings;
  178. size_t rq_size, rsp_size;
  179. u32 cap, reg, val, reg2;
  180. int err;
  181. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  182. nrds_rings = adapter->max_rds_rings;
  183. nsds_rings = adapter->max_sds_rings;
  184. rq_size =
  185. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  186. nsds_rings);
  187. rsp_size =
  188. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  189. nsds_rings);
  190. addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  191. &hostrq_phys_addr, GFP_KERNEL);
  192. if (addr == NULL)
  193. return -ENOMEM;
  194. prq = addr;
  195. addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  196. &cardrsp_phys_addr, GFP_KERNEL);
  197. if (addr == NULL) {
  198. err = -ENOMEM;
  199. goto out_free_rq;
  200. }
  201. prsp = addr;
  202. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  203. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  204. | QLCNIC_CAP0_VALIDOFF);
  205. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  206. prq->valid_field_offset = offsetof(struct qlcnic_hostrq_rx_ctx,
  207. msix_handler);
  208. prq->txrx_sds_binding = nsds_rings - 1;
  209. prq->capabilities[0] = cpu_to_le32(cap);
  210. prq->host_int_crb_mode =
  211. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  212. prq->host_rds_crb_mode =
  213. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  214. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  215. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  216. prq->rds_ring_offset = 0;
  217. val = le32_to_cpu(prq->rds_ring_offset) +
  218. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  219. prq->sds_ring_offset = cpu_to_le32(val);
  220. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  221. le32_to_cpu(prq->rds_ring_offset));
  222. for (i = 0; i < nrds_rings; i++) {
  223. rds_ring = &recv_ctx->rds_rings[i];
  224. rds_ring->producer = 0;
  225. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  226. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  227. prq_rds[i].ring_kind = cpu_to_le32(i);
  228. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  229. }
  230. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  231. le32_to_cpu(prq->sds_ring_offset));
  232. for (i = 0; i < nsds_rings; i++) {
  233. sds_ring = &recv_ctx->sds_rings[i];
  234. sds_ring->consumer = 0;
  235. memset(sds_ring->desc_head, 0, STATUS_DESC_RINGSIZE(sds_ring));
  236. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  237. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  238. prq_sds[i].msi_index = cpu_to_le16(i);
  239. }
  240. phys_addr = hostrq_phys_addr;
  241. memset(&cmd, 0, sizeof(cmd));
  242. cmd.req.arg1 = (u32) (phys_addr >> 32);
  243. cmd.req.arg2 = (u32) (phys_addr & 0xffffffff);
  244. cmd.req.arg3 = rq_size;
  245. cmd.req.cmd = QLCNIC_CDRP_CMD_CREATE_RX_CTX;
  246. qlcnic_issue_cmd(adapter, &cmd);
  247. err = cmd.rsp.cmd;
  248. if (err) {
  249. dev_err(&adapter->pdev->dev,
  250. "Failed to create rx ctx in firmware%d\n", err);
  251. goto out_free_rsp;
  252. }
  253. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  254. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  255. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  256. rds_ring = &recv_ctx->rds_rings[i];
  257. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  258. rds_ring->crb_rcv_producer = adapter->ahw->pci_base0 + reg;
  259. }
  260. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  261. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  262. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  263. sds_ring = &recv_ctx->sds_rings[i];
  264. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  265. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  266. sds_ring->crb_sts_consumer = adapter->ahw->pci_base0 + reg;
  267. sds_ring->crb_intr_mask = adapter->ahw->pci_base0 + reg2;
  268. }
  269. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  270. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  271. recv_ctx->virt_port = prsp->virt_port;
  272. out_free_rsp:
  273. dma_free_coherent(&adapter->pdev->dev, rsp_size, prsp,
  274. cardrsp_phys_addr);
  275. out_free_rq:
  276. dma_free_coherent(&adapter->pdev->dev, rq_size, prq, hostrq_phys_addr);
  277. return err;
  278. }
  279. static void
  280. qlcnic_fw_cmd_destroy_rx_ctx(struct qlcnic_adapter *adapter)
  281. {
  282. struct qlcnic_cmd_args cmd;
  283. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  284. memset(&cmd, 0, sizeof(cmd));
  285. cmd.req.arg1 = recv_ctx->context_id;
  286. cmd.req.arg2 = QLCNIC_DESTROY_CTX_RESET;
  287. cmd.req.arg3 = 0;
  288. cmd.req.cmd = QLCNIC_CDRP_CMD_DESTROY_RX_CTX;
  289. qlcnic_issue_cmd(adapter, &cmd);
  290. if (cmd.rsp.cmd)
  291. dev_err(&adapter->pdev->dev,
  292. "Failed to destroy rx ctx in firmware\n");
  293. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  294. }
  295. static int
  296. qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter)
  297. {
  298. struct qlcnic_hostrq_tx_ctx *prq;
  299. struct qlcnic_hostrq_cds_ring *prq_cds;
  300. struct qlcnic_cardrsp_tx_ctx *prsp;
  301. void *rq_addr, *rsp_addr;
  302. size_t rq_size, rsp_size;
  303. u32 temp;
  304. struct qlcnic_cmd_args cmd;
  305. int err;
  306. u64 phys_addr;
  307. dma_addr_t rq_phys_addr, rsp_phys_addr;
  308. struct qlcnic_host_tx_ring *tx_ring = adapter->tx_ring;
  309. /* reset host resources */
  310. tx_ring->producer = 0;
  311. tx_ring->sw_consumer = 0;
  312. *(tx_ring->hw_consumer) = 0;
  313. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  314. rq_addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  315. &rq_phys_addr, GFP_KERNEL);
  316. if (!rq_addr)
  317. return -ENOMEM;
  318. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  319. rsp_addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  320. &rsp_phys_addr, GFP_KERNEL);
  321. if (!rsp_addr) {
  322. err = -ENOMEM;
  323. goto out_free_rq;
  324. }
  325. memset(rq_addr, 0, rq_size);
  326. prq = rq_addr;
  327. memset(rsp_addr, 0, rsp_size);
  328. prsp = rsp_addr;
  329. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  330. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  331. QLCNIC_CAP0_LSO);
  332. prq->capabilities[0] = cpu_to_le32(temp);
  333. prq->host_int_crb_mode =
  334. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  335. prq->interrupt_ctl = 0;
  336. prq->msi_index = 0;
  337. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  338. prq_cds = &prq->cds_ring;
  339. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  340. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  341. phys_addr = rq_phys_addr;
  342. memset(&cmd, 0, sizeof(cmd));
  343. cmd.req.arg1 = (u32)(phys_addr >> 32);
  344. cmd.req.arg2 = ((u32)phys_addr & 0xffffffff);
  345. cmd.req.arg3 = rq_size;
  346. cmd.req.cmd = QLCNIC_CDRP_CMD_CREATE_TX_CTX;
  347. qlcnic_issue_cmd(adapter, &cmd);
  348. err = cmd.rsp.cmd;
  349. if (err == QLCNIC_RCODE_SUCCESS) {
  350. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  351. tx_ring->crb_cmd_producer = adapter->ahw->pci_base0 + temp;
  352. adapter->tx_context_id =
  353. le16_to_cpu(prsp->context_id);
  354. } else {
  355. dev_err(&adapter->pdev->dev,
  356. "Failed to create tx ctx in firmware%d\n", err);
  357. err = -EIO;
  358. }
  359. dma_free_coherent(&adapter->pdev->dev, rsp_size, rsp_addr,
  360. rsp_phys_addr);
  361. out_free_rq:
  362. dma_free_coherent(&adapter->pdev->dev, rq_size, rq_addr, rq_phys_addr);
  363. return err;
  364. }
  365. static void
  366. qlcnic_fw_cmd_destroy_tx_ctx(struct qlcnic_adapter *adapter)
  367. {
  368. struct qlcnic_cmd_args cmd;
  369. memset(&cmd, 0, sizeof(cmd));
  370. cmd.req.arg1 = adapter->tx_context_id;
  371. cmd.req.arg2 = QLCNIC_DESTROY_CTX_RESET;
  372. cmd.req.arg3 = 0;
  373. cmd.req.cmd = QLCNIC_CDRP_CMD_DESTROY_TX_CTX;
  374. qlcnic_issue_cmd(adapter, &cmd);
  375. if (cmd.rsp.cmd)
  376. dev_err(&adapter->pdev->dev,
  377. "Failed to destroy tx ctx in firmware\n");
  378. }
  379. int
  380. qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config)
  381. {
  382. struct qlcnic_cmd_args cmd;
  383. memset(&cmd, 0, sizeof(cmd));
  384. cmd.req.arg1 = config;
  385. cmd.req.cmd = QLCNIC_CDRP_CMD_CONFIG_PORT;
  386. qlcnic_issue_cmd(adapter, &cmd);
  387. return cmd.rsp.cmd;
  388. }
  389. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  390. {
  391. void *addr;
  392. int err;
  393. int ring;
  394. struct qlcnic_recv_context *recv_ctx;
  395. struct qlcnic_host_rds_ring *rds_ring;
  396. struct qlcnic_host_sds_ring *sds_ring;
  397. struct qlcnic_host_tx_ring *tx_ring;
  398. struct pci_dev *pdev = adapter->pdev;
  399. recv_ctx = adapter->recv_ctx;
  400. tx_ring = adapter->tx_ring;
  401. tx_ring->hw_consumer = (__le32 *) dma_alloc_coherent(&pdev->dev,
  402. sizeof(u32), &tx_ring->hw_cons_phys_addr, GFP_KERNEL);
  403. if (tx_ring->hw_consumer == NULL) {
  404. dev_err(&pdev->dev, "failed to allocate tx consumer\n");
  405. return -ENOMEM;
  406. }
  407. /* cmd desc ring */
  408. addr = dma_alloc_coherent(&pdev->dev, TX_DESC_RINGSIZE(tx_ring),
  409. &tx_ring->phys_addr, GFP_KERNEL);
  410. if (addr == NULL) {
  411. dev_err(&pdev->dev, "failed to allocate tx desc ring\n");
  412. err = -ENOMEM;
  413. goto err_out_free;
  414. }
  415. tx_ring->desc_head = addr;
  416. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  417. rds_ring = &recv_ctx->rds_rings[ring];
  418. addr = dma_alloc_coherent(&adapter->pdev->dev,
  419. RCV_DESC_RINGSIZE(rds_ring),
  420. &rds_ring->phys_addr, GFP_KERNEL);
  421. if (addr == NULL) {
  422. dev_err(&pdev->dev,
  423. "failed to allocate rds ring [%d]\n", ring);
  424. err = -ENOMEM;
  425. goto err_out_free;
  426. }
  427. rds_ring->desc_head = addr;
  428. }
  429. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  430. sds_ring = &recv_ctx->sds_rings[ring];
  431. addr = dma_alloc_coherent(&adapter->pdev->dev,
  432. STATUS_DESC_RINGSIZE(sds_ring),
  433. &sds_ring->phys_addr, GFP_KERNEL);
  434. if (addr == NULL) {
  435. dev_err(&pdev->dev,
  436. "failed to allocate sds ring [%d]\n", ring);
  437. err = -ENOMEM;
  438. goto err_out_free;
  439. }
  440. sds_ring->desc_head = addr;
  441. }
  442. return 0;
  443. err_out_free:
  444. qlcnic_free_hw_resources(adapter);
  445. return err;
  446. }
  447. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter)
  448. {
  449. int err;
  450. if (adapter->flags & QLCNIC_NEED_FLR) {
  451. pci_reset_function(adapter->pdev);
  452. adapter->flags &= ~QLCNIC_NEED_FLR;
  453. }
  454. err = qlcnic_fw_cmd_create_rx_ctx(adapter);
  455. if (err)
  456. return err;
  457. err = qlcnic_fw_cmd_create_tx_ctx(adapter);
  458. if (err) {
  459. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  460. return err;
  461. }
  462. set_bit(__QLCNIC_FW_ATTACHED, &adapter->state);
  463. return 0;
  464. }
  465. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter)
  466. {
  467. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  468. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  469. qlcnic_fw_cmd_destroy_tx_ctx(adapter);
  470. /* Allow dma queues to drain after context reset */
  471. msleep(20);
  472. }
  473. }
  474. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  475. {
  476. struct qlcnic_recv_context *recv_ctx;
  477. struct qlcnic_host_rds_ring *rds_ring;
  478. struct qlcnic_host_sds_ring *sds_ring;
  479. struct qlcnic_host_tx_ring *tx_ring;
  480. int ring;
  481. recv_ctx = adapter->recv_ctx;
  482. tx_ring = adapter->tx_ring;
  483. if (tx_ring->hw_consumer != NULL) {
  484. dma_free_coherent(&adapter->pdev->dev,
  485. sizeof(u32),
  486. tx_ring->hw_consumer,
  487. tx_ring->hw_cons_phys_addr);
  488. tx_ring->hw_consumer = NULL;
  489. }
  490. if (tx_ring->desc_head != NULL) {
  491. dma_free_coherent(&adapter->pdev->dev,
  492. TX_DESC_RINGSIZE(tx_ring),
  493. tx_ring->desc_head, tx_ring->phys_addr);
  494. tx_ring->desc_head = NULL;
  495. }
  496. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  497. rds_ring = &recv_ctx->rds_rings[ring];
  498. if (rds_ring->desc_head != NULL) {
  499. dma_free_coherent(&adapter->pdev->dev,
  500. RCV_DESC_RINGSIZE(rds_ring),
  501. rds_ring->desc_head,
  502. rds_ring->phys_addr);
  503. rds_ring->desc_head = NULL;
  504. }
  505. }
  506. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  507. sds_ring = &recv_ctx->sds_rings[ring];
  508. if (sds_ring->desc_head != NULL) {
  509. dma_free_coherent(&adapter->pdev->dev,
  510. STATUS_DESC_RINGSIZE(sds_ring),
  511. sds_ring->desc_head,
  512. sds_ring->phys_addr);
  513. sds_ring->desc_head = NULL;
  514. }
  515. }
  516. }
  517. /* Get MAC address of a NIC partition */
  518. int qlcnic_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  519. {
  520. int err;
  521. struct qlcnic_cmd_args cmd;
  522. memset(&cmd, 0, sizeof(cmd));
  523. cmd.req.arg1 = adapter->ahw->pci_func | BIT_8;
  524. cmd.req.cmd = QLCNIC_CDRP_CMD_MAC_ADDRESS;
  525. cmd.rsp.arg1 = cmd.rsp.arg2 = 1;
  526. qlcnic_issue_cmd(adapter, &cmd);
  527. err = cmd.rsp.cmd;
  528. if (err == QLCNIC_RCODE_SUCCESS)
  529. qlcnic_fetch_mac(adapter, cmd.rsp.arg1, cmd.rsp.arg2, 0, mac);
  530. else {
  531. dev_err(&adapter->pdev->dev,
  532. "Failed to get mac address%d\n", err);
  533. err = -EIO;
  534. }
  535. return err;
  536. }
  537. /* Get info of a NIC partition */
  538. int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  539. struct qlcnic_info *npar_info, u8 func_id)
  540. {
  541. int err;
  542. dma_addr_t nic_dma_t;
  543. struct qlcnic_info *nic_info;
  544. void *nic_info_addr;
  545. struct qlcnic_cmd_args cmd;
  546. size_t nic_size = sizeof(struct qlcnic_info);
  547. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  548. &nic_dma_t, GFP_KERNEL);
  549. if (!nic_info_addr)
  550. return -ENOMEM;
  551. memset(nic_info_addr, 0, nic_size);
  552. nic_info = nic_info_addr;
  553. memset(&cmd, 0, sizeof(cmd));
  554. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_NIC_INFO;
  555. cmd.req.arg1 = MSD(nic_dma_t);
  556. cmd.req.arg2 = LSD(nic_dma_t);
  557. cmd.req.arg3 = (func_id << 16 | nic_size);
  558. qlcnic_issue_cmd(adapter, &cmd);
  559. err = cmd.rsp.cmd;
  560. if (err == QLCNIC_RCODE_SUCCESS) {
  561. npar_info->pci_func = le16_to_cpu(nic_info->pci_func);
  562. npar_info->op_mode = le16_to_cpu(nic_info->op_mode);
  563. npar_info->phys_port = le16_to_cpu(nic_info->phys_port);
  564. npar_info->switch_mode = le16_to_cpu(nic_info->switch_mode);
  565. npar_info->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  566. npar_info->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  567. npar_info->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  568. npar_info->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  569. npar_info->capabilities = le32_to_cpu(nic_info->capabilities);
  570. npar_info->max_mtu = le16_to_cpu(nic_info->max_mtu);
  571. dev_info(&adapter->pdev->dev,
  572. "phy port: %d switch_mode: %d,\n"
  573. "\tmax_tx_q: %d max_rx_q: %d min_tx_bw: 0x%x,\n"
  574. "\tmax_tx_bw: 0x%x max_mtu:0x%x, capabilities: 0x%x\n",
  575. npar_info->phys_port, npar_info->switch_mode,
  576. npar_info->max_tx_ques, npar_info->max_rx_ques,
  577. npar_info->min_tx_bw, npar_info->max_tx_bw,
  578. npar_info->max_mtu, npar_info->capabilities);
  579. } else {
  580. dev_err(&adapter->pdev->dev,
  581. "Failed to get nic info%d\n", err);
  582. err = -EIO;
  583. }
  584. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  585. nic_dma_t);
  586. return err;
  587. }
  588. /* Configure a NIC partition */
  589. int qlcnic_set_nic_info(struct qlcnic_adapter *adapter, struct qlcnic_info *nic)
  590. {
  591. int err = -EIO;
  592. dma_addr_t nic_dma_t;
  593. void *nic_info_addr;
  594. struct qlcnic_cmd_args cmd;
  595. struct qlcnic_info *nic_info;
  596. size_t nic_size = sizeof(struct qlcnic_info);
  597. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  598. return err;
  599. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  600. &nic_dma_t, GFP_KERNEL);
  601. if (!nic_info_addr)
  602. return -ENOMEM;
  603. memset(nic_info_addr, 0, nic_size);
  604. nic_info = nic_info_addr;
  605. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  606. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  607. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  608. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  609. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  610. nic_info->max_mac_filters = nic->max_mac_filters;
  611. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  612. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  613. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  614. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  615. memset(&cmd, 0, sizeof(cmd));
  616. cmd.req.cmd = QLCNIC_CDRP_CMD_SET_NIC_INFO;
  617. cmd.req.arg1 = MSD(nic_dma_t);
  618. cmd.req.arg2 = LSD(nic_dma_t);
  619. cmd.req.arg3 = ((nic->pci_func << 16) | nic_size);
  620. qlcnic_issue_cmd(adapter, &cmd);
  621. err = cmd.rsp.cmd;
  622. if (err != QLCNIC_RCODE_SUCCESS) {
  623. dev_err(&adapter->pdev->dev,
  624. "Failed to set nic info%d\n", err);
  625. err = -EIO;
  626. }
  627. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  628. nic_dma_t);
  629. return err;
  630. }
  631. /* Get PCI Info of a partition */
  632. int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  633. struct qlcnic_pci_info *pci_info)
  634. {
  635. int err = 0, i;
  636. struct qlcnic_cmd_args cmd;
  637. dma_addr_t pci_info_dma_t;
  638. struct qlcnic_pci_info *npar;
  639. void *pci_info_addr;
  640. size_t npar_size = sizeof(struct qlcnic_pci_info);
  641. size_t pci_size = npar_size * QLCNIC_MAX_PCI_FUNC;
  642. pci_info_addr = dma_alloc_coherent(&adapter->pdev->dev, pci_size,
  643. &pci_info_dma_t, GFP_KERNEL);
  644. if (!pci_info_addr)
  645. return -ENOMEM;
  646. memset(pci_info_addr, 0, pci_size);
  647. npar = pci_info_addr;
  648. memset(&cmd, 0, sizeof(cmd));
  649. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_PCI_INFO;
  650. cmd.req.arg1 = MSD(pci_info_dma_t);
  651. cmd.req.arg2 = LSD(pci_info_dma_t);
  652. cmd.req.arg3 = pci_size;
  653. qlcnic_issue_cmd(adapter, &cmd);
  654. err = cmd.rsp.cmd;
  655. if (err == QLCNIC_RCODE_SUCCESS) {
  656. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++, npar++, pci_info++) {
  657. pci_info->id = le16_to_cpu(npar->id);
  658. pci_info->active = le16_to_cpu(npar->active);
  659. pci_info->type = le16_to_cpu(npar->type);
  660. pci_info->default_port =
  661. le16_to_cpu(npar->default_port);
  662. pci_info->tx_min_bw =
  663. le16_to_cpu(npar->tx_min_bw);
  664. pci_info->tx_max_bw =
  665. le16_to_cpu(npar->tx_max_bw);
  666. memcpy(pci_info->mac, npar->mac, ETH_ALEN);
  667. }
  668. } else {
  669. dev_err(&adapter->pdev->dev,
  670. "Failed to get PCI Info%d\n", err);
  671. err = -EIO;
  672. }
  673. dma_free_coherent(&adapter->pdev->dev, pci_size, pci_info_addr,
  674. pci_info_dma_t);
  675. return err;
  676. }
  677. /* Configure eSwitch for port mirroring */
  678. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  679. u8 enable_mirroring, u8 pci_func)
  680. {
  681. int err = -EIO;
  682. u32 arg1;
  683. struct qlcnic_cmd_args cmd;
  684. if (adapter->op_mode != QLCNIC_MGMT_FUNC ||
  685. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  686. return err;
  687. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  688. arg1 |= pci_func << 8;
  689. memset(&cmd, 0, sizeof(cmd));
  690. cmd.req.cmd = QLCNIC_CDRP_CMD_SET_PORTMIRRORING;
  691. cmd.req.arg1 = arg1;
  692. qlcnic_issue_cmd(adapter, &cmd);
  693. err = cmd.rsp.cmd;
  694. if (err != QLCNIC_RCODE_SUCCESS) {
  695. dev_err(&adapter->pdev->dev,
  696. "Failed to configure port mirroring%d on eswitch:%d\n",
  697. pci_func, id);
  698. } else {
  699. dev_info(&adapter->pdev->dev,
  700. "Configured eSwitch %d for port mirroring:%d\n",
  701. id, pci_func);
  702. }
  703. return err;
  704. }
  705. int qlcnic_get_port_stats(struct qlcnic_adapter *adapter, const u8 func,
  706. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  707. size_t stats_size = sizeof(struct __qlcnic_esw_statistics);
  708. struct __qlcnic_esw_statistics *stats;
  709. dma_addr_t stats_dma_t;
  710. void *stats_addr;
  711. u32 arg1;
  712. struct qlcnic_cmd_args cmd;
  713. int err;
  714. if (esw_stats == NULL)
  715. return -ENOMEM;
  716. if (adapter->op_mode != QLCNIC_MGMT_FUNC &&
  717. func != adapter->ahw->pci_func) {
  718. dev_err(&adapter->pdev->dev,
  719. "Not privilege to query stats for func=%d", func);
  720. return -EIO;
  721. }
  722. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  723. &stats_dma_t, GFP_KERNEL);
  724. if (!stats_addr) {
  725. dev_err(&adapter->pdev->dev, "Unable to allocate memory\n");
  726. return -ENOMEM;
  727. }
  728. memset(stats_addr, 0, stats_size);
  729. arg1 = func | QLCNIC_STATS_VERSION << 8 | QLCNIC_STATS_PORT << 12;
  730. arg1 |= rx_tx << 15 | stats_size << 16;
  731. memset(&cmd, 0, sizeof(cmd));
  732. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_ESWITCH_STATS;
  733. cmd.req.arg1 = arg1;
  734. cmd.req.arg2 = MSD(stats_dma_t);
  735. cmd.req.arg3 = LSD(stats_dma_t);
  736. qlcnic_issue_cmd(adapter, &cmd);
  737. err = cmd.rsp.cmd;
  738. if (!err) {
  739. stats = stats_addr;
  740. esw_stats->context_id = le16_to_cpu(stats->context_id);
  741. esw_stats->version = le16_to_cpu(stats->version);
  742. esw_stats->size = le16_to_cpu(stats->size);
  743. esw_stats->multicast_frames =
  744. le64_to_cpu(stats->multicast_frames);
  745. esw_stats->broadcast_frames =
  746. le64_to_cpu(stats->broadcast_frames);
  747. esw_stats->unicast_frames = le64_to_cpu(stats->unicast_frames);
  748. esw_stats->dropped_frames = le64_to_cpu(stats->dropped_frames);
  749. esw_stats->local_frames = le64_to_cpu(stats->local_frames);
  750. esw_stats->errors = le64_to_cpu(stats->errors);
  751. esw_stats->numbytes = le64_to_cpu(stats->numbytes);
  752. }
  753. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  754. stats_dma_t);
  755. return err;
  756. }
  757. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *adapter, const u8 eswitch,
  758. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  759. struct __qlcnic_esw_statistics port_stats;
  760. u8 i;
  761. int ret = -EIO;
  762. if (esw_stats == NULL)
  763. return -ENOMEM;
  764. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  765. return -EIO;
  766. if (adapter->npars == NULL)
  767. return -EIO;
  768. memset(esw_stats, 0, sizeof(u64));
  769. esw_stats->unicast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  770. esw_stats->multicast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  771. esw_stats->broadcast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  772. esw_stats->dropped_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  773. esw_stats->errors = QLCNIC_ESW_STATS_NOT_AVAIL;
  774. esw_stats->local_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  775. esw_stats->numbytes = QLCNIC_ESW_STATS_NOT_AVAIL;
  776. esw_stats->context_id = eswitch;
  777. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++) {
  778. if (adapter->npars[i].phy_port != eswitch)
  779. continue;
  780. memset(&port_stats, 0, sizeof(struct __qlcnic_esw_statistics));
  781. if (qlcnic_get_port_stats(adapter, i, rx_tx, &port_stats))
  782. continue;
  783. esw_stats->size = port_stats.size;
  784. esw_stats->version = port_stats.version;
  785. QLCNIC_ADD_ESW_STATS(esw_stats->unicast_frames,
  786. port_stats.unicast_frames);
  787. QLCNIC_ADD_ESW_STATS(esw_stats->multicast_frames,
  788. port_stats.multicast_frames);
  789. QLCNIC_ADD_ESW_STATS(esw_stats->broadcast_frames,
  790. port_stats.broadcast_frames);
  791. QLCNIC_ADD_ESW_STATS(esw_stats->dropped_frames,
  792. port_stats.dropped_frames);
  793. QLCNIC_ADD_ESW_STATS(esw_stats->errors,
  794. port_stats.errors);
  795. QLCNIC_ADD_ESW_STATS(esw_stats->local_frames,
  796. port_stats.local_frames);
  797. QLCNIC_ADD_ESW_STATS(esw_stats->numbytes,
  798. port_stats.numbytes);
  799. ret = 0;
  800. }
  801. return ret;
  802. }
  803. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, const u8 func_esw,
  804. const u8 port, const u8 rx_tx)
  805. {
  806. u32 arg1;
  807. struct qlcnic_cmd_args cmd;
  808. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  809. return -EIO;
  810. if (func_esw == QLCNIC_STATS_PORT) {
  811. if (port >= QLCNIC_MAX_PCI_FUNC)
  812. goto err_ret;
  813. } else if (func_esw == QLCNIC_STATS_ESWITCH) {
  814. if (port >= QLCNIC_NIU_MAX_XG_PORTS)
  815. goto err_ret;
  816. } else {
  817. goto err_ret;
  818. }
  819. if (rx_tx > QLCNIC_QUERY_TX_COUNTER)
  820. goto err_ret;
  821. arg1 = port | QLCNIC_STATS_VERSION << 8 | func_esw << 12;
  822. arg1 |= BIT_14 | rx_tx << 15;
  823. memset(&cmd, 0, sizeof(cmd));
  824. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_ESWITCH_STATS;
  825. cmd.req.arg1 = arg1;
  826. qlcnic_issue_cmd(adapter, &cmd);
  827. return cmd.rsp.cmd;
  828. err_ret:
  829. dev_err(&adapter->pdev->dev, "Invalid argument func_esw=%d port=%d"
  830. "rx_ctx=%d\n", func_esw, port, rx_tx);
  831. return -EIO;
  832. }
  833. static int
  834. __qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  835. u32 *arg1, u32 *arg2)
  836. {
  837. int err = -EIO;
  838. struct qlcnic_cmd_args cmd;
  839. u8 pci_func;
  840. pci_func = (*arg1 >> 8);
  841. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG;
  842. cmd.req.arg1 = *arg1;
  843. cmd.rsp.arg1 = cmd.rsp.arg2 = 1;
  844. qlcnic_issue_cmd(adapter, &cmd);
  845. *arg1 = cmd.rsp.arg1;
  846. *arg2 = cmd.rsp.arg2;
  847. err = cmd.rsp.cmd;
  848. if (err == QLCNIC_RCODE_SUCCESS) {
  849. dev_info(&adapter->pdev->dev,
  850. "eSwitch port config for pci func %d\n", pci_func);
  851. } else {
  852. dev_err(&adapter->pdev->dev,
  853. "Failed to get eswitch port config for pci func %d\n",
  854. pci_func);
  855. }
  856. return err;
  857. }
  858. /* Configure eSwitch port
  859. op_mode = 0 for setting default port behavior
  860. op_mode = 1 for setting vlan id
  861. op_mode = 2 for deleting vlan id
  862. op_type = 0 for vlan_id
  863. op_type = 1 for port vlan_id
  864. */
  865. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter,
  866. struct qlcnic_esw_func_cfg *esw_cfg)
  867. {
  868. int err = -EIO;
  869. u32 arg1, arg2 = 0;
  870. struct qlcnic_cmd_args cmd;
  871. u8 pci_func;
  872. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  873. return err;
  874. pci_func = esw_cfg->pci_func;
  875. arg1 = (adapter->npars[pci_func].phy_port & BIT_0);
  876. arg1 |= (pci_func << 8);
  877. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  878. return err;
  879. arg1 &= ~(0x0ff << 8);
  880. arg1 |= (pci_func << 8);
  881. arg1 &= ~(BIT_2 | BIT_3);
  882. switch (esw_cfg->op_mode) {
  883. case QLCNIC_PORT_DEFAULTS:
  884. arg1 |= (BIT_4 | BIT_6 | BIT_7);
  885. arg2 |= (BIT_0 | BIT_1);
  886. if (adapter->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  887. arg2 |= (BIT_2 | BIT_3);
  888. if (!(esw_cfg->discard_tagged))
  889. arg1 &= ~BIT_4;
  890. if (!(esw_cfg->promisc_mode))
  891. arg1 &= ~BIT_6;
  892. if (!(esw_cfg->mac_override))
  893. arg1 &= ~BIT_7;
  894. if (!(esw_cfg->mac_anti_spoof))
  895. arg2 &= ~BIT_0;
  896. if (!(esw_cfg->offload_flags & BIT_0))
  897. arg2 &= ~(BIT_1 | BIT_2 | BIT_3);
  898. if (!(esw_cfg->offload_flags & BIT_1))
  899. arg2 &= ~BIT_2;
  900. if (!(esw_cfg->offload_flags & BIT_2))
  901. arg2 &= ~BIT_3;
  902. break;
  903. case QLCNIC_ADD_VLAN:
  904. arg1 |= (BIT_2 | BIT_5);
  905. arg1 |= (esw_cfg->vlan_id << 16);
  906. break;
  907. case QLCNIC_DEL_VLAN:
  908. arg1 |= (BIT_3 | BIT_5);
  909. arg1 &= ~(0x0ffff << 16);
  910. break;
  911. default:
  912. return err;
  913. }
  914. memset(&cmd, 0, sizeof(cmd));
  915. cmd.req.cmd = QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH;
  916. cmd.req.arg1 = arg1;
  917. cmd.req.arg2 = arg2;
  918. qlcnic_issue_cmd(adapter, &cmd);
  919. err = cmd.rsp.cmd;
  920. if (err != QLCNIC_RCODE_SUCCESS) {
  921. dev_err(&adapter->pdev->dev,
  922. "Failed to configure eswitch pci func %d\n", pci_func);
  923. } else {
  924. dev_info(&adapter->pdev->dev,
  925. "Configured eSwitch for pci func %d\n", pci_func);
  926. }
  927. return err;
  928. }
  929. int
  930. qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  931. struct qlcnic_esw_func_cfg *esw_cfg)
  932. {
  933. u32 arg1, arg2;
  934. u8 phy_port;
  935. if (adapter->op_mode == QLCNIC_MGMT_FUNC)
  936. phy_port = adapter->npars[esw_cfg->pci_func].phy_port;
  937. else
  938. phy_port = adapter->physical_port;
  939. arg1 = phy_port;
  940. arg1 |= (esw_cfg->pci_func << 8);
  941. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  942. return -EIO;
  943. esw_cfg->discard_tagged = !!(arg1 & BIT_4);
  944. esw_cfg->host_vlan_tag = !!(arg1 & BIT_5);
  945. esw_cfg->promisc_mode = !!(arg1 & BIT_6);
  946. esw_cfg->mac_override = !!(arg1 & BIT_7);
  947. esw_cfg->vlan_id = LSW(arg1 >> 16);
  948. esw_cfg->mac_anti_spoof = (arg2 & 0x1);
  949. esw_cfg->offload_flags = ((arg2 >> 1) & 0x7);
  950. return 0;
  951. }