en_tx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805
  1. /*
  2. * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. */
  33. #include <asm/page.h>
  34. #include <linux/mlx4/cq.h>
  35. #include <linux/slab.h>
  36. #include <linux/mlx4/qp.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/tcp.h>
  41. #include <linux/moduleparam.h>
  42. #include "mlx4_en.h"
  43. enum {
  44. MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
  45. MAX_BF = 256,
  46. };
  47. static int inline_thold __read_mostly = MAX_INLINE;
  48. module_param_named(inline_thold, inline_thold, int, 0444);
  49. MODULE_PARM_DESC(inline_thold, "threshold for using inline data");
  50. int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
  51. struct mlx4_en_tx_ring *ring, int qpn, u32 size,
  52. u16 stride)
  53. {
  54. struct mlx4_en_dev *mdev = priv->mdev;
  55. int tmp;
  56. int err;
  57. ring->size = size;
  58. ring->size_mask = size - 1;
  59. ring->stride = stride;
  60. inline_thold = min(inline_thold, MAX_INLINE);
  61. spin_lock_init(&ring->comp_lock);
  62. tmp = size * sizeof(struct mlx4_en_tx_info);
  63. ring->tx_info = vmalloc(tmp);
  64. if (!ring->tx_info)
  65. return -ENOMEM;
  66. en_dbg(DRV, priv, "Allocated tx_info ring at addr:%p size:%d\n",
  67. ring->tx_info, tmp);
  68. ring->bounce_buf = kmalloc(MAX_DESC_SIZE, GFP_KERNEL);
  69. if (!ring->bounce_buf) {
  70. err = -ENOMEM;
  71. goto err_tx;
  72. }
  73. ring->buf_size = ALIGN(size * ring->stride, MLX4_EN_PAGE_SIZE);
  74. err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres, ring->buf_size,
  75. 2 * PAGE_SIZE);
  76. if (err) {
  77. en_err(priv, "Failed allocating hwq resources\n");
  78. goto err_bounce;
  79. }
  80. err = mlx4_en_map_buffer(&ring->wqres.buf);
  81. if (err) {
  82. en_err(priv, "Failed to map TX buffer\n");
  83. goto err_hwq_res;
  84. }
  85. ring->buf = ring->wqres.buf.direct.buf;
  86. en_dbg(DRV, priv, "Allocated TX ring (addr:%p) - buf:%p size:%d "
  87. "buf_size:%d dma:%llx\n", ring, ring->buf, ring->size,
  88. ring->buf_size, (unsigned long long) ring->wqres.buf.direct.map);
  89. ring->qpn = qpn;
  90. err = mlx4_qp_alloc(mdev->dev, ring->qpn, &ring->qp);
  91. if (err) {
  92. en_err(priv, "Failed allocating qp %d\n", ring->qpn);
  93. goto err_map;
  94. }
  95. ring->qp.event = mlx4_en_sqp_event;
  96. err = mlx4_bf_alloc(mdev->dev, &ring->bf);
  97. if (err) {
  98. en_dbg(DRV, priv, "working without blueflame (%d)", err);
  99. ring->bf.uar = &mdev->priv_uar;
  100. ring->bf.uar->map = mdev->uar_map;
  101. ring->bf_enabled = false;
  102. } else
  103. ring->bf_enabled = true;
  104. return 0;
  105. err_map:
  106. mlx4_en_unmap_buffer(&ring->wqres.buf);
  107. err_hwq_res:
  108. mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
  109. err_bounce:
  110. kfree(ring->bounce_buf);
  111. ring->bounce_buf = NULL;
  112. err_tx:
  113. vfree(ring->tx_info);
  114. ring->tx_info = NULL;
  115. return err;
  116. }
  117. void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
  118. struct mlx4_en_tx_ring *ring)
  119. {
  120. struct mlx4_en_dev *mdev = priv->mdev;
  121. en_dbg(DRV, priv, "Destroying tx ring, qpn: %d\n", ring->qpn);
  122. if (ring->bf_enabled)
  123. mlx4_bf_free(mdev->dev, &ring->bf);
  124. mlx4_qp_remove(mdev->dev, &ring->qp);
  125. mlx4_qp_free(mdev->dev, &ring->qp);
  126. mlx4_qp_release_range(mdev->dev, ring->qpn, 1);
  127. mlx4_en_unmap_buffer(&ring->wqres.buf);
  128. mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
  129. kfree(ring->bounce_buf);
  130. ring->bounce_buf = NULL;
  131. vfree(ring->tx_info);
  132. ring->tx_info = NULL;
  133. }
  134. int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
  135. struct mlx4_en_tx_ring *ring,
  136. int cq)
  137. {
  138. struct mlx4_en_dev *mdev = priv->mdev;
  139. int err;
  140. ring->cqn = cq;
  141. ring->prod = 0;
  142. ring->cons = 0xffffffff;
  143. ring->last_nr_txbb = 1;
  144. ring->poll_cnt = 0;
  145. ring->blocked = 0;
  146. memset(ring->tx_info, 0, ring->size * sizeof(struct mlx4_en_tx_info));
  147. memset(ring->buf, 0, ring->buf_size);
  148. ring->qp_state = MLX4_QP_STATE_RST;
  149. ring->doorbell_qpn = ring->qp.qpn << 8;
  150. mlx4_en_fill_qp_context(priv, ring->size, ring->stride, 1, 0, ring->qpn,
  151. ring->cqn, &ring->context);
  152. if (ring->bf_enabled)
  153. ring->context.usr_page = cpu_to_be32(ring->bf.uar->index);
  154. err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, &ring->context,
  155. &ring->qp, &ring->qp_state);
  156. return err;
  157. }
  158. void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
  159. struct mlx4_en_tx_ring *ring)
  160. {
  161. struct mlx4_en_dev *mdev = priv->mdev;
  162. mlx4_qp_modify(mdev->dev, NULL, ring->qp_state,
  163. MLX4_QP_STATE_RST, NULL, 0, 0, &ring->qp);
  164. }
  165. static u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv,
  166. struct mlx4_en_tx_ring *ring,
  167. int index, u8 owner)
  168. {
  169. struct mlx4_en_tx_info *tx_info = &ring->tx_info[index];
  170. struct mlx4_en_tx_desc *tx_desc = ring->buf + index * TXBB_SIZE;
  171. struct mlx4_wqe_data_seg *data = (void *) tx_desc + tx_info->data_offset;
  172. struct sk_buff *skb = tx_info->skb;
  173. struct skb_frag_struct *frag;
  174. void *end = ring->buf + ring->buf_size;
  175. int frags = skb_shinfo(skb)->nr_frags;
  176. int i;
  177. __be32 *ptr = (__be32 *)tx_desc;
  178. __be32 stamp = cpu_to_be32(STAMP_VAL | (!!owner << STAMP_SHIFT));
  179. /* Optimize the common case when there are no wraparounds */
  180. if (likely((void *) tx_desc + tx_info->nr_txbb * TXBB_SIZE <= end)) {
  181. if (!tx_info->inl) {
  182. if (tx_info->linear) {
  183. dma_unmap_single(priv->ddev,
  184. (dma_addr_t) be64_to_cpu(data->addr),
  185. be32_to_cpu(data->byte_count),
  186. PCI_DMA_TODEVICE);
  187. ++data;
  188. }
  189. for (i = 0; i < frags; i++) {
  190. frag = &skb_shinfo(skb)->frags[i];
  191. dma_unmap_page(priv->ddev,
  192. (dma_addr_t) be64_to_cpu(data[i].addr),
  193. skb_frag_size(frag), PCI_DMA_TODEVICE);
  194. }
  195. }
  196. /* Stamp the freed descriptor */
  197. for (i = 0; i < tx_info->nr_txbb * TXBB_SIZE; i += STAMP_STRIDE) {
  198. *ptr = stamp;
  199. ptr += STAMP_DWORDS;
  200. }
  201. } else {
  202. if (!tx_info->inl) {
  203. if ((void *) data >= end) {
  204. data = ring->buf + ((void *)data - end);
  205. }
  206. if (tx_info->linear) {
  207. dma_unmap_single(priv->ddev,
  208. (dma_addr_t) be64_to_cpu(data->addr),
  209. be32_to_cpu(data->byte_count),
  210. PCI_DMA_TODEVICE);
  211. ++data;
  212. }
  213. for (i = 0; i < frags; i++) {
  214. /* Check for wraparound before unmapping */
  215. if ((void *) data >= end)
  216. data = ring->buf;
  217. frag = &skb_shinfo(skb)->frags[i];
  218. dma_unmap_page(priv->ddev,
  219. (dma_addr_t) be64_to_cpu(data->addr),
  220. skb_frag_size(frag), PCI_DMA_TODEVICE);
  221. ++data;
  222. }
  223. }
  224. /* Stamp the freed descriptor */
  225. for (i = 0; i < tx_info->nr_txbb * TXBB_SIZE; i += STAMP_STRIDE) {
  226. *ptr = stamp;
  227. ptr += STAMP_DWORDS;
  228. if ((void *) ptr >= end) {
  229. ptr = ring->buf;
  230. stamp ^= cpu_to_be32(0x80000000);
  231. }
  232. }
  233. }
  234. dev_kfree_skb_any(skb);
  235. return tx_info->nr_txbb;
  236. }
  237. int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring)
  238. {
  239. struct mlx4_en_priv *priv = netdev_priv(dev);
  240. int cnt = 0;
  241. /* Skip last polled descriptor */
  242. ring->cons += ring->last_nr_txbb;
  243. en_dbg(DRV, priv, "Freeing Tx buf - cons:0x%x prod:0x%x\n",
  244. ring->cons, ring->prod);
  245. if ((u32) (ring->prod - ring->cons) > ring->size) {
  246. if (netif_msg_tx_err(priv))
  247. en_warn(priv, "Tx consumer passed producer!\n");
  248. return 0;
  249. }
  250. while (ring->cons != ring->prod) {
  251. ring->last_nr_txbb = mlx4_en_free_tx_desc(priv, ring,
  252. ring->cons & ring->size_mask,
  253. !!(ring->cons & ring->size));
  254. ring->cons += ring->last_nr_txbb;
  255. cnt++;
  256. }
  257. if (cnt)
  258. en_dbg(DRV, priv, "Freed %d uncompleted tx descriptors\n", cnt);
  259. return cnt;
  260. }
  261. static void mlx4_en_process_tx_cq(struct net_device *dev, struct mlx4_en_cq *cq)
  262. {
  263. struct mlx4_en_priv *priv = netdev_priv(dev);
  264. struct mlx4_cq *mcq = &cq->mcq;
  265. struct mlx4_en_tx_ring *ring = &priv->tx_ring[cq->ring];
  266. struct mlx4_cqe *cqe;
  267. u16 index;
  268. u16 new_index, ring_index;
  269. u32 txbbs_skipped = 0;
  270. u32 cons_index = mcq->cons_index;
  271. int size = cq->size;
  272. u32 size_mask = ring->size_mask;
  273. struct mlx4_cqe *buf = cq->buf;
  274. if (!priv->port_up)
  275. return;
  276. index = cons_index & size_mask;
  277. cqe = &buf[index];
  278. ring_index = ring->cons & size_mask;
  279. /* Process all completed CQEs */
  280. while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
  281. cons_index & size)) {
  282. /*
  283. * make sure we read the CQE after we read the
  284. * ownership bit
  285. */
  286. rmb();
  287. /* Skip over last polled CQE */
  288. new_index = be16_to_cpu(cqe->wqe_index) & size_mask;
  289. do {
  290. txbbs_skipped += ring->last_nr_txbb;
  291. ring_index = (ring_index + ring->last_nr_txbb) & size_mask;
  292. /* free next descriptor */
  293. ring->last_nr_txbb = mlx4_en_free_tx_desc(
  294. priv, ring, ring_index,
  295. !!((ring->cons + txbbs_skipped) &
  296. ring->size));
  297. } while (ring_index != new_index);
  298. ++cons_index;
  299. index = cons_index & size_mask;
  300. cqe = &buf[index];
  301. }
  302. /*
  303. * To prevent CQ overflow we first update CQ consumer and only then
  304. * the ring consumer.
  305. */
  306. mcq->cons_index = cons_index;
  307. mlx4_cq_set_ci(mcq);
  308. wmb();
  309. ring->cons += txbbs_skipped;
  310. /* Wakeup Tx queue if this ring stopped it */
  311. if (unlikely(ring->blocked)) {
  312. if ((u32) (ring->prod - ring->cons) <=
  313. ring->size - HEADROOM - MAX_DESC_TXBBS) {
  314. ring->blocked = 0;
  315. netif_tx_wake_queue(netdev_get_tx_queue(dev, cq->ring));
  316. priv->port_stats.wake_queue++;
  317. }
  318. }
  319. }
  320. void mlx4_en_tx_irq(struct mlx4_cq *mcq)
  321. {
  322. struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
  323. struct mlx4_en_priv *priv = netdev_priv(cq->dev);
  324. struct mlx4_en_tx_ring *ring = &priv->tx_ring[cq->ring];
  325. if (!spin_trylock(&ring->comp_lock))
  326. return;
  327. mlx4_en_process_tx_cq(cq->dev, cq);
  328. mod_timer(&cq->timer, jiffies + 1);
  329. spin_unlock(&ring->comp_lock);
  330. }
  331. void mlx4_en_poll_tx_cq(unsigned long data)
  332. {
  333. struct mlx4_en_cq *cq = (struct mlx4_en_cq *) data;
  334. struct mlx4_en_priv *priv = netdev_priv(cq->dev);
  335. struct mlx4_en_tx_ring *ring = &priv->tx_ring[cq->ring];
  336. u32 inflight;
  337. INC_PERF_COUNTER(priv->pstats.tx_poll);
  338. if (!spin_trylock_irq(&ring->comp_lock)) {
  339. mod_timer(&cq->timer, jiffies + MLX4_EN_TX_POLL_TIMEOUT);
  340. return;
  341. }
  342. mlx4_en_process_tx_cq(cq->dev, cq);
  343. inflight = (u32) (ring->prod - ring->cons - ring->last_nr_txbb);
  344. /* If there are still packets in flight and the timer has not already
  345. * been scheduled by the Tx routine then schedule it here to guarantee
  346. * completion processing of these packets */
  347. if (inflight && priv->port_up)
  348. mod_timer(&cq->timer, jiffies + MLX4_EN_TX_POLL_TIMEOUT);
  349. spin_unlock_irq(&ring->comp_lock);
  350. }
  351. static struct mlx4_en_tx_desc *mlx4_en_bounce_to_desc(struct mlx4_en_priv *priv,
  352. struct mlx4_en_tx_ring *ring,
  353. u32 index,
  354. unsigned int desc_size)
  355. {
  356. u32 copy = (ring->size - index) * TXBB_SIZE;
  357. int i;
  358. for (i = desc_size - copy - 4; i >= 0; i -= 4) {
  359. if ((i & (TXBB_SIZE - 1)) == 0)
  360. wmb();
  361. *((u32 *) (ring->buf + i)) =
  362. *((u32 *) (ring->bounce_buf + copy + i));
  363. }
  364. for (i = copy - 4; i >= 4 ; i -= 4) {
  365. if ((i & (TXBB_SIZE - 1)) == 0)
  366. wmb();
  367. *((u32 *) (ring->buf + index * TXBB_SIZE + i)) =
  368. *((u32 *) (ring->bounce_buf + i));
  369. }
  370. /* Return real descriptor location */
  371. return ring->buf + index * TXBB_SIZE;
  372. }
  373. static inline void mlx4_en_xmit_poll(struct mlx4_en_priv *priv, int tx_ind)
  374. {
  375. struct mlx4_en_cq *cq = &priv->tx_cq[tx_ind];
  376. struct mlx4_en_tx_ring *ring = &priv->tx_ring[tx_ind];
  377. unsigned long flags;
  378. /* If we don't have a pending timer, set one up to catch our recent
  379. post in case the interface becomes idle */
  380. if (!timer_pending(&cq->timer))
  381. mod_timer(&cq->timer, jiffies + MLX4_EN_TX_POLL_TIMEOUT);
  382. /* Poll the CQ every mlx4_en_TX_MODER_POLL packets */
  383. if ((++ring->poll_cnt & (MLX4_EN_TX_POLL_MODER - 1)) == 0)
  384. if (spin_trylock_irqsave(&ring->comp_lock, flags)) {
  385. mlx4_en_process_tx_cq(priv->dev, cq);
  386. spin_unlock_irqrestore(&ring->comp_lock, flags);
  387. }
  388. }
  389. static int is_inline(struct sk_buff *skb, void **pfrag)
  390. {
  391. void *ptr;
  392. if (inline_thold && !skb_is_gso(skb) && skb->len <= inline_thold) {
  393. if (skb_shinfo(skb)->nr_frags == 1) {
  394. ptr = skb_frag_address_safe(&skb_shinfo(skb)->frags[0]);
  395. if (unlikely(!ptr))
  396. return 0;
  397. if (pfrag)
  398. *pfrag = ptr;
  399. return 1;
  400. } else if (unlikely(skb_shinfo(skb)->nr_frags))
  401. return 0;
  402. else
  403. return 1;
  404. }
  405. return 0;
  406. }
  407. static int inline_size(struct sk_buff *skb)
  408. {
  409. if (skb->len + CTRL_SIZE + sizeof(struct mlx4_wqe_inline_seg)
  410. <= MLX4_INLINE_ALIGN)
  411. return ALIGN(skb->len + CTRL_SIZE +
  412. sizeof(struct mlx4_wqe_inline_seg), 16);
  413. else
  414. return ALIGN(skb->len + CTRL_SIZE + 2 *
  415. sizeof(struct mlx4_wqe_inline_seg), 16);
  416. }
  417. static int get_real_size(struct sk_buff *skb, struct net_device *dev,
  418. int *lso_header_size)
  419. {
  420. struct mlx4_en_priv *priv = netdev_priv(dev);
  421. int real_size;
  422. if (skb_is_gso(skb)) {
  423. *lso_header_size = skb_transport_offset(skb) + tcp_hdrlen(skb);
  424. real_size = CTRL_SIZE + skb_shinfo(skb)->nr_frags * DS_SIZE +
  425. ALIGN(*lso_header_size + 4, DS_SIZE);
  426. if (unlikely(*lso_header_size != skb_headlen(skb))) {
  427. /* We add a segment for the skb linear buffer only if
  428. * it contains data */
  429. if (*lso_header_size < skb_headlen(skb))
  430. real_size += DS_SIZE;
  431. else {
  432. if (netif_msg_tx_err(priv))
  433. en_warn(priv, "Non-linear headers\n");
  434. return 0;
  435. }
  436. }
  437. } else {
  438. *lso_header_size = 0;
  439. if (!is_inline(skb, NULL))
  440. real_size = CTRL_SIZE + (skb_shinfo(skb)->nr_frags + 1) * DS_SIZE;
  441. else
  442. real_size = inline_size(skb);
  443. }
  444. return real_size;
  445. }
  446. static void build_inline_wqe(struct mlx4_en_tx_desc *tx_desc, struct sk_buff *skb,
  447. int real_size, u16 *vlan_tag, int tx_ind, void *fragptr)
  448. {
  449. struct mlx4_wqe_inline_seg *inl = &tx_desc->inl;
  450. int spc = MLX4_INLINE_ALIGN - CTRL_SIZE - sizeof *inl;
  451. if (skb->len <= spc) {
  452. inl->byte_count = cpu_to_be32(1 << 31 | skb->len);
  453. skb_copy_from_linear_data(skb, inl + 1, skb_headlen(skb));
  454. if (skb_shinfo(skb)->nr_frags)
  455. memcpy(((void *)(inl + 1)) + skb_headlen(skb), fragptr,
  456. skb_frag_size(&skb_shinfo(skb)->frags[0]));
  457. } else {
  458. inl->byte_count = cpu_to_be32(1 << 31 | spc);
  459. if (skb_headlen(skb) <= spc) {
  460. skb_copy_from_linear_data(skb, inl + 1, skb_headlen(skb));
  461. if (skb_headlen(skb) < spc) {
  462. memcpy(((void *)(inl + 1)) + skb_headlen(skb),
  463. fragptr, spc - skb_headlen(skb));
  464. fragptr += spc - skb_headlen(skb);
  465. }
  466. inl = (void *) (inl + 1) + spc;
  467. memcpy(((void *)(inl + 1)), fragptr, skb->len - spc);
  468. } else {
  469. skb_copy_from_linear_data(skb, inl + 1, spc);
  470. inl = (void *) (inl + 1) + spc;
  471. skb_copy_from_linear_data_offset(skb, spc, inl + 1,
  472. skb_headlen(skb) - spc);
  473. if (skb_shinfo(skb)->nr_frags)
  474. memcpy(((void *)(inl + 1)) + skb_headlen(skb) - spc,
  475. fragptr, skb_frag_size(&skb_shinfo(skb)->frags[0]));
  476. }
  477. wmb();
  478. inl->byte_count = cpu_to_be32(1 << 31 | (skb->len - spc));
  479. }
  480. tx_desc->ctrl.vlan_tag = cpu_to_be16(*vlan_tag);
  481. tx_desc->ctrl.ins_vlan = MLX4_WQE_CTRL_INS_VLAN *
  482. (!!vlan_tx_tag_present(skb));
  483. tx_desc->ctrl.fence_size = (real_size / 16) & 0x3f;
  484. }
  485. u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb)
  486. {
  487. struct mlx4_en_priv *priv = netdev_priv(dev);
  488. u16 vlan_tag = 0;
  489. /* If we support per priority flow control and the packet contains
  490. * a vlan tag, send the packet to the TX ring assigned to that priority
  491. */
  492. if (priv->prof->rx_ppp && vlan_tx_tag_present(skb)) {
  493. vlan_tag = vlan_tx_tag_get(skb);
  494. return MLX4_EN_NUM_TX_RINGS + (vlan_tag >> 13);
  495. }
  496. return skb_tx_hash(dev, skb);
  497. }
  498. static void mlx4_bf_copy(void __iomem *dst, unsigned long *src, unsigned bytecnt)
  499. {
  500. __iowrite64_copy(dst, src, bytecnt / 8);
  501. }
  502. netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev)
  503. {
  504. struct mlx4_en_priv *priv = netdev_priv(dev);
  505. struct mlx4_en_dev *mdev = priv->mdev;
  506. struct mlx4_en_tx_ring *ring;
  507. struct mlx4_en_cq *cq;
  508. struct mlx4_en_tx_desc *tx_desc;
  509. struct mlx4_wqe_data_seg *data;
  510. struct skb_frag_struct *frag;
  511. struct mlx4_en_tx_info *tx_info;
  512. struct ethhdr *ethh;
  513. int tx_ind = 0;
  514. int nr_txbb;
  515. int desc_size;
  516. int real_size;
  517. dma_addr_t dma;
  518. u32 index, bf_index;
  519. __be32 op_own;
  520. u16 vlan_tag = 0;
  521. int i;
  522. int lso_header_size;
  523. void *fragptr;
  524. bool bounce = false;
  525. if (!priv->port_up)
  526. goto tx_drop;
  527. real_size = get_real_size(skb, dev, &lso_header_size);
  528. if (unlikely(!real_size))
  529. goto tx_drop;
  530. /* Align descriptor to TXBB size */
  531. desc_size = ALIGN(real_size, TXBB_SIZE);
  532. nr_txbb = desc_size / TXBB_SIZE;
  533. if (unlikely(nr_txbb > MAX_DESC_TXBBS)) {
  534. if (netif_msg_tx_err(priv))
  535. en_warn(priv, "Oversized header or SG list\n");
  536. goto tx_drop;
  537. }
  538. tx_ind = skb->queue_mapping;
  539. ring = &priv->tx_ring[tx_ind];
  540. if (vlan_tx_tag_present(skb))
  541. vlan_tag = vlan_tx_tag_get(skb);
  542. /* Check available TXBBs And 2K spare for prefetch */
  543. if (unlikely(((int)(ring->prod - ring->cons)) >
  544. ring->size - HEADROOM - MAX_DESC_TXBBS)) {
  545. /* every full Tx ring stops queue */
  546. netif_tx_stop_queue(netdev_get_tx_queue(dev, tx_ind));
  547. ring->blocked = 1;
  548. priv->port_stats.queue_stopped++;
  549. /* Use interrupts to find out when queue opened */
  550. cq = &priv->tx_cq[tx_ind];
  551. mlx4_en_arm_cq(priv, cq);
  552. return NETDEV_TX_BUSY;
  553. }
  554. /* Track current inflight packets for performance analysis */
  555. AVG_PERF_COUNTER(priv->pstats.inflight_avg,
  556. (u32) (ring->prod - ring->cons - 1));
  557. /* Packet is good - grab an index and transmit it */
  558. index = ring->prod & ring->size_mask;
  559. bf_index = ring->prod;
  560. /* See if we have enough space for whole descriptor TXBB for setting
  561. * SW ownership on next descriptor; if not, use a bounce buffer. */
  562. if (likely(index + nr_txbb <= ring->size))
  563. tx_desc = ring->buf + index * TXBB_SIZE;
  564. else {
  565. tx_desc = (struct mlx4_en_tx_desc *) ring->bounce_buf;
  566. bounce = true;
  567. }
  568. /* Save skb in tx_info ring */
  569. tx_info = &ring->tx_info[index];
  570. tx_info->skb = skb;
  571. tx_info->nr_txbb = nr_txbb;
  572. /* Prepare ctrl segement apart opcode+ownership, which depends on
  573. * whether LSO is used */
  574. tx_desc->ctrl.vlan_tag = cpu_to_be16(vlan_tag);
  575. tx_desc->ctrl.ins_vlan = MLX4_WQE_CTRL_INS_VLAN *
  576. !!vlan_tx_tag_present(skb);
  577. tx_desc->ctrl.fence_size = (real_size / 16) & 0x3f;
  578. tx_desc->ctrl.srcrb_flags = priv->ctrl_flags;
  579. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  580. tx_desc->ctrl.srcrb_flags |= cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
  581. MLX4_WQE_CTRL_TCP_UDP_CSUM);
  582. ring->tx_csum++;
  583. }
  584. /* Copy dst mac address to wqe */
  585. ethh = (struct ethhdr *)skb->data;
  586. tx_desc->ctrl.srcrb_flags16[0] = get_unaligned((__be16 *)ethh->h_dest);
  587. tx_desc->ctrl.imm = get_unaligned((__be32 *)(ethh->h_dest + 2));
  588. /* Handle LSO (TSO) packets */
  589. if (lso_header_size) {
  590. /* Mark opcode as LSO */
  591. op_own = cpu_to_be32(MLX4_OPCODE_LSO | (1 << 6)) |
  592. ((ring->prod & ring->size) ?
  593. cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0);
  594. /* Fill in the LSO prefix */
  595. tx_desc->lso.mss_hdr_size = cpu_to_be32(
  596. skb_shinfo(skb)->gso_size << 16 | lso_header_size);
  597. /* Copy headers;
  598. * note that we already verified that it is linear */
  599. memcpy(tx_desc->lso.header, skb->data, lso_header_size);
  600. data = ((void *) &tx_desc->lso +
  601. ALIGN(lso_header_size + 4, DS_SIZE));
  602. priv->port_stats.tso_packets++;
  603. i = ((skb->len - lso_header_size) / skb_shinfo(skb)->gso_size) +
  604. !!((skb->len - lso_header_size) % skb_shinfo(skb)->gso_size);
  605. ring->bytes += skb->len + (i - 1) * lso_header_size;
  606. ring->packets += i;
  607. } else {
  608. /* Normal (Non LSO) packet */
  609. op_own = cpu_to_be32(MLX4_OPCODE_SEND) |
  610. ((ring->prod & ring->size) ?
  611. cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0);
  612. data = &tx_desc->data;
  613. ring->bytes += max(skb->len, (unsigned int) ETH_ZLEN);
  614. ring->packets++;
  615. }
  616. AVG_PERF_COUNTER(priv->pstats.tx_pktsz_avg, skb->len);
  617. /* valid only for none inline segments */
  618. tx_info->data_offset = (void *) data - (void *) tx_desc;
  619. tx_info->linear = (lso_header_size < skb_headlen(skb) && !is_inline(skb, NULL)) ? 1 : 0;
  620. data += skb_shinfo(skb)->nr_frags + tx_info->linear - 1;
  621. if (!is_inline(skb, &fragptr)) {
  622. /* Map fragments */
  623. for (i = skb_shinfo(skb)->nr_frags - 1; i >= 0; i--) {
  624. frag = &skb_shinfo(skb)->frags[i];
  625. dma = skb_frag_dma_map(priv->ddev, frag,
  626. 0, skb_frag_size(frag),
  627. DMA_TO_DEVICE);
  628. data->addr = cpu_to_be64(dma);
  629. data->lkey = cpu_to_be32(mdev->mr.key);
  630. wmb();
  631. data->byte_count = cpu_to_be32(skb_frag_size(frag));
  632. --data;
  633. }
  634. /* Map linear part */
  635. if (tx_info->linear) {
  636. dma = dma_map_single(priv->ddev, skb->data + lso_header_size,
  637. skb_headlen(skb) - lso_header_size, PCI_DMA_TODEVICE);
  638. data->addr = cpu_to_be64(dma);
  639. data->lkey = cpu_to_be32(mdev->mr.key);
  640. wmb();
  641. data->byte_count = cpu_to_be32(skb_headlen(skb) - lso_header_size);
  642. }
  643. tx_info->inl = 0;
  644. } else {
  645. build_inline_wqe(tx_desc, skb, real_size, &vlan_tag, tx_ind, fragptr);
  646. tx_info->inl = 1;
  647. }
  648. ring->prod += nr_txbb;
  649. /* If we used a bounce buffer then copy descriptor back into place */
  650. if (bounce)
  651. tx_desc = mlx4_en_bounce_to_desc(priv, ring, index, desc_size);
  652. /* Run destructor before passing skb to HW */
  653. if (likely(!skb_shared(skb)))
  654. skb_orphan(skb);
  655. if (ring->bf_enabled && desc_size <= MAX_BF && !bounce && !vlan_tag) {
  656. *(__be32 *) (&tx_desc->ctrl.vlan_tag) |= cpu_to_be32(ring->doorbell_qpn);
  657. op_own |= htonl((bf_index & 0xffff) << 8);
  658. /* Ensure new descirptor hits memory
  659. * before setting ownership of this descriptor to HW */
  660. wmb();
  661. tx_desc->ctrl.owner_opcode = op_own;
  662. wmb();
  663. mlx4_bf_copy(ring->bf.reg + ring->bf.offset, (unsigned long *) &tx_desc->ctrl,
  664. desc_size);
  665. wmb();
  666. ring->bf.offset ^= ring->bf.buf_size;
  667. } else {
  668. /* Ensure new descirptor hits memory
  669. * before setting ownership of this descriptor to HW */
  670. wmb();
  671. tx_desc->ctrl.owner_opcode = op_own;
  672. wmb();
  673. iowrite32be(ring->doorbell_qpn, ring->bf.uar->map + MLX4_SEND_DOORBELL);
  674. }
  675. /* Poll CQ here */
  676. mlx4_en_xmit_poll(priv, tx_ind);
  677. return NETDEV_TX_OK;
  678. tx_drop:
  679. dev_kfree_skb_any(skb);
  680. priv->stats.tx_dropped++;
  681. return NETDEV_TX_OK;
  682. }