sky2.c 135 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/crc32.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/ip.h>
  35. #include <linux/slab.h>
  36. #include <net/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/in.h>
  39. #include <linux/delay.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/debugfs.h>
  44. #include <linux/mii.h>
  45. #include <asm/irq.h>
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.30"
  49. /*
  50. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  51. * that are organized into three (receive, transmit, status) different rings
  52. * similar to Tigon3.
  53. */
  54. #define RX_LE_SIZE 1024
  55. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  56. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  57. #define RX_DEF_PENDING RX_MAX_PENDING
  58. /* This is the worst case number of transmit list elements for a single skb:
  59. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  60. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  61. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  62. #define TX_MAX_PENDING 1024
  63. #define TX_DEF_PENDING 63
  64. #define TX_WATCHDOG (5 * HZ)
  65. #define NAPI_WEIGHT 64
  66. #define PHY_RETRIES 1000
  67. #define SKY2_EEPROM_MAGIC 0x9955aabb
  68. #define RING_NEXT(x, s) (((x)+1) & ((s)-1))
  69. static const u32 default_msg =
  70. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  71. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  72. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  73. static int debug = -1; /* defaults above */
  74. module_param(debug, int, 0);
  75. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  76. static int copybreak __read_mostly = 128;
  77. module_param(copybreak, int, 0);
  78. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  79. static int disable_msi = 0;
  80. module_param(disable_msi, int, 0);
  81. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  82. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  83. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  84. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  86. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
  124. { 0 }
  125. };
  126. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  127. /* Avoid conditionals by using array */
  128. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  129. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  130. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  131. static void sky2_set_multicast(struct net_device *dev);
  132. static irqreturn_t sky2_intr(int irq, void *dev_id);
  133. /* Access to PHY via serial interconnect */
  134. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  135. {
  136. int i;
  137. gma_write16(hw, port, GM_SMI_DATA, val);
  138. gma_write16(hw, port, GM_SMI_CTRL,
  139. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  140. for (i = 0; i < PHY_RETRIES; i++) {
  141. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  142. if (ctrl == 0xffff)
  143. goto io_error;
  144. if (!(ctrl & GM_SMI_CT_BUSY))
  145. return 0;
  146. udelay(10);
  147. }
  148. dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
  149. return -ETIMEDOUT;
  150. io_error:
  151. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  152. return -EIO;
  153. }
  154. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  155. {
  156. int i;
  157. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  158. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  159. for (i = 0; i < PHY_RETRIES; i++) {
  160. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  161. if (ctrl == 0xffff)
  162. goto io_error;
  163. if (ctrl & GM_SMI_CT_RD_VAL) {
  164. *val = gma_read16(hw, port, GM_SMI_DATA);
  165. return 0;
  166. }
  167. udelay(10);
  168. }
  169. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  170. return -ETIMEDOUT;
  171. io_error:
  172. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  173. return -EIO;
  174. }
  175. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  176. {
  177. u16 v;
  178. __gm_phy_read(hw, port, reg, &v);
  179. return v;
  180. }
  181. static void sky2_power_on(struct sky2_hw *hw)
  182. {
  183. /* switch power to VCC (WA for VAUX problem) */
  184. sky2_write8(hw, B0_POWER_CTRL,
  185. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  186. /* disable Core Clock Division, */
  187. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  188. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  189. /* enable bits are inverted */
  190. sky2_write8(hw, B2_Y2_CLK_GATE,
  191. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  192. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  193. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  194. else
  195. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  196. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  197. u32 reg;
  198. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  199. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  200. /* set all bits to 0 except bits 15..12 and 8 */
  201. reg &= P_ASPM_CONTROL_MSK;
  202. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  203. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  204. /* set all bits to 0 except bits 28 & 27 */
  205. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  206. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  207. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  208. sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
  209. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  210. reg = sky2_read32(hw, B2_GP_IO);
  211. reg |= GLB_GPIO_STAT_RACE_DIS;
  212. sky2_write32(hw, B2_GP_IO, reg);
  213. sky2_read32(hw, B2_GP_IO);
  214. }
  215. /* Turn on "driver loaded" LED */
  216. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  217. }
  218. static void sky2_power_aux(struct sky2_hw *hw)
  219. {
  220. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  221. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  222. else
  223. /* enable bits are inverted */
  224. sky2_write8(hw, B2_Y2_CLK_GATE,
  225. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  226. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  227. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  228. /* switch power to VAUX if supported and PME from D3cold */
  229. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  230. pci_pme_capable(hw->pdev, PCI_D3cold))
  231. sky2_write8(hw, B0_POWER_CTRL,
  232. (PC_VAUX_ENA | PC_VCC_ENA |
  233. PC_VAUX_ON | PC_VCC_OFF));
  234. /* turn off "driver loaded LED" */
  235. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  236. }
  237. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  238. {
  239. u16 reg;
  240. /* disable all GMAC IRQ's */
  241. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  242. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  243. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  244. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  245. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  246. reg = gma_read16(hw, port, GM_RX_CTRL);
  247. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  248. gma_write16(hw, port, GM_RX_CTRL, reg);
  249. }
  250. /* flow control to advertise bits */
  251. static const u16 copper_fc_adv[] = {
  252. [FC_NONE] = 0,
  253. [FC_TX] = PHY_M_AN_ASP,
  254. [FC_RX] = PHY_M_AN_PC,
  255. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  256. };
  257. /* flow control to advertise bits when using 1000BaseX */
  258. static const u16 fiber_fc_adv[] = {
  259. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  260. [FC_TX] = PHY_M_P_ASYM_MD_X,
  261. [FC_RX] = PHY_M_P_SYM_MD_X,
  262. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  263. };
  264. /* flow control to GMA disable bits */
  265. static const u16 gm_fc_disable[] = {
  266. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  267. [FC_TX] = GM_GPCR_FC_RX_DIS,
  268. [FC_RX] = GM_GPCR_FC_TX_DIS,
  269. [FC_BOTH] = 0,
  270. };
  271. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  272. {
  273. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  274. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  275. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  276. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  277. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  278. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  279. PHY_M_EC_MAC_S_MSK);
  280. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  281. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  282. if (hw->chip_id == CHIP_ID_YUKON_EC)
  283. /* set downshift counter to 3x and enable downshift */
  284. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  285. else
  286. /* set master & slave downshift counter to 1x */
  287. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  288. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  289. }
  290. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  291. if (sky2_is_copper(hw)) {
  292. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  293. /* enable automatic crossover */
  294. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  295. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  296. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  297. u16 spec;
  298. /* Enable Class A driver for FE+ A0 */
  299. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  300. spec |= PHY_M_FESC_SEL_CL_A;
  301. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  302. }
  303. } else {
  304. /* disable energy detect */
  305. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  306. /* enable automatic crossover */
  307. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  308. /* downshift on PHY 88E1112 and 88E1149 is changed */
  309. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  310. (hw->flags & SKY2_HW_NEWER_PHY)) {
  311. /* set downshift counter to 3x and enable downshift */
  312. ctrl &= ~PHY_M_PC_DSC_MSK;
  313. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  314. }
  315. }
  316. } else {
  317. /* workaround for deviation #4.88 (CRC errors) */
  318. /* disable Automatic Crossover */
  319. ctrl &= ~PHY_M_PC_MDIX_MSK;
  320. }
  321. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  322. /* special setup for PHY 88E1112 Fiber */
  323. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  324. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  325. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  326. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  327. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  328. ctrl &= ~PHY_M_MAC_MD_MSK;
  329. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  330. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  331. if (hw->pmd_type == 'P') {
  332. /* select page 1 to access Fiber registers */
  333. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  334. /* for SFP-module set SIGDET polarity to low */
  335. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  336. ctrl |= PHY_M_FIB_SIGD_POL;
  337. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  338. }
  339. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  340. }
  341. ctrl = PHY_CT_RESET;
  342. ct1000 = 0;
  343. adv = PHY_AN_CSMA;
  344. reg = 0;
  345. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  346. if (sky2_is_copper(hw)) {
  347. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  348. ct1000 |= PHY_M_1000C_AFD;
  349. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  350. ct1000 |= PHY_M_1000C_AHD;
  351. if (sky2->advertising & ADVERTISED_100baseT_Full)
  352. adv |= PHY_M_AN_100_FD;
  353. if (sky2->advertising & ADVERTISED_100baseT_Half)
  354. adv |= PHY_M_AN_100_HD;
  355. if (sky2->advertising & ADVERTISED_10baseT_Full)
  356. adv |= PHY_M_AN_10_FD;
  357. if (sky2->advertising & ADVERTISED_10baseT_Half)
  358. adv |= PHY_M_AN_10_HD;
  359. } else { /* special defines for FIBER (88E1040S only) */
  360. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  361. adv |= PHY_M_AN_1000X_AFD;
  362. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  363. adv |= PHY_M_AN_1000X_AHD;
  364. }
  365. /* Restart Auto-negotiation */
  366. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  367. } else {
  368. /* forced speed/duplex settings */
  369. ct1000 = PHY_M_1000C_MSE;
  370. /* Disable auto update for duplex flow control and duplex */
  371. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  372. switch (sky2->speed) {
  373. case SPEED_1000:
  374. ctrl |= PHY_CT_SP1000;
  375. reg |= GM_GPCR_SPEED_1000;
  376. break;
  377. case SPEED_100:
  378. ctrl |= PHY_CT_SP100;
  379. reg |= GM_GPCR_SPEED_100;
  380. break;
  381. }
  382. if (sky2->duplex == DUPLEX_FULL) {
  383. reg |= GM_GPCR_DUP_FULL;
  384. ctrl |= PHY_CT_DUP_MD;
  385. } else if (sky2->speed < SPEED_1000)
  386. sky2->flow_mode = FC_NONE;
  387. }
  388. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  389. if (sky2_is_copper(hw))
  390. adv |= copper_fc_adv[sky2->flow_mode];
  391. else
  392. adv |= fiber_fc_adv[sky2->flow_mode];
  393. } else {
  394. reg |= GM_GPCR_AU_FCT_DIS;
  395. reg |= gm_fc_disable[sky2->flow_mode];
  396. /* Forward pause packets to GMAC? */
  397. if (sky2->flow_mode & FC_RX)
  398. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  399. else
  400. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  401. }
  402. gma_write16(hw, port, GM_GP_CTRL, reg);
  403. if (hw->flags & SKY2_HW_GIGABIT)
  404. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  405. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  406. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  407. /* Setup Phy LED's */
  408. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  409. ledover = 0;
  410. switch (hw->chip_id) {
  411. case CHIP_ID_YUKON_FE:
  412. /* on 88E3082 these bits are at 11..9 (shifted left) */
  413. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  414. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  415. /* delete ACT LED control bits */
  416. ctrl &= ~PHY_M_FELP_LED1_MSK;
  417. /* change ACT LED control to blink mode */
  418. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  419. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  420. break;
  421. case CHIP_ID_YUKON_FE_P:
  422. /* Enable Link Partner Next Page */
  423. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  424. ctrl |= PHY_M_PC_ENA_LIP_NP;
  425. /* disable Energy Detect and enable scrambler */
  426. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  427. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  428. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  429. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  430. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  431. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  432. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  433. break;
  434. case CHIP_ID_YUKON_XL:
  435. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  436. /* select page 3 to access LED control register */
  437. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  438. /* set LED Function Control register */
  439. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  440. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  441. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  442. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  443. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  444. /* set Polarity Control register */
  445. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  446. (PHY_M_POLC_LS1_P_MIX(4) |
  447. PHY_M_POLC_IS0_P_MIX(4) |
  448. PHY_M_POLC_LOS_CTRL(2) |
  449. PHY_M_POLC_INIT_CTRL(2) |
  450. PHY_M_POLC_STA1_CTRL(2) |
  451. PHY_M_POLC_STA0_CTRL(2)));
  452. /* restore page register */
  453. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  454. break;
  455. case CHIP_ID_YUKON_EC_U:
  456. case CHIP_ID_YUKON_EX:
  457. case CHIP_ID_YUKON_SUPR:
  458. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  459. /* select page 3 to access LED control register */
  460. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  461. /* set LED Function Control register */
  462. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  463. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  464. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  465. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  466. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  467. /* set Blink Rate in LED Timer Control Register */
  468. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  469. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  470. /* restore page register */
  471. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  472. break;
  473. default:
  474. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  475. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  476. /* turn off the Rx LED (LED_RX) */
  477. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  478. }
  479. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  480. /* apply fixes in PHY AFE */
  481. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  482. /* increase differential signal amplitude in 10BASE-T */
  483. gm_phy_write(hw, port, 0x18, 0xaa99);
  484. gm_phy_write(hw, port, 0x17, 0x2011);
  485. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  486. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  487. gm_phy_write(hw, port, 0x18, 0xa204);
  488. gm_phy_write(hw, port, 0x17, 0x2002);
  489. }
  490. /* set page register to 0 */
  491. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  492. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  493. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  494. /* apply workaround for integrated resistors calibration */
  495. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  496. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  497. } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  498. /* apply fixes in PHY AFE */
  499. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  500. /* apply RDAC termination workaround */
  501. gm_phy_write(hw, port, 24, 0x2800);
  502. gm_phy_write(hw, port, 23, 0x2001);
  503. /* set page register back to 0 */
  504. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  505. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  506. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  507. /* no effect on Yukon-XL */
  508. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  509. if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
  510. sky2->speed == SPEED_100) {
  511. /* turn on 100 Mbps LED (LED_LINK100) */
  512. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  513. }
  514. if (ledover)
  515. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  516. } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
  517. (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
  518. int i;
  519. /* This a phy register setup workaround copied from vendor driver. */
  520. static const struct {
  521. u16 reg, val;
  522. } eee_afe[] = {
  523. { 0x156, 0x58ce },
  524. { 0x153, 0x99eb },
  525. { 0x141, 0x8064 },
  526. /* { 0x155, 0x130b },*/
  527. { 0x000, 0x0000 },
  528. { 0x151, 0x8433 },
  529. { 0x14b, 0x8c44 },
  530. { 0x14c, 0x0f90 },
  531. { 0x14f, 0x39aa },
  532. /* { 0x154, 0x2f39 },*/
  533. { 0x14d, 0xba33 },
  534. { 0x144, 0x0048 },
  535. { 0x152, 0x2010 },
  536. /* { 0x158, 0x1223 },*/
  537. { 0x140, 0x4444 },
  538. { 0x154, 0x2f3b },
  539. { 0x158, 0xb203 },
  540. { 0x157, 0x2029 },
  541. };
  542. /* Start Workaround for OptimaEEE Rev.Z0 */
  543. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
  544. gm_phy_write(hw, port, 1, 0x4099);
  545. gm_phy_write(hw, port, 3, 0x1120);
  546. gm_phy_write(hw, port, 11, 0x113c);
  547. gm_phy_write(hw, port, 14, 0x8100);
  548. gm_phy_write(hw, port, 15, 0x112a);
  549. gm_phy_write(hw, port, 17, 0x1008);
  550. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
  551. gm_phy_write(hw, port, 1, 0x20b0);
  552. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  553. for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
  554. /* apply AFE settings */
  555. gm_phy_write(hw, port, 17, eee_afe[i].val);
  556. gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
  557. }
  558. /* End Workaround for OptimaEEE */
  559. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  560. /* Enable 10Base-Te (EEE) */
  561. if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
  562. reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  563. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
  564. reg | PHY_M_10B_TE_ENABLE);
  565. }
  566. }
  567. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  568. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  569. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  570. else
  571. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  572. }
  573. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  574. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  575. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  576. {
  577. u32 reg1;
  578. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  579. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  580. reg1 &= ~phy_power[port];
  581. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  582. reg1 |= coma_mode[port];
  583. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  584. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  585. sky2_pci_read32(hw, PCI_DEV_REG1);
  586. if (hw->chip_id == CHIP_ID_YUKON_FE)
  587. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  588. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  589. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  590. }
  591. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  592. {
  593. u32 reg1;
  594. u16 ctrl;
  595. /* release GPHY Control reset */
  596. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  597. /* release GMAC reset */
  598. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  599. if (hw->flags & SKY2_HW_NEWER_PHY) {
  600. /* select page 2 to access MAC control register */
  601. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  602. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  603. /* allow GMII Power Down */
  604. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  605. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  606. /* set page register back to 0 */
  607. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  608. }
  609. /* setup General Purpose Control Register */
  610. gma_write16(hw, port, GM_GP_CTRL,
  611. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  612. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  613. GM_GPCR_AU_SPD_DIS);
  614. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  615. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  616. /* select page 2 to access MAC control register */
  617. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  618. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  619. /* enable Power Down */
  620. ctrl |= PHY_M_PC_POW_D_ENA;
  621. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  622. /* set page register back to 0 */
  623. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  624. }
  625. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  626. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  627. }
  628. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  629. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  630. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  631. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  632. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  633. }
  634. /* configure IPG according to used link speed */
  635. static void sky2_set_ipg(struct sky2_port *sky2)
  636. {
  637. u16 reg;
  638. reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
  639. reg &= ~GM_SMOD_IPG_MSK;
  640. if (sky2->speed > SPEED_100)
  641. reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
  642. else
  643. reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
  644. gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
  645. }
  646. /* Enable Rx/Tx */
  647. static void sky2_enable_rx_tx(struct sky2_port *sky2)
  648. {
  649. struct sky2_hw *hw = sky2->hw;
  650. unsigned port = sky2->port;
  651. u16 reg;
  652. reg = gma_read16(hw, port, GM_GP_CTRL);
  653. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  654. gma_write16(hw, port, GM_GP_CTRL, reg);
  655. }
  656. /* Force a renegotiation */
  657. static void sky2_phy_reinit(struct sky2_port *sky2)
  658. {
  659. spin_lock_bh(&sky2->phy_lock);
  660. sky2_phy_init(sky2->hw, sky2->port);
  661. sky2_enable_rx_tx(sky2);
  662. spin_unlock_bh(&sky2->phy_lock);
  663. }
  664. /* Put device in state to listen for Wake On Lan */
  665. static void sky2_wol_init(struct sky2_port *sky2)
  666. {
  667. struct sky2_hw *hw = sky2->hw;
  668. unsigned port = sky2->port;
  669. enum flow_control save_mode;
  670. u16 ctrl;
  671. /* Bring hardware out of reset */
  672. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  673. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  674. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  675. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  676. /* Force to 10/100
  677. * sky2_reset will re-enable on resume
  678. */
  679. save_mode = sky2->flow_mode;
  680. ctrl = sky2->advertising;
  681. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  682. sky2->flow_mode = FC_NONE;
  683. spin_lock_bh(&sky2->phy_lock);
  684. sky2_phy_power_up(hw, port);
  685. sky2_phy_init(hw, port);
  686. spin_unlock_bh(&sky2->phy_lock);
  687. sky2->flow_mode = save_mode;
  688. sky2->advertising = ctrl;
  689. /* Set GMAC to no flow control and auto update for speed/duplex */
  690. gma_write16(hw, port, GM_GP_CTRL,
  691. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  692. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  693. /* Set WOL address */
  694. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  695. sky2->netdev->dev_addr, ETH_ALEN);
  696. /* Turn on appropriate WOL control bits */
  697. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  698. ctrl = 0;
  699. if (sky2->wol & WAKE_PHY)
  700. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  701. else
  702. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  703. if (sky2->wol & WAKE_MAGIC)
  704. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  705. else
  706. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  707. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  708. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  709. /* Disable PiG firmware */
  710. sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
  711. /* block receiver */
  712. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  713. sky2_read32(hw, B0_CTST);
  714. }
  715. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  716. {
  717. struct net_device *dev = hw->dev[port];
  718. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  719. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  720. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  721. /* Yukon-Extreme B0 and further Extreme devices */
  722. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  723. } else if (dev->mtu > ETH_DATA_LEN) {
  724. /* set Tx GMAC FIFO Almost Empty Threshold */
  725. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  726. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  727. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  728. } else
  729. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  730. }
  731. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  732. {
  733. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  734. u16 reg;
  735. u32 rx_reg;
  736. int i;
  737. const u8 *addr = hw->dev[port]->dev_addr;
  738. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  739. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  740. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  741. if (hw->chip_id == CHIP_ID_YUKON_XL &&
  742. hw->chip_rev == CHIP_REV_YU_XL_A0 &&
  743. port == 1) {
  744. /* WA DEV_472 -- looks like crossed wires on port 2 */
  745. /* clear GMAC 1 Control reset */
  746. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  747. do {
  748. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  749. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  750. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  751. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  752. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  753. }
  754. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  755. /* Enable Transmit FIFO Underrun */
  756. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  757. spin_lock_bh(&sky2->phy_lock);
  758. sky2_phy_power_up(hw, port);
  759. sky2_phy_init(hw, port);
  760. spin_unlock_bh(&sky2->phy_lock);
  761. /* MIB clear */
  762. reg = gma_read16(hw, port, GM_PHY_ADDR);
  763. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  764. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  765. gma_read16(hw, port, i);
  766. gma_write16(hw, port, GM_PHY_ADDR, reg);
  767. /* transmit control */
  768. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  769. /* receive control reg: unicast + multicast + no FCS */
  770. gma_write16(hw, port, GM_RX_CTRL,
  771. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  772. /* transmit flow control */
  773. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  774. /* transmit parameter */
  775. gma_write16(hw, port, GM_TX_PARAM,
  776. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  777. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  778. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  779. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  780. /* serial mode register */
  781. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  782. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
  783. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  784. reg |= GM_SMOD_JUMBO_ENA;
  785. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  786. hw->chip_rev == CHIP_REV_YU_EC_U_B1)
  787. reg |= GM_NEW_FLOW_CTRL;
  788. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  789. /* virtual address for data */
  790. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  791. /* physical address: used for pause frames */
  792. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  793. /* ignore counter overflows */
  794. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  795. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  796. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  797. /* Configure Rx MAC FIFO */
  798. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  799. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  800. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  801. hw->chip_id == CHIP_ID_YUKON_FE_P)
  802. rx_reg |= GMF_RX_OVER_ON;
  803. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  804. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  805. /* Hardware errata - clear flush mask */
  806. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  807. } else {
  808. /* Flush Rx MAC FIFO on any flow control or error */
  809. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  810. }
  811. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  812. reg = RX_GMF_FL_THR_DEF + 1;
  813. /* Another magic mystery workaround from sk98lin */
  814. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  815. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  816. reg = 0x178;
  817. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  818. /* Configure Tx MAC FIFO */
  819. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  820. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  821. /* On chips without ram buffer, pause is controlled by MAC level */
  822. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  823. /* Pause threshold is scaled by 8 in bytes */
  824. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  825. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  826. reg = 1568 / 8;
  827. else
  828. reg = 1024 / 8;
  829. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  830. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  831. sky2_set_tx_stfwd(hw, port);
  832. }
  833. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  834. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  835. /* disable dynamic watermark */
  836. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  837. reg &= ~TX_DYN_WM_ENA;
  838. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  839. }
  840. }
  841. /* Assign Ram Buffer allocation to queue */
  842. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  843. {
  844. u32 end;
  845. /* convert from K bytes to qwords used for hw register */
  846. start *= 1024/8;
  847. space *= 1024/8;
  848. end = start + space - 1;
  849. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  850. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  851. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  852. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  853. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  854. if (q == Q_R1 || q == Q_R2) {
  855. u32 tp = space - space/4;
  856. /* On receive queue's set the thresholds
  857. * give receiver priority when > 3/4 full
  858. * send pause when down to 2K
  859. */
  860. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  861. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  862. tp = space - 2048/8;
  863. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  864. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  865. } else {
  866. /* Enable store & forward on Tx queue's because
  867. * Tx FIFO is only 1K on Yukon
  868. */
  869. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  870. }
  871. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  872. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  873. }
  874. /* Setup Bus Memory Interface */
  875. static void sky2_qset(struct sky2_hw *hw, u16 q)
  876. {
  877. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  878. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  879. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  880. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  881. }
  882. /* Setup prefetch unit registers. This is the interface between
  883. * hardware and driver list elements
  884. */
  885. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  886. dma_addr_t addr, u32 last)
  887. {
  888. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  889. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  890. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  891. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  892. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  893. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  894. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  895. }
  896. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  897. {
  898. struct sky2_tx_le *le = sky2->tx_le + *slot;
  899. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  900. le->ctrl = 0;
  901. return le;
  902. }
  903. static void tx_init(struct sky2_port *sky2)
  904. {
  905. struct sky2_tx_le *le;
  906. sky2->tx_prod = sky2->tx_cons = 0;
  907. sky2->tx_tcpsum = 0;
  908. sky2->tx_last_mss = 0;
  909. netdev_reset_queue(sky2->netdev);
  910. le = get_tx_le(sky2, &sky2->tx_prod);
  911. le->addr = 0;
  912. le->opcode = OP_ADDR64 | HW_OWNER;
  913. sky2->tx_last_upper = 0;
  914. }
  915. /* Update chip's next pointer */
  916. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  917. {
  918. /* Make sure write' to descriptors are complete before we tell hardware */
  919. wmb();
  920. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  921. /* Synchronize I/O on since next processor may write to tail */
  922. mmiowb();
  923. }
  924. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  925. {
  926. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  927. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  928. le->ctrl = 0;
  929. return le;
  930. }
  931. static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
  932. {
  933. unsigned size;
  934. /* Space needed for frame data + headers rounded up */
  935. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  936. /* Stopping point for hardware truncation */
  937. return (size - 8) / sizeof(u32);
  938. }
  939. static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
  940. {
  941. struct rx_ring_info *re;
  942. unsigned size;
  943. /* Space needed for frame data + headers rounded up */
  944. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  945. sky2->rx_nfrags = size >> PAGE_SHIFT;
  946. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  947. /* Compute residue after pages */
  948. size -= sky2->rx_nfrags << PAGE_SHIFT;
  949. /* Optimize to handle small packets and headers */
  950. if (size < copybreak)
  951. size = copybreak;
  952. if (size < ETH_HLEN)
  953. size = ETH_HLEN;
  954. return size;
  955. }
  956. /* Build description to hardware for one receive segment */
  957. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  958. dma_addr_t map, unsigned len)
  959. {
  960. struct sky2_rx_le *le;
  961. if (sizeof(dma_addr_t) > sizeof(u32)) {
  962. le = sky2_next_rx(sky2);
  963. le->addr = cpu_to_le32(upper_32_bits(map));
  964. le->opcode = OP_ADDR64 | HW_OWNER;
  965. }
  966. le = sky2_next_rx(sky2);
  967. le->addr = cpu_to_le32(lower_32_bits(map));
  968. le->length = cpu_to_le16(len);
  969. le->opcode = op | HW_OWNER;
  970. }
  971. /* Build description to hardware for one possibly fragmented skb */
  972. static void sky2_rx_submit(struct sky2_port *sky2,
  973. const struct rx_ring_info *re)
  974. {
  975. int i;
  976. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  977. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  978. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  979. }
  980. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  981. unsigned size)
  982. {
  983. struct sk_buff *skb = re->skb;
  984. int i;
  985. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  986. if (pci_dma_mapping_error(pdev, re->data_addr))
  987. goto mapping_error;
  988. dma_unmap_len_set(re, data_size, size);
  989. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  990. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  991. re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
  992. skb_frag_size(frag),
  993. DMA_FROM_DEVICE);
  994. if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
  995. goto map_page_error;
  996. }
  997. return 0;
  998. map_page_error:
  999. while (--i >= 0) {
  1000. pci_unmap_page(pdev, re->frag_addr[i],
  1001. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  1002. PCI_DMA_FROMDEVICE);
  1003. }
  1004. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  1005. PCI_DMA_FROMDEVICE);
  1006. mapping_error:
  1007. if (net_ratelimit())
  1008. dev_warn(&pdev->dev, "%s: rx mapping error\n",
  1009. skb->dev->name);
  1010. return -EIO;
  1011. }
  1012. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  1013. {
  1014. struct sk_buff *skb = re->skb;
  1015. int i;
  1016. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  1017. PCI_DMA_FROMDEVICE);
  1018. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  1019. pci_unmap_page(pdev, re->frag_addr[i],
  1020. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  1021. PCI_DMA_FROMDEVICE);
  1022. }
  1023. /* Tell chip where to start receive checksum.
  1024. * Actually has two checksums, but set both same to avoid possible byte
  1025. * order problems.
  1026. */
  1027. static void rx_set_checksum(struct sky2_port *sky2)
  1028. {
  1029. struct sky2_rx_le *le = sky2_next_rx(sky2);
  1030. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  1031. le->ctrl = 0;
  1032. le->opcode = OP_TCPSTART | HW_OWNER;
  1033. sky2_write32(sky2->hw,
  1034. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1035. (sky2->netdev->features & NETIF_F_RXCSUM)
  1036. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  1037. }
  1038. /*
  1039. * Fixed initial key as seed to RSS.
  1040. */
  1041. static const uint32_t rss_init_key[10] = {
  1042. 0x7c3351da, 0x51c5cf4e, 0x44adbdd1, 0xe8d38d18, 0x48897c43,
  1043. 0xb1d60e7e, 0x6a3dd760, 0x01a2e453, 0x16f46f13, 0x1a0e7b30
  1044. };
  1045. /* Enable/disable receive hash calculation (RSS) */
  1046. static void rx_set_rss(struct net_device *dev, netdev_features_t features)
  1047. {
  1048. struct sky2_port *sky2 = netdev_priv(dev);
  1049. struct sky2_hw *hw = sky2->hw;
  1050. int i, nkeys = 4;
  1051. /* Supports IPv6 and other modes */
  1052. if (hw->flags & SKY2_HW_NEW_LE) {
  1053. nkeys = 10;
  1054. sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
  1055. }
  1056. /* Program RSS initial values */
  1057. if (features & NETIF_F_RXHASH) {
  1058. for (i = 0; i < nkeys; i++)
  1059. sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
  1060. rss_init_key[i]);
  1061. /* Need to turn on (undocumented) flag to make hashing work */
  1062. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
  1063. RX_STFW_ENA);
  1064. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1065. BMU_ENA_RX_RSS_HASH);
  1066. } else
  1067. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1068. BMU_DIS_RX_RSS_HASH);
  1069. }
  1070. /*
  1071. * The RX Stop command will not work for Yukon-2 if the BMU does not
  1072. * reach the end of packet and since we can't make sure that we have
  1073. * incoming data, we must reset the BMU while it is not doing a DMA
  1074. * transfer. Since it is possible that the RX path is still active,
  1075. * the RX RAM buffer will be stopped first, so any possible incoming
  1076. * data will not trigger a DMA. After the RAM buffer is stopped, the
  1077. * BMU is polled until any DMA in progress is ended and only then it
  1078. * will be reset.
  1079. */
  1080. static void sky2_rx_stop(struct sky2_port *sky2)
  1081. {
  1082. struct sky2_hw *hw = sky2->hw;
  1083. unsigned rxq = rxqaddr[sky2->port];
  1084. int i;
  1085. /* disable the RAM Buffer receive queue */
  1086. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  1087. for (i = 0; i < 0xffff; i++)
  1088. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  1089. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  1090. goto stopped;
  1091. netdev_warn(sky2->netdev, "receiver stop failed\n");
  1092. stopped:
  1093. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  1094. /* reset the Rx prefetch unit */
  1095. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1096. mmiowb();
  1097. }
  1098. /* Clean out receive buffer area, assumes receiver hardware stopped */
  1099. static void sky2_rx_clean(struct sky2_port *sky2)
  1100. {
  1101. unsigned i;
  1102. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1103. for (i = 0; i < sky2->rx_pending; i++) {
  1104. struct rx_ring_info *re = sky2->rx_ring + i;
  1105. if (re->skb) {
  1106. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1107. kfree_skb(re->skb);
  1108. re->skb = NULL;
  1109. }
  1110. }
  1111. }
  1112. /* Basic MII support */
  1113. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1114. {
  1115. struct mii_ioctl_data *data = if_mii(ifr);
  1116. struct sky2_port *sky2 = netdev_priv(dev);
  1117. struct sky2_hw *hw = sky2->hw;
  1118. int err = -EOPNOTSUPP;
  1119. if (!netif_running(dev))
  1120. return -ENODEV; /* Phy still in reset */
  1121. switch (cmd) {
  1122. case SIOCGMIIPHY:
  1123. data->phy_id = PHY_ADDR_MARV;
  1124. /* fallthru */
  1125. case SIOCGMIIREG: {
  1126. u16 val = 0;
  1127. spin_lock_bh(&sky2->phy_lock);
  1128. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1129. spin_unlock_bh(&sky2->phy_lock);
  1130. data->val_out = val;
  1131. break;
  1132. }
  1133. case SIOCSMIIREG:
  1134. spin_lock_bh(&sky2->phy_lock);
  1135. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1136. data->val_in);
  1137. spin_unlock_bh(&sky2->phy_lock);
  1138. break;
  1139. }
  1140. return err;
  1141. }
  1142. #define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
  1143. static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
  1144. {
  1145. struct sky2_port *sky2 = netdev_priv(dev);
  1146. struct sky2_hw *hw = sky2->hw;
  1147. u16 port = sky2->port;
  1148. if (features & NETIF_F_HW_VLAN_RX)
  1149. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1150. RX_VLAN_STRIP_ON);
  1151. else
  1152. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1153. RX_VLAN_STRIP_OFF);
  1154. if (features & NETIF_F_HW_VLAN_TX) {
  1155. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1156. TX_VLAN_TAG_ON);
  1157. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  1158. } else {
  1159. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1160. TX_VLAN_TAG_OFF);
  1161. /* Can't do transmit offload of vlan without hw vlan */
  1162. dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
  1163. }
  1164. }
  1165. /* Amount of required worst case padding in rx buffer */
  1166. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1167. {
  1168. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1169. }
  1170. /*
  1171. * Allocate an skb for receiving. If the MTU is large enough
  1172. * make the skb non-linear with a fragment list of pages.
  1173. */
  1174. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
  1175. {
  1176. struct sk_buff *skb;
  1177. int i;
  1178. skb = __netdev_alloc_skb(sky2->netdev,
  1179. sky2->rx_data_size + sky2_rx_pad(sky2->hw),
  1180. gfp);
  1181. if (!skb)
  1182. goto nomem;
  1183. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1184. unsigned char *start;
  1185. /*
  1186. * Workaround for a bug in FIFO that cause hang
  1187. * if the FIFO if the receive buffer is not 64 byte aligned.
  1188. * The buffer returned from netdev_alloc_skb is
  1189. * aligned except if slab debugging is enabled.
  1190. */
  1191. start = PTR_ALIGN(skb->data, 8);
  1192. skb_reserve(skb, start - skb->data);
  1193. } else
  1194. skb_reserve(skb, NET_IP_ALIGN);
  1195. for (i = 0; i < sky2->rx_nfrags; i++) {
  1196. struct page *page = alloc_page(gfp);
  1197. if (!page)
  1198. goto free_partial;
  1199. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1200. }
  1201. return skb;
  1202. free_partial:
  1203. kfree_skb(skb);
  1204. nomem:
  1205. return NULL;
  1206. }
  1207. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1208. {
  1209. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1210. }
  1211. static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
  1212. {
  1213. struct sky2_hw *hw = sky2->hw;
  1214. unsigned i;
  1215. sky2->rx_data_size = sky2_get_rx_data_size(sky2);
  1216. /* Fill Rx ring */
  1217. for (i = 0; i < sky2->rx_pending; i++) {
  1218. struct rx_ring_info *re = sky2->rx_ring + i;
  1219. re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
  1220. if (!re->skb)
  1221. return -ENOMEM;
  1222. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1223. dev_kfree_skb(re->skb);
  1224. re->skb = NULL;
  1225. return -ENOMEM;
  1226. }
  1227. }
  1228. return 0;
  1229. }
  1230. /*
  1231. * Setup receiver buffer pool.
  1232. * Normal case this ends up creating one list element for skb
  1233. * in the receive ring. Worst case if using large MTU and each
  1234. * allocation falls on a different 64 bit region, that results
  1235. * in 6 list elements per ring entry.
  1236. * One element is used for checksum enable/disable, and one
  1237. * extra to avoid wrap.
  1238. */
  1239. static void sky2_rx_start(struct sky2_port *sky2)
  1240. {
  1241. struct sky2_hw *hw = sky2->hw;
  1242. struct rx_ring_info *re;
  1243. unsigned rxq = rxqaddr[sky2->port];
  1244. unsigned i, thresh;
  1245. sky2->rx_put = sky2->rx_next = 0;
  1246. sky2_qset(hw, rxq);
  1247. /* On PCI express lowering the watermark gives better performance */
  1248. if (pci_is_pcie(hw->pdev))
  1249. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1250. /* These chips have no ram buffer?
  1251. * MAC Rx RAM Read is controlled by hardware */
  1252. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1253. hw->chip_rev > CHIP_REV_YU_EC_U_A0)
  1254. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1255. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1256. if (!(hw->flags & SKY2_HW_NEW_LE))
  1257. rx_set_checksum(sky2);
  1258. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  1259. rx_set_rss(sky2->netdev, sky2->netdev->features);
  1260. /* submit Rx ring */
  1261. for (i = 0; i < sky2->rx_pending; i++) {
  1262. re = sky2->rx_ring + i;
  1263. sky2_rx_submit(sky2, re);
  1264. }
  1265. /*
  1266. * The receiver hangs if it receives frames larger than the
  1267. * packet buffer. As a workaround, truncate oversize frames, but
  1268. * the register is limited to 9 bits, so if you do frames > 2052
  1269. * you better get the MTU right!
  1270. */
  1271. thresh = sky2_get_rx_threshold(sky2);
  1272. if (thresh > 0x1ff)
  1273. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1274. else {
  1275. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1276. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1277. }
  1278. /* Tell chip about available buffers */
  1279. sky2_rx_update(sky2, rxq);
  1280. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1281. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1282. /*
  1283. * Disable flushing of non ASF packets;
  1284. * must be done after initializing the BMUs;
  1285. * drivers without ASF support should do this too, otherwise
  1286. * it may happen that they cannot run on ASF devices;
  1287. * remember that the MAC FIFO isn't reset during initialization.
  1288. */
  1289. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1290. }
  1291. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1292. /* Enable RX Home Address & Routing Header checksum fix */
  1293. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1294. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1295. /* Enable TX Home Address & Routing Header checksum fix */
  1296. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1297. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1298. }
  1299. }
  1300. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1301. {
  1302. struct sky2_hw *hw = sky2->hw;
  1303. /* must be power of 2 */
  1304. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1305. sky2->tx_ring_size *
  1306. sizeof(struct sky2_tx_le),
  1307. &sky2->tx_le_map);
  1308. if (!sky2->tx_le)
  1309. goto nomem;
  1310. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1311. GFP_KERNEL);
  1312. if (!sky2->tx_ring)
  1313. goto nomem;
  1314. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1315. &sky2->rx_le_map);
  1316. if (!sky2->rx_le)
  1317. goto nomem;
  1318. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1319. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1320. GFP_KERNEL);
  1321. if (!sky2->rx_ring)
  1322. goto nomem;
  1323. return sky2_alloc_rx_skbs(sky2);
  1324. nomem:
  1325. return -ENOMEM;
  1326. }
  1327. static void sky2_free_buffers(struct sky2_port *sky2)
  1328. {
  1329. struct sky2_hw *hw = sky2->hw;
  1330. sky2_rx_clean(sky2);
  1331. if (sky2->rx_le) {
  1332. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1333. sky2->rx_le, sky2->rx_le_map);
  1334. sky2->rx_le = NULL;
  1335. }
  1336. if (sky2->tx_le) {
  1337. pci_free_consistent(hw->pdev,
  1338. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1339. sky2->tx_le, sky2->tx_le_map);
  1340. sky2->tx_le = NULL;
  1341. }
  1342. kfree(sky2->tx_ring);
  1343. kfree(sky2->rx_ring);
  1344. sky2->tx_ring = NULL;
  1345. sky2->rx_ring = NULL;
  1346. }
  1347. static void sky2_hw_up(struct sky2_port *sky2)
  1348. {
  1349. struct sky2_hw *hw = sky2->hw;
  1350. unsigned port = sky2->port;
  1351. u32 ramsize;
  1352. int cap;
  1353. struct net_device *otherdev = hw->dev[sky2->port^1];
  1354. tx_init(sky2);
  1355. /*
  1356. * On dual port PCI-X card, there is an problem where status
  1357. * can be received out of order due to split transactions
  1358. */
  1359. if (otherdev && netif_running(otherdev) &&
  1360. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1361. u16 cmd;
  1362. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1363. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1364. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1365. }
  1366. sky2_mac_init(hw, port);
  1367. /* Register is number of 4K blocks on internal RAM buffer. */
  1368. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1369. if (ramsize > 0) {
  1370. u32 rxspace;
  1371. netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
  1372. if (ramsize < 16)
  1373. rxspace = ramsize / 2;
  1374. else
  1375. rxspace = 8 + (2*(ramsize - 16))/3;
  1376. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1377. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1378. /* Make sure SyncQ is disabled */
  1379. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1380. RB_RST_SET);
  1381. }
  1382. sky2_qset(hw, txqaddr[port]);
  1383. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1384. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1385. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1386. /* Set almost empty threshold */
  1387. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1388. hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1389. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1390. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1391. sky2->tx_ring_size - 1);
  1392. sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
  1393. netdev_update_features(sky2->netdev);
  1394. sky2_rx_start(sky2);
  1395. }
  1396. /* Setup device IRQ and enable napi to process */
  1397. static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
  1398. {
  1399. struct pci_dev *pdev = hw->pdev;
  1400. int err;
  1401. err = request_irq(pdev->irq, sky2_intr,
  1402. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  1403. name, hw);
  1404. if (err)
  1405. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  1406. else {
  1407. hw->flags |= SKY2_HW_IRQ_SETUP;
  1408. napi_enable(&hw->napi);
  1409. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  1410. sky2_read32(hw, B0_IMSK);
  1411. }
  1412. return err;
  1413. }
  1414. /* Bring up network interface. */
  1415. static int sky2_open(struct net_device *dev)
  1416. {
  1417. struct sky2_port *sky2 = netdev_priv(dev);
  1418. struct sky2_hw *hw = sky2->hw;
  1419. unsigned port = sky2->port;
  1420. u32 imask;
  1421. int err;
  1422. netif_carrier_off(dev);
  1423. err = sky2_alloc_buffers(sky2);
  1424. if (err)
  1425. goto err_out;
  1426. /* With single port, IRQ is setup when device is brought up */
  1427. if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
  1428. goto err_out;
  1429. sky2_hw_up(sky2);
  1430. if (hw->chip_id == CHIP_ID_YUKON_OPT ||
  1431. hw->chip_id == CHIP_ID_YUKON_PRM ||
  1432. hw->chip_id == CHIP_ID_YUKON_OP_2)
  1433. imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
  1434. /* Enable interrupts from phy/mac for port */
  1435. imask = sky2_read32(hw, B0_IMSK);
  1436. imask |= portirq_msk[port];
  1437. sky2_write32(hw, B0_IMSK, imask);
  1438. sky2_read32(hw, B0_IMSK);
  1439. netif_info(sky2, ifup, dev, "enabling interface\n");
  1440. return 0;
  1441. err_out:
  1442. sky2_free_buffers(sky2);
  1443. return err;
  1444. }
  1445. /* Modular subtraction in ring */
  1446. static inline int tx_inuse(const struct sky2_port *sky2)
  1447. {
  1448. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1449. }
  1450. /* Number of list elements available for next tx */
  1451. static inline int tx_avail(const struct sky2_port *sky2)
  1452. {
  1453. return sky2->tx_pending - tx_inuse(sky2);
  1454. }
  1455. /* Estimate of number of transmit list elements required */
  1456. static unsigned tx_le_req(const struct sk_buff *skb)
  1457. {
  1458. unsigned count;
  1459. count = (skb_shinfo(skb)->nr_frags + 1)
  1460. * (sizeof(dma_addr_t) / sizeof(u32));
  1461. if (skb_is_gso(skb))
  1462. ++count;
  1463. else if (sizeof(dma_addr_t) == sizeof(u32))
  1464. ++count; /* possible vlan */
  1465. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1466. ++count;
  1467. return count;
  1468. }
  1469. static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
  1470. {
  1471. if (re->flags & TX_MAP_SINGLE)
  1472. pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
  1473. dma_unmap_len(re, maplen),
  1474. PCI_DMA_TODEVICE);
  1475. else if (re->flags & TX_MAP_PAGE)
  1476. pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
  1477. dma_unmap_len(re, maplen),
  1478. PCI_DMA_TODEVICE);
  1479. re->flags = 0;
  1480. }
  1481. /*
  1482. * Put one packet in ring for transmit.
  1483. * A single packet can generate multiple list elements, and
  1484. * the number of ring elements will probably be less than the number
  1485. * of list elements used.
  1486. */
  1487. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1488. struct net_device *dev)
  1489. {
  1490. struct sky2_port *sky2 = netdev_priv(dev);
  1491. struct sky2_hw *hw = sky2->hw;
  1492. struct sky2_tx_le *le = NULL;
  1493. struct tx_ring_info *re;
  1494. unsigned i, len;
  1495. dma_addr_t mapping;
  1496. u32 upper;
  1497. u16 slot;
  1498. u16 mss;
  1499. u8 ctrl;
  1500. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1501. return NETDEV_TX_BUSY;
  1502. len = skb_headlen(skb);
  1503. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1504. if (pci_dma_mapping_error(hw->pdev, mapping))
  1505. goto mapping_error;
  1506. slot = sky2->tx_prod;
  1507. netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
  1508. "tx queued, slot %u, len %d\n", slot, skb->len);
  1509. /* Send high bits if needed */
  1510. upper = upper_32_bits(mapping);
  1511. if (upper != sky2->tx_last_upper) {
  1512. le = get_tx_le(sky2, &slot);
  1513. le->addr = cpu_to_le32(upper);
  1514. sky2->tx_last_upper = upper;
  1515. le->opcode = OP_ADDR64 | HW_OWNER;
  1516. }
  1517. /* Check for TCP Segmentation Offload */
  1518. mss = skb_shinfo(skb)->gso_size;
  1519. if (mss != 0) {
  1520. if (!(hw->flags & SKY2_HW_NEW_LE))
  1521. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1522. if (mss != sky2->tx_last_mss) {
  1523. le = get_tx_le(sky2, &slot);
  1524. le->addr = cpu_to_le32(mss);
  1525. if (hw->flags & SKY2_HW_NEW_LE)
  1526. le->opcode = OP_MSS | HW_OWNER;
  1527. else
  1528. le->opcode = OP_LRGLEN | HW_OWNER;
  1529. sky2->tx_last_mss = mss;
  1530. }
  1531. }
  1532. ctrl = 0;
  1533. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1534. if (vlan_tx_tag_present(skb)) {
  1535. if (!le) {
  1536. le = get_tx_le(sky2, &slot);
  1537. le->addr = 0;
  1538. le->opcode = OP_VLAN|HW_OWNER;
  1539. } else
  1540. le->opcode |= OP_VLAN;
  1541. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1542. ctrl |= INS_VLAN;
  1543. }
  1544. /* Handle TCP checksum offload */
  1545. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1546. /* On Yukon EX (some versions) encoding change. */
  1547. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1548. ctrl |= CALSUM; /* auto checksum */
  1549. else {
  1550. const unsigned offset = skb_transport_offset(skb);
  1551. u32 tcpsum;
  1552. tcpsum = offset << 16; /* sum start */
  1553. tcpsum |= offset + skb->csum_offset; /* sum write */
  1554. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1555. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1556. ctrl |= UDPTCP;
  1557. if (tcpsum != sky2->tx_tcpsum) {
  1558. sky2->tx_tcpsum = tcpsum;
  1559. le = get_tx_le(sky2, &slot);
  1560. le->addr = cpu_to_le32(tcpsum);
  1561. le->length = 0; /* initial checksum value */
  1562. le->ctrl = 1; /* one packet */
  1563. le->opcode = OP_TCPLISW | HW_OWNER;
  1564. }
  1565. }
  1566. }
  1567. re = sky2->tx_ring + slot;
  1568. re->flags = TX_MAP_SINGLE;
  1569. dma_unmap_addr_set(re, mapaddr, mapping);
  1570. dma_unmap_len_set(re, maplen, len);
  1571. le = get_tx_le(sky2, &slot);
  1572. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1573. le->length = cpu_to_le16(len);
  1574. le->ctrl = ctrl;
  1575. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1576. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1577. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1578. mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
  1579. skb_frag_size(frag), DMA_TO_DEVICE);
  1580. if (dma_mapping_error(&hw->pdev->dev, mapping))
  1581. goto mapping_unwind;
  1582. upper = upper_32_bits(mapping);
  1583. if (upper != sky2->tx_last_upper) {
  1584. le = get_tx_le(sky2, &slot);
  1585. le->addr = cpu_to_le32(upper);
  1586. sky2->tx_last_upper = upper;
  1587. le->opcode = OP_ADDR64 | HW_OWNER;
  1588. }
  1589. re = sky2->tx_ring + slot;
  1590. re->flags = TX_MAP_PAGE;
  1591. dma_unmap_addr_set(re, mapaddr, mapping);
  1592. dma_unmap_len_set(re, maplen, skb_frag_size(frag));
  1593. le = get_tx_le(sky2, &slot);
  1594. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1595. le->length = cpu_to_le16(skb_frag_size(frag));
  1596. le->ctrl = ctrl;
  1597. le->opcode = OP_BUFFER | HW_OWNER;
  1598. }
  1599. re->skb = skb;
  1600. le->ctrl |= EOP;
  1601. sky2->tx_prod = slot;
  1602. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1603. netif_stop_queue(dev);
  1604. netdev_sent_queue(dev, skb->len);
  1605. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1606. return NETDEV_TX_OK;
  1607. mapping_unwind:
  1608. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1609. re = sky2->tx_ring + i;
  1610. sky2_tx_unmap(hw->pdev, re);
  1611. }
  1612. mapping_error:
  1613. if (net_ratelimit())
  1614. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1615. dev_kfree_skb(skb);
  1616. return NETDEV_TX_OK;
  1617. }
  1618. /*
  1619. * Free ring elements from starting at tx_cons until "done"
  1620. *
  1621. * NB:
  1622. * 1. The hardware will tell us about partial completion of multi-part
  1623. * buffers so make sure not to free skb to early.
  1624. * 2. This may run in parallel start_xmit because the it only
  1625. * looks at the tail of the queue of FIFO (tx_cons), not
  1626. * the head (tx_prod)
  1627. */
  1628. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1629. {
  1630. struct net_device *dev = sky2->netdev;
  1631. u16 idx;
  1632. unsigned int bytes_compl = 0, pkts_compl = 0;
  1633. BUG_ON(done >= sky2->tx_ring_size);
  1634. for (idx = sky2->tx_cons; idx != done;
  1635. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1636. struct tx_ring_info *re = sky2->tx_ring + idx;
  1637. struct sk_buff *skb = re->skb;
  1638. sky2_tx_unmap(sky2->hw->pdev, re);
  1639. if (skb) {
  1640. netif_printk(sky2, tx_done, KERN_DEBUG, dev,
  1641. "tx done %u\n", idx);
  1642. pkts_compl++;
  1643. bytes_compl += skb->len;
  1644. re->skb = NULL;
  1645. dev_kfree_skb_any(skb);
  1646. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1647. }
  1648. }
  1649. sky2->tx_cons = idx;
  1650. smp_mb();
  1651. netdev_completed_queue(dev, pkts_compl, bytes_compl);
  1652. u64_stats_update_begin(&sky2->tx_stats.syncp);
  1653. sky2->tx_stats.packets += pkts_compl;
  1654. sky2->tx_stats.bytes += bytes_compl;
  1655. u64_stats_update_end(&sky2->tx_stats.syncp);
  1656. }
  1657. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1658. {
  1659. /* Disable Force Sync bit and Enable Alloc bit */
  1660. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1661. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1662. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1663. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1664. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1665. /* Reset the PCI FIFO of the async Tx queue */
  1666. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1667. BMU_RST_SET | BMU_FIFO_RST);
  1668. /* Reset the Tx prefetch units */
  1669. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1670. PREF_UNIT_RST_SET);
  1671. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1672. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1673. sky2_read32(hw, B0_CTST);
  1674. }
  1675. static void sky2_hw_down(struct sky2_port *sky2)
  1676. {
  1677. struct sky2_hw *hw = sky2->hw;
  1678. unsigned port = sky2->port;
  1679. u16 ctrl;
  1680. /* Force flow control off */
  1681. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1682. /* Stop transmitter */
  1683. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1684. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1685. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1686. RB_RST_SET | RB_DIS_OP_MD);
  1687. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1688. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1689. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1690. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1691. /* Workaround shared GMAC reset */
  1692. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
  1693. port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1694. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1695. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1696. /* Force any delayed status interrupt and NAPI */
  1697. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1698. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1699. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1700. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1701. sky2_rx_stop(sky2);
  1702. spin_lock_bh(&sky2->phy_lock);
  1703. sky2_phy_power_down(hw, port);
  1704. spin_unlock_bh(&sky2->phy_lock);
  1705. sky2_tx_reset(hw, port);
  1706. /* Free any pending frames stuck in HW queue */
  1707. sky2_tx_complete(sky2, sky2->tx_prod);
  1708. }
  1709. /* Network shutdown */
  1710. static int sky2_close(struct net_device *dev)
  1711. {
  1712. struct sky2_port *sky2 = netdev_priv(dev);
  1713. struct sky2_hw *hw = sky2->hw;
  1714. /* Never really got started! */
  1715. if (!sky2->tx_le)
  1716. return 0;
  1717. netif_info(sky2, ifdown, dev, "disabling interface\n");
  1718. if (hw->ports == 1) {
  1719. sky2_write32(hw, B0_IMSK, 0);
  1720. sky2_read32(hw, B0_IMSK);
  1721. napi_disable(&hw->napi);
  1722. free_irq(hw->pdev->irq, hw);
  1723. hw->flags &= ~SKY2_HW_IRQ_SETUP;
  1724. } else {
  1725. u32 imask;
  1726. /* Disable port IRQ */
  1727. imask = sky2_read32(hw, B0_IMSK);
  1728. imask &= ~portirq_msk[sky2->port];
  1729. sky2_write32(hw, B0_IMSK, imask);
  1730. sky2_read32(hw, B0_IMSK);
  1731. synchronize_irq(hw->pdev->irq);
  1732. napi_synchronize(&hw->napi);
  1733. }
  1734. sky2_hw_down(sky2);
  1735. sky2_free_buffers(sky2);
  1736. return 0;
  1737. }
  1738. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1739. {
  1740. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1741. return SPEED_1000;
  1742. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1743. if (aux & PHY_M_PS_SPEED_100)
  1744. return SPEED_100;
  1745. else
  1746. return SPEED_10;
  1747. }
  1748. switch (aux & PHY_M_PS_SPEED_MSK) {
  1749. case PHY_M_PS_SPEED_1000:
  1750. return SPEED_1000;
  1751. case PHY_M_PS_SPEED_100:
  1752. return SPEED_100;
  1753. default:
  1754. return SPEED_10;
  1755. }
  1756. }
  1757. static void sky2_link_up(struct sky2_port *sky2)
  1758. {
  1759. struct sky2_hw *hw = sky2->hw;
  1760. unsigned port = sky2->port;
  1761. static const char *fc_name[] = {
  1762. [FC_NONE] = "none",
  1763. [FC_TX] = "tx",
  1764. [FC_RX] = "rx",
  1765. [FC_BOTH] = "both",
  1766. };
  1767. sky2_set_ipg(sky2);
  1768. sky2_enable_rx_tx(sky2);
  1769. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1770. netif_carrier_on(sky2->netdev);
  1771. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1772. /* Turn on link LED */
  1773. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1774. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1775. netif_info(sky2, link, sky2->netdev,
  1776. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  1777. sky2->speed,
  1778. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1779. fc_name[sky2->flow_status]);
  1780. }
  1781. static void sky2_link_down(struct sky2_port *sky2)
  1782. {
  1783. struct sky2_hw *hw = sky2->hw;
  1784. unsigned port = sky2->port;
  1785. u16 reg;
  1786. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1787. reg = gma_read16(hw, port, GM_GP_CTRL);
  1788. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1789. gma_write16(hw, port, GM_GP_CTRL, reg);
  1790. netif_carrier_off(sky2->netdev);
  1791. /* Turn off link LED */
  1792. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1793. netif_info(sky2, link, sky2->netdev, "Link is down\n");
  1794. sky2_phy_init(hw, port);
  1795. }
  1796. static enum flow_control sky2_flow(int rx, int tx)
  1797. {
  1798. if (rx)
  1799. return tx ? FC_BOTH : FC_RX;
  1800. else
  1801. return tx ? FC_TX : FC_NONE;
  1802. }
  1803. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1804. {
  1805. struct sky2_hw *hw = sky2->hw;
  1806. unsigned port = sky2->port;
  1807. u16 advert, lpa;
  1808. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1809. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1810. if (lpa & PHY_M_AN_RF) {
  1811. netdev_err(sky2->netdev, "remote fault\n");
  1812. return -1;
  1813. }
  1814. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1815. netdev_err(sky2->netdev, "speed/duplex mismatch\n");
  1816. return -1;
  1817. }
  1818. sky2->speed = sky2_phy_speed(hw, aux);
  1819. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1820. /* Since the pause result bits seem to in different positions on
  1821. * different chips. look at registers.
  1822. */
  1823. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1824. /* Shift for bits in fiber PHY */
  1825. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1826. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1827. if (advert & ADVERTISE_1000XPAUSE)
  1828. advert |= ADVERTISE_PAUSE_CAP;
  1829. if (advert & ADVERTISE_1000XPSE_ASYM)
  1830. advert |= ADVERTISE_PAUSE_ASYM;
  1831. if (lpa & LPA_1000XPAUSE)
  1832. lpa |= LPA_PAUSE_CAP;
  1833. if (lpa & LPA_1000XPAUSE_ASYM)
  1834. lpa |= LPA_PAUSE_ASYM;
  1835. }
  1836. sky2->flow_status = FC_NONE;
  1837. if (advert & ADVERTISE_PAUSE_CAP) {
  1838. if (lpa & LPA_PAUSE_CAP)
  1839. sky2->flow_status = FC_BOTH;
  1840. else if (advert & ADVERTISE_PAUSE_ASYM)
  1841. sky2->flow_status = FC_RX;
  1842. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1843. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1844. sky2->flow_status = FC_TX;
  1845. }
  1846. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
  1847. !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1848. sky2->flow_status = FC_NONE;
  1849. if (sky2->flow_status & FC_TX)
  1850. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1851. else
  1852. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1853. return 0;
  1854. }
  1855. /* Interrupt from PHY */
  1856. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1857. {
  1858. struct net_device *dev = hw->dev[port];
  1859. struct sky2_port *sky2 = netdev_priv(dev);
  1860. u16 istatus, phystat;
  1861. if (!netif_running(dev))
  1862. return;
  1863. spin_lock(&sky2->phy_lock);
  1864. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1865. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1866. netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
  1867. istatus, phystat);
  1868. if (istatus & PHY_M_IS_AN_COMPL) {
  1869. if (sky2_autoneg_done(sky2, phystat) == 0 &&
  1870. !netif_carrier_ok(dev))
  1871. sky2_link_up(sky2);
  1872. goto out;
  1873. }
  1874. if (istatus & PHY_M_IS_LSP_CHANGE)
  1875. sky2->speed = sky2_phy_speed(hw, phystat);
  1876. if (istatus & PHY_M_IS_DUP_CHANGE)
  1877. sky2->duplex =
  1878. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1879. if (istatus & PHY_M_IS_LST_CHANGE) {
  1880. if (phystat & PHY_M_PS_LINK_UP)
  1881. sky2_link_up(sky2);
  1882. else
  1883. sky2_link_down(sky2);
  1884. }
  1885. out:
  1886. spin_unlock(&sky2->phy_lock);
  1887. }
  1888. /* Special quick link interrupt (Yukon-2 Optima only) */
  1889. static void sky2_qlink_intr(struct sky2_hw *hw)
  1890. {
  1891. struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
  1892. u32 imask;
  1893. u16 phy;
  1894. /* disable irq */
  1895. imask = sky2_read32(hw, B0_IMSK);
  1896. imask &= ~Y2_IS_PHY_QLNK;
  1897. sky2_write32(hw, B0_IMSK, imask);
  1898. /* reset PHY Link Detect */
  1899. phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
  1900. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1901. sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
  1902. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1903. sky2_link_up(sky2);
  1904. }
  1905. /* Transmit timeout is only called if we are running, carrier is up
  1906. * and tx queue is full (stopped).
  1907. */
  1908. static void sky2_tx_timeout(struct net_device *dev)
  1909. {
  1910. struct sky2_port *sky2 = netdev_priv(dev);
  1911. struct sky2_hw *hw = sky2->hw;
  1912. netif_err(sky2, timer, dev, "tx timeout\n");
  1913. netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
  1914. sky2->tx_cons, sky2->tx_prod,
  1915. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1916. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1917. /* can't restart safely under softirq */
  1918. schedule_work(&hw->restart_work);
  1919. }
  1920. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1921. {
  1922. struct sky2_port *sky2 = netdev_priv(dev);
  1923. struct sky2_hw *hw = sky2->hw;
  1924. unsigned port = sky2->port;
  1925. int err;
  1926. u16 ctl, mode;
  1927. u32 imask;
  1928. /* MTU size outside the spec */
  1929. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1930. return -EINVAL;
  1931. /* MTU > 1500 on yukon FE and FE+ not allowed */
  1932. if (new_mtu > ETH_DATA_LEN &&
  1933. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1934. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1935. return -EINVAL;
  1936. if (!netif_running(dev)) {
  1937. dev->mtu = new_mtu;
  1938. netdev_update_features(dev);
  1939. return 0;
  1940. }
  1941. imask = sky2_read32(hw, B0_IMSK);
  1942. sky2_write32(hw, B0_IMSK, 0);
  1943. dev->trans_start = jiffies; /* prevent tx timeout */
  1944. napi_disable(&hw->napi);
  1945. netif_tx_disable(dev);
  1946. synchronize_irq(hw->pdev->irq);
  1947. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1948. sky2_set_tx_stfwd(hw, port);
  1949. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1950. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1951. sky2_rx_stop(sky2);
  1952. sky2_rx_clean(sky2);
  1953. dev->mtu = new_mtu;
  1954. netdev_update_features(dev);
  1955. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
  1956. if (sky2->speed > SPEED_100)
  1957. mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
  1958. else
  1959. mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
  1960. if (dev->mtu > ETH_DATA_LEN)
  1961. mode |= GM_SMOD_JUMBO_ENA;
  1962. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1963. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1964. err = sky2_alloc_rx_skbs(sky2);
  1965. if (!err)
  1966. sky2_rx_start(sky2);
  1967. else
  1968. sky2_rx_clean(sky2);
  1969. sky2_write32(hw, B0_IMSK, imask);
  1970. sky2_read32(hw, B0_Y2_SP_LISR);
  1971. napi_enable(&hw->napi);
  1972. if (err)
  1973. dev_close(dev);
  1974. else {
  1975. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1976. netif_wake_queue(dev);
  1977. }
  1978. return err;
  1979. }
  1980. /* For small just reuse existing skb for next receive */
  1981. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1982. const struct rx_ring_info *re,
  1983. unsigned length)
  1984. {
  1985. struct sk_buff *skb;
  1986. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1987. if (likely(skb)) {
  1988. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1989. length, PCI_DMA_FROMDEVICE);
  1990. skb_copy_from_linear_data(re->skb, skb->data, length);
  1991. skb->ip_summed = re->skb->ip_summed;
  1992. skb->csum = re->skb->csum;
  1993. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1994. length, PCI_DMA_FROMDEVICE);
  1995. re->skb->ip_summed = CHECKSUM_NONE;
  1996. skb_put(skb, length);
  1997. }
  1998. return skb;
  1999. }
  2000. /* Adjust length of skb with fragments to match received data */
  2001. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  2002. unsigned int length)
  2003. {
  2004. int i, num_frags;
  2005. unsigned int size;
  2006. /* put header into skb */
  2007. size = min(length, hdr_space);
  2008. skb->tail += size;
  2009. skb->len += size;
  2010. length -= size;
  2011. num_frags = skb_shinfo(skb)->nr_frags;
  2012. for (i = 0; i < num_frags; i++) {
  2013. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2014. if (length == 0) {
  2015. /* don't need this page */
  2016. __skb_frag_unref(frag);
  2017. --skb_shinfo(skb)->nr_frags;
  2018. } else {
  2019. size = min(length, (unsigned) PAGE_SIZE);
  2020. skb_frag_size_set(frag, size);
  2021. skb->data_len += size;
  2022. skb->truesize += PAGE_SIZE;
  2023. skb->len += size;
  2024. length -= size;
  2025. }
  2026. }
  2027. }
  2028. /* Normal packet - take skb from ring element and put in a new one */
  2029. static struct sk_buff *receive_new(struct sky2_port *sky2,
  2030. struct rx_ring_info *re,
  2031. unsigned int length)
  2032. {
  2033. struct sk_buff *skb;
  2034. struct rx_ring_info nre;
  2035. unsigned hdr_space = sky2->rx_data_size;
  2036. nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
  2037. if (unlikely(!nre.skb))
  2038. goto nobuf;
  2039. if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
  2040. goto nomap;
  2041. skb = re->skb;
  2042. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  2043. prefetch(skb->data);
  2044. *re = nre;
  2045. if (skb_shinfo(skb)->nr_frags)
  2046. skb_put_frags(skb, hdr_space, length);
  2047. else
  2048. skb_put(skb, length);
  2049. return skb;
  2050. nomap:
  2051. dev_kfree_skb(nre.skb);
  2052. nobuf:
  2053. return NULL;
  2054. }
  2055. /*
  2056. * Receive one packet.
  2057. * For larger packets, get new buffer.
  2058. */
  2059. static struct sk_buff *sky2_receive(struct net_device *dev,
  2060. u16 length, u32 status)
  2061. {
  2062. struct sky2_port *sky2 = netdev_priv(dev);
  2063. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  2064. struct sk_buff *skb = NULL;
  2065. u16 count = (status & GMR_FS_LEN) >> 16;
  2066. if (status & GMR_FS_VLAN)
  2067. count -= VLAN_HLEN; /* Account for vlan tag */
  2068. netif_printk(sky2, rx_status, KERN_DEBUG, dev,
  2069. "rx slot %u status 0x%x len %d\n",
  2070. sky2->rx_next, status, length);
  2071. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  2072. prefetch(sky2->rx_ring + sky2->rx_next);
  2073. /* This chip has hardware problems that generates bogus status.
  2074. * So do only marginal checking and expect higher level protocols
  2075. * to handle crap frames.
  2076. */
  2077. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  2078. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  2079. length != count)
  2080. goto okay;
  2081. if (status & GMR_FS_ANY_ERR)
  2082. goto error;
  2083. if (!(status & GMR_FS_RX_OK))
  2084. goto resubmit;
  2085. /* if length reported by DMA does not match PHY, packet was truncated */
  2086. if (length != count)
  2087. goto error;
  2088. okay:
  2089. if (length < copybreak)
  2090. skb = receive_copy(sky2, re, length);
  2091. else
  2092. skb = receive_new(sky2, re, length);
  2093. dev->stats.rx_dropped += (skb == NULL);
  2094. resubmit:
  2095. sky2_rx_submit(sky2, re);
  2096. return skb;
  2097. error:
  2098. ++dev->stats.rx_errors;
  2099. if (net_ratelimit())
  2100. netif_info(sky2, rx_err, dev,
  2101. "rx error, status 0x%x length %d\n", status, length);
  2102. goto resubmit;
  2103. }
  2104. /* Transmit complete */
  2105. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  2106. {
  2107. struct sky2_port *sky2 = netdev_priv(dev);
  2108. if (netif_running(dev)) {
  2109. sky2_tx_complete(sky2, last);
  2110. /* Wake unless it's detached, and called e.g. from sky2_close() */
  2111. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  2112. netif_wake_queue(dev);
  2113. }
  2114. }
  2115. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  2116. u32 status, struct sk_buff *skb)
  2117. {
  2118. if (status & GMR_FS_VLAN)
  2119. __vlan_hwaccel_put_tag(skb, be16_to_cpu(sky2->rx_tag));
  2120. if (skb->ip_summed == CHECKSUM_NONE)
  2121. netif_receive_skb(skb);
  2122. else
  2123. napi_gro_receive(&sky2->hw->napi, skb);
  2124. }
  2125. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  2126. unsigned packets, unsigned bytes)
  2127. {
  2128. struct net_device *dev = hw->dev[port];
  2129. struct sky2_port *sky2 = netdev_priv(dev);
  2130. if (packets == 0)
  2131. return;
  2132. u64_stats_update_begin(&sky2->rx_stats.syncp);
  2133. sky2->rx_stats.packets += packets;
  2134. sky2->rx_stats.bytes += bytes;
  2135. u64_stats_update_end(&sky2->rx_stats.syncp);
  2136. dev->last_rx = jiffies;
  2137. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  2138. }
  2139. static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
  2140. {
  2141. /* If this happens then driver assuming wrong format for chip type */
  2142. BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
  2143. /* Both checksum counters are programmed to start at
  2144. * the same offset, so unless there is a problem they
  2145. * should match. This failure is an early indication that
  2146. * hardware receive checksumming won't work.
  2147. */
  2148. if (likely((u16)(status >> 16) == (u16)status)) {
  2149. struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
  2150. skb->ip_summed = CHECKSUM_COMPLETE;
  2151. skb->csum = le16_to_cpu(status);
  2152. } else {
  2153. dev_notice(&sky2->hw->pdev->dev,
  2154. "%s: receive checksum problem (status = %#x)\n",
  2155. sky2->netdev->name, status);
  2156. /* Disable checksum offload
  2157. * It will be reenabled on next ndo_set_features, but if it's
  2158. * really broken, will get disabled again
  2159. */
  2160. sky2->netdev->features &= ~NETIF_F_RXCSUM;
  2161. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2162. BMU_DIS_RX_CHKSUM);
  2163. }
  2164. }
  2165. static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
  2166. {
  2167. struct sk_buff *skb;
  2168. skb = sky2->rx_ring[sky2->rx_next].skb;
  2169. skb->rxhash = le32_to_cpu(status);
  2170. }
  2171. /* Process status response ring */
  2172. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  2173. {
  2174. int work_done = 0;
  2175. unsigned int total_bytes[2] = { 0 };
  2176. unsigned int total_packets[2] = { 0 };
  2177. rmb();
  2178. do {
  2179. struct sky2_port *sky2;
  2180. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  2181. unsigned port;
  2182. struct net_device *dev;
  2183. struct sk_buff *skb;
  2184. u32 status;
  2185. u16 length;
  2186. u8 opcode = le->opcode;
  2187. if (!(opcode & HW_OWNER))
  2188. break;
  2189. hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
  2190. port = le->css & CSS_LINK_BIT;
  2191. dev = hw->dev[port];
  2192. sky2 = netdev_priv(dev);
  2193. length = le16_to_cpu(le->length);
  2194. status = le32_to_cpu(le->status);
  2195. le->opcode = 0;
  2196. switch (opcode & ~HW_OWNER) {
  2197. case OP_RXSTAT:
  2198. total_packets[port]++;
  2199. total_bytes[port] += length;
  2200. skb = sky2_receive(dev, length, status);
  2201. if (!skb)
  2202. break;
  2203. /* This chip reports checksum status differently */
  2204. if (hw->flags & SKY2_HW_NEW_LE) {
  2205. if ((dev->features & NETIF_F_RXCSUM) &&
  2206. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2207. (le->css & CSS_TCPUDPCSOK))
  2208. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2209. else
  2210. skb->ip_summed = CHECKSUM_NONE;
  2211. }
  2212. skb->protocol = eth_type_trans(skb, dev);
  2213. sky2_skb_rx(sky2, status, skb);
  2214. /* Stop after net poll weight */
  2215. if (++work_done >= to_do)
  2216. goto exit_loop;
  2217. break;
  2218. case OP_RXVLAN:
  2219. sky2->rx_tag = length;
  2220. break;
  2221. case OP_RXCHKSVLAN:
  2222. sky2->rx_tag = length;
  2223. /* fall through */
  2224. case OP_RXCHKS:
  2225. if (likely(dev->features & NETIF_F_RXCSUM))
  2226. sky2_rx_checksum(sky2, status);
  2227. break;
  2228. case OP_RSS_HASH:
  2229. sky2_rx_hash(sky2, status);
  2230. break;
  2231. case OP_TXINDEXLE:
  2232. /* TX index reports status for both ports */
  2233. sky2_tx_done(hw->dev[0], status & 0xfff);
  2234. if (hw->dev[1])
  2235. sky2_tx_done(hw->dev[1],
  2236. ((status >> 24) & 0xff)
  2237. | (u16)(length & 0xf) << 8);
  2238. break;
  2239. default:
  2240. if (net_ratelimit())
  2241. pr_warning("unknown status opcode 0x%x\n", opcode);
  2242. }
  2243. } while (hw->st_idx != idx);
  2244. /* Fully processed status ring so clear irq */
  2245. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2246. exit_loop:
  2247. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2248. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2249. return work_done;
  2250. }
  2251. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2252. {
  2253. struct net_device *dev = hw->dev[port];
  2254. if (net_ratelimit())
  2255. netdev_info(dev, "hw error interrupt status 0x%x\n", status);
  2256. if (status & Y2_IS_PAR_RD1) {
  2257. if (net_ratelimit())
  2258. netdev_err(dev, "ram data read parity error\n");
  2259. /* Clear IRQ */
  2260. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2261. }
  2262. if (status & Y2_IS_PAR_WR1) {
  2263. if (net_ratelimit())
  2264. netdev_err(dev, "ram data write parity error\n");
  2265. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2266. }
  2267. if (status & Y2_IS_PAR_MAC1) {
  2268. if (net_ratelimit())
  2269. netdev_err(dev, "MAC parity error\n");
  2270. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2271. }
  2272. if (status & Y2_IS_PAR_RX1) {
  2273. if (net_ratelimit())
  2274. netdev_err(dev, "RX parity error\n");
  2275. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2276. }
  2277. if (status & Y2_IS_TCP_TXA1) {
  2278. if (net_ratelimit())
  2279. netdev_err(dev, "TCP segmentation error\n");
  2280. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2281. }
  2282. }
  2283. static void sky2_hw_intr(struct sky2_hw *hw)
  2284. {
  2285. struct pci_dev *pdev = hw->pdev;
  2286. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2287. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2288. status &= hwmsk;
  2289. if (status & Y2_IS_TIST_OV)
  2290. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2291. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2292. u16 pci_err;
  2293. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2294. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2295. if (net_ratelimit())
  2296. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2297. pci_err);
  2298. sky2_pci_write16(hw, PCI_STATUS,
  2299. pci_err | PCI_STATUS_ERROR_BITS);
  2300. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2301. }
  2302. if (status & Y2_IS_PCI_EXP) {
  2303. /* PCI-Express uncorrectable Error occurred */
  2304. u32 err;
  2305. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2306. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2307. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2308. 0xfffffffful);
  2309. if (net_ratelimit())
  2310. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2311. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2312. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2313. }
  2314. if (status & Y2_HWE_L1_MASK)
  2315. sky2_hw_error(hw, 0, status);
  2316. status >>= 8;
  2317. if (status & Y2_HWE_L1_MASK)
  2318. sky2_hw_error(hw, 1, status);
  2319. }
  2320. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2321. {
  2322. struct net_device *dev = hw->dev[port];
  2323. struct sky2_port *sky2 = netdev_priv(dev);
  2324. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2325. netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
  2326. if (status & GM_IS_RX_CO_OV)
  2327. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2328. if (status & GM_IS_TX_CO_OV)
  2329. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2330. if (status & GM_IS_RX_FF_OR) {
  2331. ++dev->stats.rx_fifo_errors;
  2332. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2333. }
  2334. if (status & GM_IS_TX_FF_UR) {
  2335. ++dev->stats.tx_fifo_errors;
  2336. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2337. }
  2338. }
  2339. /* This should never happen it is a bug. */
  2340. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2341. {
  2342. struct net_device *dev = hw->dev[port];
  2343. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2344. dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
  2345. dev->name, (unsigned) q, (unsigned) idx,
  2346. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2347. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2348. }
  2349. static int sky2_rx_hung(struct net_device *dev)
  2350. {
  2351. struct sky2_port *sky2 = netdev_priv(dev);
  2352. struct sky2_hw *hw = sky2->hw;
  2353. unsigned port = sky2->port;
  2354. unsigned rxq = rxqaddr[port];
  2355. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2356. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2357. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2358. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2359. /* If idle and MAC or PCI is stuck */
  2360. if (sky2->check.last == dev->last_rx &&
  2361. ((mac_rp == sky2->check.mac_rp &&
  2362. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2363. /* Check if the PCI RX hang */
  2364. (fifo_rp == sky2->check.fifo_rp &&
  2365. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2366. netdev_printk(KERN_DEBUG, dev,
  2367. "hung mac %d:%d fifo %d (%d:%d)\n",
  2368. mac_lev, mac_rp, fifo_lev,
  2369. fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2370. return 1;
  2371. } else {
  2372. sky2->check.last = dev->last_rx;
  2373. sky2->check.mac_rp = mac_rp;
  2374. sky2->check.mac_lev = mac_lev;
  2375. sky2->check.fifo_rp = fifo_rp;
  2376. sky2->check.fifo_lev = fifo_lev;
  2377. return 0;
  2378. }
  2379. }
  2380. static void sky2_watchdog(unsigned long arg)
  2381. {
  2382. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2383. /* Check for lost IRQ once a second */
  2384. if (sky2_read32(hw, B0_ISRC)) {
  2385. napi_schedule(&hw->napi);
  2386. } else {
  2387. int i, active = 0;
  2388. for (i = 0; i < hw->ports; i++) {
  2389. struct net_device *dev = hw->dev[i];
  2390. if (!netif_running(dev))
  2391. continue;
  2392. ++active;
  2393. /* For chips with Rx FIFO, check if stuck */
  2394. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2395. sky2_rx_hung(dev)) {
  2396. netdev_info(dev, "receiver hang detected\n");
  2397. schedule_work(&hw->restart_work);
  2398. return;
  2399. }
  2400. }
  2401. if (active == 0)
  2402. return;
  2403. }
  2404. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2405. }
  2406. /* Hardware/software error handling */
  2407. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2408. {
  2409. if (net_ratelimit())
  2410. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2411. if (status & Y2_IS_HW_ERR)
  2412. sky2_hw_intr(hw);
  2413. if (status & Y2_IS_IRQ_MAC1)
  2414. sky2_mac_intr(hw, 0);
  2415. if (status & Y2_IS_IRQ_MAC2)
  2416. sky2_mac_intr(hw, 1);
  2417. if (status & Y2_IS_CHK_RX1)
  2418. sky2_le_error(hw, 0, Q_R1);
  2419. if (status & Y2_IS_CHK_RX2)
  2420. sky2_le_error(hw, 1, Q_R2);
  2421. if (status & Y2_IS_CHK_TXA1)
  2422. sky2_le_error(hw, 0, Q_XA1);
  2423. if (status & Y2_IS_CHK_TXA2)
  2424. sky2_le_error(hw, 1, Q_XA2);
  2425. }
  2426. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2427. {
  2428. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2429. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2430. int work_done = 0;
  2431. u16 idx;
  2432. if (unlikely(status & Y2_IS_ERROR))
  2433. sky2_err_intr(hw, status);
  2434. if (status & Y2_IS_IRQ_PHY1)
  2435. sky2_phy_intr(hw, 0);
  2436. if (status & Y2_IS_IRQ_PHY2)
  2437. sky2_phy_intr(hw, 1);
  2438. if (status & Y2_IS_PHY_QLNK)
  2439. sky2_qlink_intr(hw);
  2440. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2441. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2442. if (work_done >= work_limit)
  2443. goto done;
  2444. }
  2445. napi_complete(napi);
  2446. sky2_read32(hw, B0_Y2_SP_LISR);
  2447. done:
  2448. return work_done;
  2449. }
  2450. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2451. {
  2452. struct sky2_hw *hw = dev_id;
  2453. u32 status;
  2454. /* Reading this mask interrupts as side effect */
  2455. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2456. if (status == 0 || status == ~0)
  2457. return IRQ_NONE;
  2458. prefetch(&hw->st_le[hw->st_idx]);
  2459. napi_schedule(&hw->napi);
  2460. return IRQ_HANDLED;
  2461. }
  2462. #ifdef CONFIG_NET_POLL_CONTROLLER
  2463. static void sky2_netpoll(struct net_device *dev)
  2464. {
  2465. struct sky2_port *sky2 = netdev_priv(dev);
  2466. napi_schedule(&sky2->hw->napi);
  2467. }
  2468. #endif
  2469. /* Chip internal frequency for clock calculations */
  2470. static u32 sky2_mhz(const struct sky2_hw *hw)
  2471. {
  2472. switch (hw->chip_id) {
  2473. case CHIP_ID_YUKON_EC:
  2474. case CHIP_ID_YUKON_EC_U:
  2475. case CHIP_ID_YUKON_EX:
  2476. case CHIP_ID_YUKON_SUPR:
  2477. case CHIP_ID_YUKON_UL_2:
  2478. case CHIP_ID_YUKON_OPT:
  2479. case CHIP_ID_YUKON_PRM:
  2480. case CHIP_ID_YUKON_OP_2:
  2481. return 125;
  2482. case CHIP_ID_YUKON_FE:
  2483. return 100;
  2484. case CHIP_ID_YUKON_FE_P:
  2485. return 50;
  2486. case CHIP_ID_YUKON_XL:
  2487. return 156;
  2488. default:
  2489. BUG();
  2490. }
  2491. }
  2492. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2493. {
  2494. return sky2_mhz(hw) * us;
  2495. }
  2496. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2497. {
  2498. return clk / sky2_mhz(hw);
  2499. }
  2500. static int __devinit sky2_init(struct sky2_hw *hw)
  2501. {
  2502. u8 t8;
  2503. /* Enable all clocks and check for bad PCI access */
  2504. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2505. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2506. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2507. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2508. switch (hw->chip_id) {
  2509. case CHIP_ID_YUKON_XL:
  2510. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2511. if (hw->chip_rev < CHIP_REV_YU_XL_A2)
  2512. hw->flags |= SKY2_HW_RSS_BROKEN;
  2513. break;
  2514. case CHIP_ID_YUKON_EC_U:
  2515. hw->flags = SKY2_HW_GIGABIT
  2516. | SKY2_HW_NEWER_PHY
  2517. | SKY2_HW_ADV_POWER_CTL;
  2518. break;
  2519. case CHIP_ID_YUKON_EX:
  2520. hw->flags = SKY2_HW_GIGABIT
  2521. | SKY2_HW_NEWER_PHY
  2522. | SKY2_HW_NEW_LE
  2523. | SKY2_HW_ADV_POWER_CTL
  2524. | SKY2_HW_RSS_CHKSUM;
  2525. /* New transmit checksum */
  2526. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2527. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2528. break;
  2529. case CHIP_ID_YUKON_EC:
  2530. /* This rev is really old, and requires untested workarounds */
  2531. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2532. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2533. return -EOPNOTSUPP;
  2534. }
  2535. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
  2536. break;
  2537. case CHIP_ID_YUKON_FE:
  2538. hw->flags = SKY2_HW_RSS_BROKEN;
  2539. break;
  2540. case CHIP_ID_YUKON_FE_P:
  2541. hw->flags = SKY2_HW_NEWER_PHY
  2542. | SKY2_HW_NEW_LE
  2543. | SKY2_HW_AUTO_TX_SUM
  2544. | SKY2_HW_ADV_POWER_CTL;
  2545. /* The workaround for status conflicts VLAN tag detection. */
  2546. if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
  2547. hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
  2548. break;
  2549. case CHIP_ID_YUKON_SUPR:
  2550. hw->flags = SKY2_HW_GIGABIT
  2551. | SKY2_HW_NEWER_PHY
  2552. | SKY2_HW_NEW_LE
  2553. | SKY2_HW_AUTO_TX_SUM
  2554. | SKY2_HW_ADV_POWER_CTL;
  2555. if (hw->chip_rev == CHIP_REV_YU_SU_A0)
  2556. hw->flags |= SKY2_HW_RSS_CHKSUM;
  2557. break;
  2558. case CHIP_ID_YUKON_UL_2:
  2559. hw->flags = SKY2_HW_GIGABIT
  2560. | SKY2_HW_ADV_POWER_CTL;
  2561. break;
  2562. case CHIP_ID_YUKON_OPT:
  2563. case CHIP_ID_YUKON_PRM:
  2564. case CHIP_ID_YUKON_OP_2:
  2565. hw->flags = SKY2_HW_GIGABIT
  2566. | SKY2_HW_NEW_LE
  2567. | SKY2_HW_ADV_POWER_CTL;
  2568. break;
  2569. default:
  2570. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2571. hw->chip_id);
  2572. return -EOPNOTSUPP;
  2573. }
  2574. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2575. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2576. hw->flags |= SKY2_HW_FIBRE_PHY;
  2577. hw->ports = 1;
  2578. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2579. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2580. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2581. ++hw->ports;
  2582. }
  2583. if (sky2_read8(hw, B2_E_0))
  2584. hw->flags |= SKY2_HW_RAM_BUFFER;
  2585. return 0;
  2586. }
  2587. static void sky2_reset(struct sky2_hw *hw)
  2588. {
  2589. struct pci_dev *pdev = hw->pdev;
  2590. u16 status;
  2591. int i;
  2592. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2593. /* disable ASF */
  2594. if (hw->chip_id == CHIP_ID_YUKON_EX
  2595. || hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2596. sky2_write32(hw, CPU_WDOG, 0);
  2597. status = sky2_read16(hw, HCU_CCSR);
  2598. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2599. HCU_CCSR_UC_STATE_MSK);
  2600. /*
  2601. * CPU clock divider shouldn't be used because
  2602. * - ASF firmware may malfunction
  2603. * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
  2604. */
  2605. status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
  2606. sky2_write16(hw, HCU_CCSR, status);
  2607. sky2_write32(hw, CPU_WDOG, 0);
  2608. } else
  2609. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2610. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2611. /* do a SW reset */
  2612. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2613. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2614. /* allow writes to PCI config */
  2615. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2616. /* clear PCI errors, if any */
  2617. status = sky2_pci_read16(hw, PCI_STATUS);
  2618. status |= PCI_STATUS_ERROR_BITS;
  2619. sky2_pci_write16(hw, PCI_STATUS, status);
  2620. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2621. if (pci_is_pcie(pdev)) {
  2622. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2623. 0xfffffffful);
  2624. /* If error bit is stuck on ignore it */
  2625. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2626. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2627. else
  2628. hwe_mask |= Y2_IS_PCI_EXP;
  2629. }
  2630. sky2_power_on(hw);
  2631. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2632. for (i = 0; i < hw->ports; i++) {
  2633. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2634. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2635. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2636. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2637. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2638. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2639. | GMC_BYP_RETR_ON);
  2640. }
  2641. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2642. /* enable MACSec clock gating */
  2643. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2644. }
  2645. if (hw->chip_id == CHIP_ID_YUKON_OPT ||
  2646. hw->chip_id == CHIP_ID_YUKON_PRM ||
  2647. hw->chip_id == CHIP_ID_YUKON_OP_2) {
  2648. u16 reg;
  2649. if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  2650. /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
  2651. sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
  2652. /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
  2653. reg = 10;
  2654. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2655. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2656. } else {
  2657. /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
  2658. reg = 3;
  2659. }
  2660. reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
  2661. reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
  2662. /* reset PHY Link Detect */
  2663. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2664. sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
  2665. /* check if PSMv2 was running before */
  2666. reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
  2667. if (reg & PCI_EXP_LNKCTL_ASPMC)
  2668. /* restore the PCIe Link Control register */
  2669. sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
  2670. reg);
  2671. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2672. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2673. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2674. }
  2675. /* Clear I2C IRQ noise */
  2676. sky2_write32(hw, B2_I2C_IRQ, 1);
  2677. /* turn off hardware timer (unused) */
  2678. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2679. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2680. /* Turn off descriptor polling */
  2681. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2682. /* Turn off receive timestamp */
  2683. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2684. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2685. /* enable the Tx Arbiters */
  2686. for (i = 0; i < hw->ports; i++)
  2687. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2688. /* Initialize ram interface */
  2689. for (i = 0; i < hw->ports; i++) {
  2690. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2691. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2692. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2693. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2694. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2695. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2696. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2697. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2698. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2699. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2700. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2701. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2702. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2703. }
  2704. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2705. for (i = 0; i < hw->ports; i++)
  2706. sky2_gmac_reset(hw, i);
  2707. memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
  2708. hw->st_idx = 0;
  2709. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2710. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2711. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2712. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2713. /* Set the list last index */
  2714. sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
  2715. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2716. sky2_write8(hw, STAT_FIFO_WM, 16);
  2717. /* set Status-FIFO ISR watermark */
  2718. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2719. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2720. else
  2721. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2722. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2723. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2724. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2725. /* enable status unit */
  2726. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2727. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2728. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2729. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2730. }
  2731. /* Take device down (offline).
  2732. * Equivalent to doing dev_stop() but this does not
  2733. * inform upper layers of the transition.
  2734. */
  2735. static void sky2_detach(struct net_device *dev)
  2736. {
  2737. if (netif_running(dev)) {
  2738. netif_tx_lock(dev);
  2739. netif_device_detach(dev); /* stop txq */
  2740. netif_tx_unlock(dev);
  2741. sky2_close(dev);
  2742. }
  2743. }
  2744. /* Bring device back after doing sky2_detach */
  2745. static int sky2_reattach(struct net_device *dev)
  2746. {
  2747. int err = 0;
  2748. if (netif_running(dev)) {
  2749. err = sky2_open(dev);
  2750. if (err) {
  2751. netdev_info(dev, "could not restart %d\n", err);
  2752. dev_close(dev);
  2753. } else {
  2754. netif_device_attach(dev);
  2755. sky2_set_multicast(dev);
  2756. }
  2757. }
  2758. return err;
  2759. }
  2760. static void sky2_all_down(struct sky2_hw *hw)
  2761. {
  2762. int i;
  2763. if (hw->flags & SKY2_HW_IRQ_SETUP) {
  2764. sky2_read32(hw, B0_IMSK);
  2765. sky2_write32(hw, B0_IMSK, 0);
  2766. synchronize_irq(hw->pdev->irq);
  2767. napi_disable(&hw->napi);
  2768. }
  2769. for (i = 0; i < hw->ports; i++) {
  2770. struct net_device *dev = hw->dev[i];
  2771. struct sky2_port *sky2 = netdev_priv(dev);
  2772. if (!netif_running(dev))
  2773. continue;
  2774. netif_carrier_off(dev);
  2775. netif_tx_disable(dev);
  2776. sky2_hw_down(sky2);
  2777. }
  2778. }
  2779. static void sky2_all_up(struct sky2_hw *hw)
  2780. {
  2781. u32 imask = Y2_IS_BASE;
  2782. int i;
  2783. for (i = 0; i < hw->ports; i++) {
  2784. struct net_device *dev = hw->dev[i];
  2785. struct sky2_port *sky2 = netdev_priv(dev);
  2786. if (!netif_running(dev))
  2787. continue;
  2788. sky2_hw_up(sky2);
  2789. sky2_set_multicast(dev);
  2790. imask |= portirq_msk[i];
  2791. netif_wake_queue(dev);
  2792. }
  2793. if (hw->flags & SKY2_HW_IRQ_SETUP) {
  2794. sky2_write32(hw, B0_IMSK, imask);
  2795. sky2_read32(hw, B0_IMSK);
  2796. sky2_read32(hw, B0_Y2_SP_LISR);
  2797. napi_enable(&hw->napi);
  2798. }
  2799. }
  2800. static void sky2_restart(struct work_struct *work)
  2801. {
  2802. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2803. rtnl_lock();
  2804. sky2_all_down(hw);
  2805. sky2_reset(hw);
  2806. sky2_all_up(hw);
  2807. rtnl_unlock();
  2808. }
  2809. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2810. {
  2811. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2812. }
  2813. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2814. {
  2815. const struct sky2_port *sky2 = netdev_priv(dev);
  2816. wol->supported = sky2_wol_supported(sky2->hw);
  2817. wol->wolopts = sky2->wol;
  2818. }
  2819. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2820. {
  2821. struct sky2_port *sky2 = netdev_priv(dev);
  2822. struct sky2_hw *hw = sky2->hw;
  2823. bool enable_wakeup = false;
  2824. int i;
  2825. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
  2826. !device_can_wakeup(&hw->pdev->dev))
  2827. return -EOPNOTSUPP;
  2828. sky2->wol = wol->wolopts;
  2829. for (i = 0; i < hw->ports; i++) {
  2830. struct net_device *dev = hw->dev[i];
  2831. struct sky2_port *sky2 = netdev_priv(dev);
  2832. if (sky2->wol)
  2833. enable_wakeup = true;
  2834. }
  2835. device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
  2836. return 0;
  2837. }
  2838. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2839. {
  2840. if (sky2_is_copper(hw)) {
  2841. u32 modes = SUPPORTED_10baseT_Half
  2842. | SUPPORTED_10baseT_Full
  2843. | SUPPORTED_100baseT_Half
  2844. | SUPPORTED_100baseT_Full;
  2845. if (hw->flags & SKY2_HW_GIGABIT)
  2846. modes |= SUPPORTED_1000baseT_Half
  2847. | SUPPORTED_1000baseT_Full;
  2848. return modes;
  2849. } else
  2850. return SUPPORTED_1000baseT_Half
  2851. | SUPPORTED_1000baseT_Full;
  2852. }
  2853. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2854. {
  2855. struct sky2_port *sky2 = netdev_priv(dev);
  2856. struct sky2_hw *hw = sky2->hw;
  2857. ecmd->transceiver = XCVR_INTERNAL;
  2858. ecmd->supported = sky2_supported_modes(hw);
  2859. ecmd->phy_address = PHY_ADDR_MARV;
  2860. if (sky2_is_copper(hw)) {
  2861. ecmd->port = PORT_TP;
  2862. ethtool_cmd_speed_set(ecmd, sky2->speed);
  2863. ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
  2864. } else {
  2865. ethtool_cmd_speed_set(ecmd, SPEED_1000);
  2866. ecmd->port = PORT_FIBRE;
  2867. ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  2868. }
  2869. ecmd->advertising = sky2->advertising;
  2870. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2871. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2872. ecmd->duplex = sky2->duplex;
  2873. return 0;
  2874. }
  2875. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2876. {
  2877. struct sky2_port *sky2 = netdev_priv(dev);
  2878. const struct sky2_hw *hw = sky2->hw;
  2879. u32 supported = sky2_supported_modes(hw);
  2880. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2881. if (ecmd->advertising & ~supported)
  2882. return -EINVAL;
  2883. if (sky2_is_copper(hw))
  2884. sky2->advertising = ecmd->advertising |
  2885. ADVERTISED_TP |
  2886. ADVERTISED_Autoneg;
  2887. else
  2888. sky2->advertising = ecmd->advertising |
  2889. ADVERTISED_FIBRE |
  2890. ADVERTISED_Autoneg;
  2891. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2892. sky2->duplex = -1;
  2893. sky2->speed = -1;
  2894. } else {
  2895. u32 setting;
  2896. u32 speed = ethtool_cmd_speed(ecmd);
  2897. switch (speed) {
  2898. case SPEED_1000:
  2899. if (ecmd->duplex == DUPLEX_FULL)
  2900. setting = SUPPORTED_1000baseT_Full;
  2901. else if (ecmd->duplex == DUPLEX_HALF)
  2902. setting = SUPPORTED_1000baseT_Half;
  2903. else
  2904. return -EINVAL;
  2905. break;
  2906. case SPEED_100:
  2907. if (ecmd->duplex == DUPLEX_FULL)
  2908. setting = SUPPORTED_100baseT_Full;
  2909. else if (ecmd->duplex == DUPLEX_HALF)
  2910. setting = SUPPORTED_100baseT_Half;
  2911. else
  2912. return -EINVAL;
  2913. break;
  2914. case SPEED_10:
  2915. if (ecmd->duplex == DUPLEX_FULL)
  2916. setting = SUPPORTED_10baseT_Full;
  2917. else if (ecmd->duplex == DUPLEX_HALF)
  2918. setting = SUPPORTED_10baseT_Half;
  2919. else
  2920. return -EINVAL;
  2921. break;
  2922. default:
  2923. return -EINVAL;
  2924. }
  2925. if ((setting & supported) == 0)
  2926. return -EINVAL;
  2927. sky2->speed = speed;
  2928. sky2->duplex = ecmd->duplex;
  2929. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2930. }
  2931. if (netif_running(dev)) {
  2932. sky2_phy_reinit(sky2);
  2933. sky2_set_multicast(dev);
  2934. }
  2935. return 0;
  2936. }
  2937. static void sky2_get_drvinfo(struct net_device *dev,
  2938. struct ethtool_drvinfo *info)
  2939. {
  2940. struct sky2_port *sky2 = netdev_priv(dev);
  2941. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  2942. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  2943. strlcpy(info->bus_info, pci_name(sky2->hw->pdev),
  2944. sizeof(info->bus_info));
  2945. }
  2946. static const struct sky2_stat {
  2947. char name[ETH_GSTRING_LEN];
  2948. u16 offset;
  2949. } sky2_stats[] = {
  2950. { "tx_bytes", GM_TXO_OK_HI },
  2951. { "rx_bytes", GM_RXO_OK_HI },
  2952. { "tx_broadcast", GM_TXF_BC_OK },
  2953. { "rx_broadcast", GM_RXF_BC_OK },
  2954. { "tx_multicast", GM_TXF_MC_OK },
  2955. { "rx_multicast", GM_RXF_MC_OK },
  2956. { "tx_unicast", GM_TXF_UC_OK },
  2957. { "rx_unicast", GM_RXF_UC_OK },
  2958. { "tx_mac_pause", GM_TXF_MPAUSE },
  2959. { "rx_mac_pause", GM_RXF_MPAUSE },
  2960. { "collisions", GM_TXF_COL },
  2961. { "late_collision",GM_TXF_LAT_COL },
  2962. { "aborted", GM_TXF_ABO_COL },
  2963. { "single_collisions", GM_TXF_SNG_COL },
  2964. { "multi_collisions", GM_TXF_MUL_COL },
  2965. { "rx_short", GM_RXF_SHT },
  2966. { "rx_runt", GM_RXE_FRAG },
  2967. { "rx_64_byte_packets", GM_RXF_64B },
  2968. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2969. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2970. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2971. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2972. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2973. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2974. { "rx_too_long", GM_RXF_LNG_ERR },
  2975. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2976. { "rx_jabber", GM_RXF_JAB_PKT },
  2977. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2978. { "tx_64_byte_packets", GM_TXF_64B },
  2979. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2980. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2981. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2982. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2983. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2984. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2985. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2986. };
  2987. static u32 sky2_get_msglevel(struct net_device *netdev)
  2988. {
  2989. struct sky2_port *sky2 = netdev_priv(netdev);
  2990. return sky2->msg_enable;
  2991. }
  2992. static int sky2_nway_reset(struct net_device *dev)
  2993. {
  2994. struct sky2_port *sky2 = netdev_priv(dev);
  2995. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2996. return -EINVAL;
  2997. sky2_phy_reinit(sky2);
  2998. sky2_set_multicast(dev);
  2999. return 0;
  3000. }
  3001. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  3002. {
  3003. struct sky2_hw *hw = sky2->hw;
  3004. unsigned port = sky2->port;
  3005. int i;
  3006. data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
  3007. data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
  3008. for (i = 2; i < count; i++)
  3009. data[i] = get_stats32(hw, port, sky2_stats[i].offset);
  3010. }
  3011. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  3012. {
  3013. struct sky2_port *sky2 = netdev_priv(netdev);
  3014. sky2->msg_enable = value;
  3015. }
  3016. static int sky2_get_sset_count(struct net_device *dev, int sset)
  3017. {
  3018. switch (sset) {
  3019. case ETH_SS_STATS:
  3020. return ARRAY_SIZE(sky2_stats);
  3021. default:
  3022. return -EOPNOTSUPP;
  3023. }
  3024. }
  3025. static void sky2_get_ethtool_stats(struct net_device *dev,
  3026. struct ethtool_stats *stats, u64 * data)
  3027. {
  3028. struct sky2_port *sky2 = netdev_priv(dev);
  3029. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  3030. }
  3031. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  3032. {
  3033. int i;
  3034. switch (stringset) {
  3035. case ETH_SS_STATS:
  3036. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  3037. memcpy(data + i * ETH_GSTRING_LEN,
  3038. sky2_stats[i].name, ETH_GSTRING_LEN);
  3039. break;
  3040. }
  3041. }
  3042. static int sky2_set_mac_address(struct net_device *dev, void *p)
  3043. {
  3044. struct sky2_port *sky2 = netdev_priv(dev);
  3045. struct sky2_hw *hw = sky2->hw;
  3046. unsigned port = sky2->port;
  3047. const struct sockaddr *addr = p;
  3048. if (!is_valid_ether_addr(addr->sa_data))
  3049. return -EADDRNOTAVAIL;
  3050. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  3051. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  3052. dev->dev_addr, ETH_ALEN);
  3053. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  3054. dev->dev_addr, ETH_ALEN);
  3055. /* virtual address for data */
  3056. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  3057. /* physical address: used for pause frames */
  3058. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  3059. return 0;
  3060. }
  3061. static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
  3062. {
  3063. u32 bit;
  3064. bit = ether_crc(ETH_ALEN, addr) & 63;
  3065. filter[bit >> 3] |= 1 << (bit & 7);
  3066. }
  3067. static void sky2_set_multicast(struct net_device *dev)
  3068. {
  3069. struct sky2_port *sky2 = netdev_priv(dev);
  3070. struct sky2_hw *hw = sky2->hw;
  3071. unsigned port = sky2->port;
  3072. struct netdev_hw_addr *ha;
  3073. u16 reg;
  3074. u8 filter[8];
  3075. int rx_pause;
  3076. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  3077. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  3078. memset(filter, 0, sizeof(filter));
  3079. reg = gma_read16(hw, port, GM_RX_CTRL);
  3080. reg |= GM_RXCR_UCF_ENA;
  3081. if (dev->flags & IFF_PROMISC) /* promiscuous */
  3082. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  3083. else if (dev->flags & IFF_ALLMULTI)
  3084. memset(filter, 0xff, sizeof(filter));
  3085. else if (netdev_mc_empty(dev) && !rx_pause)
  3086. reg &= ~GM_RXCR_MCF_ENA;
  3087. else {
  3088. reg |= GM_RXCR_MCF_ENA;
  3089. if (rx_pause)
  3090. sky2_add_filter(filter, pause_mc_addr);
  3091. netdev_for_each_mc_addr(ha, dev)
  3092. sky2_add_filter(filter, ha->addr);
  3093. }
  3094. gma_write16(hw, port, GM_MC_ADDR_H1,
  3095. (u16) filter[0] | ((u16) filter[1] << 8));
  3096. gma_write16(hw, port, GM_MC_ADDR_H2,
  3097. (u16) filter[2] | ((u16) filter[3] << 8));
  3098. gma_write16(hw, port, GM_MC_ADDR_H3,
  3099. (u16) filter[4] | ((u16) filter[5] << 8));
  3100. gma_write16(hw, port, GM_MC_ADDR_H4,
  3101. (u16) filter[6] | ((u16) filter[7] << 8));
  3102. gma_write16(hw, port, GM_RX_CTRL, reg);
  3103. }
  3104. static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
  3105. struct rtnl_link_stats64 *stats)
  3106. {
  3107. struct sky2_port *sky2 = netdev_priv(dev);
  3108. struct sky2_hw *hw = sky2->hw;
  3109. unsigned port = sky2->port;
  3110. unsigned int start;
  3111. u64 _bytes, _packets;
  3112. do {
  3113. start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
  3114. _bytes = sky2->rx_stats.bytes;
  3115. _packets = sky2->rx_stats.packets;
  3116. } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
  3117. stats->rx_packets = _packets;
  3118. stats->rx_bytes = _bytes;
  3119. do {
  3120. start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
  3121. _bytes = sky2->tx_stats.bytes;
  3122. _packets = sky2->tx_stats.packets;
  3123. } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
  3124. stats->tx_packets = _packets;
  3125. stats->tx_bytes = _bytes;
  3126. stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
  3127. + get_stats32(hw, port, GM_RXF_BC_OK);
  3128. stats->collisions = get_stats32(hw, port, GM_TXF_COL);
  3129. stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
  3130. stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
  3131. stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
  3132. + get_stats32(hw, port, GM_RXE_FRAG);
  3133. stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
  3134. stats->rx_dropped = dev->stats.rx_dropped;
  3135. stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
  3136. stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
  3137. return stats;
  3138. }
  3139. /* Can have one global because blinking is controlled by
  3140. * ethtool and that is always under RTNL mutex
  3141. */
  3142. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  3143. {
  3144. struct sky2_hw *hw = sky2->hw;
  3145. unsigned port = sky2->port;
  3146. spin_lock_bh(&sky2->phy_lock);
  3147. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3148. hw->chip_id == CHIP_ID_YUKON_EX ||
  3149. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  3150. u16 pg;
  3151. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  3152. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  3153. switch (mode) {
  3154. case MO_LED_OFF:
  3155. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3156. PHY_M_LEDC_LOS_CTRL(8) |
  3157. PHY_M_LEDC_INIT_CTRL(8) |
  3158. PHY_M_LEDC_STA1_CTRL(8) |
  3159. PHY_M_LEDC_STA0_CTRL(8));
  3160. break;
  3161. case MO_LED_ON:
  3162. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3163. PHY_M_LEDC_LOS_CTRL(9) |
  3164. PHY_M_LEDC_INIT_CTRL(9) |
  3165. PHY_M_LEDC_STA1_CTRL(9) |
  3166. PHY_M_LEDC_STA0_CTRL(9));
  3167. break;
  3168. case MO_LED_BLINK:
  3169. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3170. PHY_M_LEDC_LOS_CTRL(0xa) |
  3171. PHY_M_LEDC_INIT_CTRL(0xa) |
  3172. PHY_M_LEDC_STA1_CTRL(0xa) |
  3173. PHY_M_LEDC_STA0_CTRL(0xa));
  3174. break;
  3175. case MO_LED_NORM:
  3176. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3177. PHY_M_LEDC_LOS_CTRL(1) |
  3178. PHY_M_LEDC_INIT_CTRL(8) |
  3179. PHY_M_LEDC_STA1_CTRL(7) |
  3180. PHY_M_LEDC_STA0_CTRL(7));
  3181. }
  3182. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  3183. } else
  3184. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  3185. PHY_M_LED_MO_DUP(mode) |
  3186. PHY_M_LED_MO_10(mode) |
  3187. PHY_M_LED_MO_100(mode) |
  3188. PHY_M_LED_MO_1000(mode) |
  3189. PHY_M_LED_MO_RX(mode) |
  3190. PHY_M_LED_MO_TX(mode));
  3191. spin_unlock_bh(&sky2->phy_lock);
  3192. }
  3193. /* blink LED's for finding board */
  3194. static int sky2_set_phys_id(struct net_device *dev,
  3195. enum ethtool_phys_id_state state)
  3196. {
  3197. struct sky2_port *sky2 = netdev_priv(dev);
  3198. switch (state) {
  3199. case ETHTOOL_ID_ACTIVE:
  3200. return 1; /* cycle on/off once per second */
  3201. case ETHTOOL_ID_INACTIVE:
  3202. sky2_led(sky2, MO_LED_NORM);
  3203. break;
  3204. case ETHTOOL_ID_ON:
  3205. sky2_led(sky2, MO_LED_ON);
  3206. break;
  3207. case ETHTOOL_ID_OFF:
  3208. sky2_led(sky2, MO_LED_OFF);
  3209. break;
  3210. }
  3211. return 0;
  3212. }
  3213. static void sky2_get_pauseparam(struct net_device *dev,
  3214. struct ethtool_pauseparam *ecmd)
  3215. {
  3216. struct sky2_port *sky2 = netdev_priv(dev);
  3217. switch (sky2->flow_mode) {
  3218. case FC_NONE:
  3219. ecmd->tx_pause = ecmd->rx_pause = 0;
  3220. break;
  3221. case FC_TX:
  3222. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  3223. break;
  3224. case FC_RX:
  3225. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  3226. break;
  3227. case FC_BOTH:
  3228. ecmd->tx_pause = ecmd->rx_pause = 1;
  3229. }
  3230. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  3231. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  3232. }
  3233. static int sky2_set_pauseparam(struct net_device *dev,
  3234. struct ethtool_pauseparam *ecmd)
  3235. {
  3236. struct sky2_port *sky2 = netdev_priv(dev);
  3237. if (ecmd->autoneg == AUTONEG_ENABLE)
  3238. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  3239. else
  3240. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  3241. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  3242. if (netif_running(dev))
  3243. sky2_phy_reinit(sky2);
  3244. return 0;
  3245. }
  3246. static int sky2_get_coalesce(struct net_device *dev,
  3247. struct ethtool_coalesce *ecmd)
  3248. {
  3249. struct sky2_port *sky2 = netdev_priv(dev);
  3250. struct sky2_hw *hw = sky2->hw;
  3251. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  3252. ecmd->tx_coalesce_usecs = 0;
  3253. else {
  3254. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  3255. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  3256. }
  3257. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  3258. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  3259. ecmd->rx_coalesce_usecs = 0;
  3260. else {
  3261. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  3262. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  3263. }
  3264. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  3265. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  3266. ecmd->rx_coalesce_usecs_irq = 0;
  3267. else {
  3268. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  3269. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  3270. }
  3271. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  3272. return 0;
  3273. }
  3274. /* Note: this affect both ports */
  3275. static int sky2_set_coalesce(struct net_device *dev,
  3276. struct ethtool_coalesce *ecmd)
  3277. {
  3278. struct sky2_port *sky2 = netdev_priv(dev);
  3279. struct sky2_hw *hw = sky2->hw;
  3280. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  3281. if (ecmd->tx_coalesce_usecs > tmax ||
  3282. ecmd->rx_coalesce_usecs > tmax ||
  3283. ecmd->rx_coalesce_usecs_irq > tmax)
  3284. return -EINVAL;
  3285. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  3286. return -EINVAL;
  3287. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  3288. return -EINVAL;
  3289. if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
  3290. return -EINVAL;
  3291. if (ecmd->tx_coalesce_usecs == 0)
  3292. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3293. else {
  3294. sky2_write32(hw, STAT_TX_TIMER_INI,
  3295. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3296. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3297. }
  3298. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3299. if (ecmd->rx_coalesce_usecs == 0)
  3300. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3301. else {
  3302. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3303. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3304. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3305. }
  3306. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3307. if (ecmd->rx_coalesce_usecs_irq == 0)
  3308. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3309. else {
  3310. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3311. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3312. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3313. }
  3314. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3315. return 0;
  3316. }
  3317. /*
  3318. * Hardware is limited to min of 128 and max of 2048 for ring size
  3319. * and rounded up to next power of two
  3320. * to avoid division in modulus calclation
  3321. */
  3322. static unsigned long roundup_ring_size(unsigned long pending)
  3323. {
  3324. return max(128ul, roundup_pow_of_two(pending+1));
  3325. }
  3326. static void sky2_get_ringparam(struct net_device *dev,
  3327. struct ethtool_ringparam *ering)
  3328. {
  3329. struct sky2_port *sky2 = netdev_priv(dev);
  3330. ering->rx_max_pending = RX_MAX_PENDING;
  3331. ering->tx_max_pending = TX_MAX_PENDING;
  3332. ering->rx_pending = sky2->rx_pending;
  3333. ering->tx_pending = sky2->tx_pending;
  3334. }
  3335. static int sky2_set_ringparam(struct net_device *dev,
  3336. struct ethtool_ringparam *ering)
  3337. {
  3338. struct sky2_port *sky2 = netdev_priv(dev);
  3339. if (ering->rx_pending > RX_MAX_PENDING ||
  3340. ering->rx_pending < 8 ||
  3341. ering->tx_pending < TX_MIN_PENDING ||
  3342. ering->tx_pending > TX_MAX_PENDING)
  3343. return -EINVAL;
  3344. sky2_detach(dev);
  3345. sky2->rx_pending = ering->rx_pending;
  3346. sky2->tx_pending = ering->tx_pending;
  3347. sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
  3348. return sky2_reattach(dev);
  3349. }
  3350. static int sky2_get_regs_len(struct net_device *dev)
  3351. {
  3352. return 0x4000;
  3353. }
  3354. static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
  3355. {
  3356. /* This complicated switch statement is to make sure and
  3357. * only access regions that are unreserved.
  3358. * Some blocks are only valid on dual port cards.
  3359. */
  3360. switch (b) {
  3361. /* second port */
  3362. case 5: /* Tx Arbiter 2 */
  3363. case 9: /* RX2 */
  3364. case 14 ... 15: /* TX2 */
  3365. case 17: case 19: /* Ram Buffer 2 */
  3366. case 22 ... 23: /* Tx Ram Buffer 2 */
  3367. case 25: /* Rx MAC Fifo 1 */
  3368. case 27: /* Tx MAC Fifo 2 */
  3369. case 31: /* GPHY 2 */
  3370. case 40 ... 47: /* Pattern Ram 2 */
  3371. case 52: case 54: /* TCP Segmentation 2 */
  3372. case 112 ... 116: /* GMAC 2 */
  3373. return hw->ports > 1;
  3374. case 0: /* Control */
  3375. case 2: /* Mac address */
  3376. case 4: /* Tx Arbiter 1 */
  3377. case 7: /* PCI express reg */
  3378. case 8: /* RX1 */
  3379. case 12 ... 13: /* TX1 */
  3380. case 16: case 18:/* Rx Ram Buffer 1 */
  3381. case 20 ... 21: /* Tx Ram Buffer 1 */
  3382. case 24: /* Rx MAC Fifo 1 */
  3383. case 26: /* Tx MAC Fifo 1 */
  3384. case 28 ... 29: /* Descriptor and status unit */
  3385. case 30: /* GPHY 1*/
  3386. case 32 ... 39: /* Pattern Ram 1 */
  3387. case 48: case 50: /* TCP Segmentation 1 */
  3388. case 56 ... 60: /* PCI space */
  3389. case 80 ... 84: /* GMAC 1 */
  3390. return 1;
  3391. default:
  3392. return 0;
  3393. }
  3394. }
  3395. /*
  3396. * Returns copy of control register region
  3397. * Note: ethtool_get_regs always provides full size (16k) buffer
  3398. */
  3399. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3400. void *p)
  3401. {
  3402. const struct sky2_port *sky2 = netdev_priv(dev);
  3403. const void __iomem *io = sky2->hw->regs;
  3404. unsigned int b;
  3405. regs->version = 1;
  3406. for (b = 0; b < 128; b++) {
  3407. /* skip poisonous diagnostic ram region in block 3 */
  3408. if (b == 3)
  3409. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3410. else if (sky2_reg_access_ok(sky2->hw, b))
  3411. memcpy_fromio(p, io, 128);
  3412. else
  3413. memset(p, 0, 128);
  3414. p += 128;
  3415. io += 128;
  3416. }
  3417. }
  3418. static int sky2_get_eeprom_len(struct net_device *dev)
  3419. {
  3420. struct sky2_port *sky2 = netdev_priv(dev);
  3421. struct sky2_hw *hw = sky2->hw;
  3422. u16 reg2;
  3423. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3424. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3425. }
  3426. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3427. {
  3428. unsigned long start = jiffies;
  3429. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3430. /* Can take up to 10.6 ms for write */
  3431. if (time_after(jiffies, start + HZ/4)) {
  3432. dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
  3433. return -ETIMEDOUT;
  3434. }
  3435. mdelay(1);
  3436. }
  3437. return 0;
  3438. }
  3439. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3440. u16 offset, size_t length)
  3441. {
  3442. int rc = 0;
  3443. while (length > 0) {
  3444. u32 val;
  3445. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3446. rc = sky2_vpd_wait(hw, cap, 0);
  3447. if (rc)
  3448. break;
  3449. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3450. memcpy(data, &val, min(sizeof(val), length));
  3451. offset += sizeof(u32);
  3452. data += sizeof(u32);
  3453. length -= sizeof(u32);
  3454. }
  3455. return rc;
  3456. }
  3457. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3458. u16 offset, unsigned int length)
  3459. {
  3460. unsigned int i;
  3461. int rc = 0;
  3462. for (i = 0; i < length; i += sizeof(u32)) {
  3463. u32 val = *(u32 *)(data + i);
  3464. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3465. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3466. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3467. if (rc)
  3468. break;
  3469. }
  3470. return rc;
  3471. }
  3472. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3473. u8 *data)
  3474. {
  3475. struct sky2_port *sky2 = netdev_priv(dev);
  3476. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3477. if (!cap)
  3478. return -EINVAL;
  3479. eeprom->magic = SKY2_EEPROM_MAGIC;
  3480. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3481. }
  3482. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3483. u8 *data)
  3484. {
  3485. struct sky2_port *sky2 = netdev_priv(dev);
  3486. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3487. if (!cap)
  3488. return -EINVAL;
  3489. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3490. return -EINVAL;
  3491. /* Partial writes not supported */
  3492. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3493. return -EINVAL;
  3494. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3495. }
  3496. static netdev_features_t sky2_fix_features(struct net_device *dev,
  3497. netdev_features_t features)
  3498. {
  3499. const struct sky2_port *sky2 = netdev_priv(dev);
  3500. const struct sky2_hw *hw = sky2->hw;
  3501. /* In order to do Jumbo packets on these chips, need to turn off the
  3502. * transmit store/forward. Therefore checksum offload won't work.
  3503. */
  3504. if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
  3505. netdev_info(dev, "checksum offload not possible with jumbo frames\n");
  3506. features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
  3507. }
  3508. /* Some hardware requires receive checksum for RSS to work. */
  3509. if ( (features & NETIF_F_RXHASH) &&
  3510. !(features & NETIF_F_RXCSUM) &&
  3511. (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
  3512. netdev_info(dev, "receive hashing forces receive checksum\n");
  3513. features |= NETIF_F_RXCSUM;
  3514. }
  3515. return features;
  3516. }
  3517. static int sky2_set_features(struct net_device *dev, netdev_features_t features)
  3518. {
  3519. struct sky2_port *sky2 = netdev_priv(dev);
  3520. netdev_features_t changed = dev->features ^ features;
  3521. if (changed & NETIF_F_RXCSUM) {
  3522. bool on = features & NETIF_F_RXCSUM;
  3523. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  3524. on ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  3525. }
  3526. if (changed & NETIF_F_RXHASH)
  3527. rx_set_rss(dev, features);
  3528. if (changed & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
  3529. sky2_vlan_mode(dev, features);
  3530. return 0;
  3531. }
  3532. static const struct ethtool_ops sky2_ethtool_ops = {
  3533. .get_settings = sky2_get_settings,
  3534. .set_settings = sky2_set_settings,
  3535. .get_drvinfo = sky2_get_drvinfo,
  3536. .get_wol = sky2_get_wol,
  3537. .set_wol = sky2_set_wol,
  3538. .get_msglevel = sky2_get_msglevel,
  3539. .set_msglevel = sky2_set_msglevel,
  3540. .nway_reset = sky2_nway_reset,
  3541. .get_regs_len = sky2_get_regs_len,
  3542. .get_regs = sky2_get_regs,
  3543. .get_link = ethtool_op_get_link,
  3544. .get_eeprom_len = sky2_get_eeprom_len,
  3545. .get_eeprom = sky2_get_eeprom,
  3546. .set_eeprom = sky2_set_eeprom,
  3547. .get_strings = sky2_get_strings,
  3548. .get_coalesce = sky2_get_coalesce,
  3549. .set_coalesce = sky2_set_coalesce,
  3550. .get_ringparam = sky2_get_ringparam,
  3551. .set_ringparam = sky2_set_ringparam,
  3552. .get_pauseparam = sky2_get_pauseparam,
  3553. .set_pauseparam = sky2_set_pauseparam,
  3554. .set_phys_id = sky2_set_phys_id,
  3555. .get_sset_count = sky2_get_sset_count,
  3556. .get_ethtool_stats = sky2_get_ethtool_stats,
  3557. };
  3558. #ifdef CONFIG_SKY2_DEBUG
  3559. static struct dentry *sky2_debug;
  3560. /*
  3561. * Read and parse the first part of Vital Product Data
  3562. */
  3563. #define VPD_SIZE 128
  3564. #define VPD_MAGIC 0x82
  3565. static const struct vpd_tag {
  3566. char tag[2];
  3567. char *label;
  3568. } vpd_tags[] = {
  3569. { "PN", "Part Number" },
  3570. { "EC", "Engineering Level" },
  3571. { "MN", "Manufacturer" },
  3572. { "SN", "Serial Number" },
  3573. { "YA", "Asset Tag" },
  3574. { "VL", "First Error Log Message" },
  3575. { "VF", "Second Error Log Message" },
  3576. { "VB", "Boot Agent ROM Configuration" },
  3577. { "VE", "EFI UNDI Configuration" },
  3578. };
  3579. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3580. {
  3581. size_t vpd_size;
  3582. loff_t offs;
  3583. u8 len;
  3584. unsigned char *buf;
  3585. u16 reg2;
  3586. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3587. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3588. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3589. buf = kmalloc(vpd_size, GFP_KERNEL);
  3590. if (!buf) {
  3591. seq_puts(seq, "no memory!\n");
  3592. return;
  3593. }
  3594. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3595. seq_puts(seq, "VPD read failed\n");
  3596. goto out;
  3597. }
  3598. if (buf[0] != VPD_MAGIC) {
  3599. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3600. goto out;
  3601. }
  3602. len = buf[1];
  3603. if (len == 0 || len > vpd_size - 4) {
  3604. seq_printf(seq, "Invalid id length: %d\n", len);
  3605. goto out;
  3606. }
  3607. seq_printf(seq, "%.*s\n", len, buf + 3);
  3608. offs = len + 3;
  3609. while (offs < vpd_size - 4) {
  3610. int i;
  3611. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3612. break;
  3613. len = buf[offs + 2];
  3614. if (offs + len + 3 >= vpd_size)
  3615. break;
  3616. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3617. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3618. seq_printf(seq, " %s: %.*s\n",
  3619. vpd_tags[i].label, len, buf + offs + 3);
  3620. break;
  3621. }
  3622. }
  3623. offs += len + 3;
  3624. }
  3625. out:
  3626. kfree(buf);
  3627. }
  3628. static int sky2_debug_show(struct seq_file *seq, void *v)
  3629. {
  3630. struct net_device *dev = seq->private;
  3631. const struct sky2_port *sky2 = netdev_priv(dev);
  3632. struct sky2_hw *hw = sky2->hw;
  3633. unsigned port = sky2->port;
  3634. unsigned idx, last;
  3635. int sop;
  3636. sky2_show_vpd(seq, hw);
  3637. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3638. sky2_read32(hw, B0_ISRC),
  3639. sky2_read32(hw, B0_IMSK),
  3640. sky2_read32(hw, B0_Y2_SP_ICR));
  3641. if (!netif_running(dev)) {
  3642. seq_printf(seq, "network not running\n");
  3643. return 0;
  3644. }
  3645. napi_disable(&hw->napi);
  3646. last = sky2_read16(hw, STAT_PUT_IDX);
  3647. seq_printf(seq, "Status ring %u\n", hw->st_size);
  3648. if (hw->st_idx == last)
  3649. seq_puts(seq, "Status ring (empty)\n");
  3650. else {
  3651. seq_puts(seq, "Status ring\n");
  3652. for (idx = hw->st_idx; idx != last && idx < hw->st_size;
  3653. idx = RING_NEXT(idx, hw->st_size)) {
  3654. const struct sky2_status_le *le = hw->st_le + idx;
  3655. seq_printf(seq, "[%d] %#x %d %#x\n",
  3656. idx, le->opcode, le->length, le->status);
  3657. }
  3658. seq_puts(seq, "\n");
  3659. }
  3660. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3661. sky2->tx_cons, sky2->tx_prod,
  3662. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3663. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3664. /* Dump contents of tx ring */
  3665. sop = 1;
  3666. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3667. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3668. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3669. u32 a = le32_to_cpu(le->addr);
  3670. if (sop)
  3671. seq_printf(seq, "%u:", idx);
  3672. sop = 0;
  3673. switch (le->opcode & ~HW_OWNER) {
  3674. case OP_ADDR64:
  3675. seq_printf(seq, " %#x:", a);
  3676. break;
  3677. case OP_LRGLEN:
  3678. seq_printf(seq, " mtu=%d", a);
  3679. break;
  3680. case OP_VLAN:
  3681. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3682. break;
  3683. case OP_TCPLISW:
  3684. seq_printf(seq, " csum=%#x", a);
  3685. break;
  3686. case OP_LARGESEND:
  3687. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3688. break;
  3689. case OP_PACKET:
  3690. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3691. break;
  3692. case OP_BUFFER:
  3693. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3694. break;
  3695. default:
  3696. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3697. a, le16_to_cpu(le->length));
  3698. }
  3699. if (le->ctrl & EOP) {
  3700. seq_putc(seq, '\n');
  3701. sop = 1;
  3702. }
  3703. }
  3704. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3705. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3706. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3707. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3708. sky2_read32(hw, B0_Y2_SP_LISR);
  3709. napi_enable(&hw->napi);
  3710. return 0;
  3711. }
  3712. static int sky2_debug_open(struct inode *inode, struct file *file)
  3713. {
  3714. return single_open(file, sky2_debug_show, inode->i_private);
  3715. }
  3716. static const struct file_operations sky2_debug_fops = {
  3717. .owner = THIS_MODULE,
  3718. .open = sky2_debug_open,
  3719. .read = seq_read,
  3720. .llseek = seq_lseek,
  3721. .release = single_release,
  3722. };
  3723. /*
  3724. * Use network device events to create/remove/rename
  3725. * debugfs file entries
  3726. */
  3727. static int sky2_device_event(struct notifier_block *unused,
  3728. unsigned long event, void *ptr)
  3729. {
  3730. struct net_device *dev = ptr;
  3731. struct sky2_port *sky2 = netdev_priv(dev);
  3732. if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
  3733. return NOTIFY_DONE;
  3734. switch (event) {
  3735. case NETDEV_CHANGENAME:
  3736. if (sky2->debugfs) {
  3737. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3738. sky2_debug, dev->name);
  3739. }
  3740. break;
  3741. case NETDEV_GOING_DOWN:
  3742. if (sky2->debugfs) {
  3743. netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
  3744. debugfs_remove(sky2->debugfs);
  3745. sky2->debugfs = NULL;
  3746. }
  3747. break;
  3748. case NETDEV_UP:
  3749. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3750. sky2_debug, dev,
  3751. &sky2_debug_fops);
  3752. if (IS_ERR(sky2->debugfs))
  3753. sky2->debugfs = NULL;
  3754. }
  3755. return NOTIFY_DONE;
  3756. }
  3757. static struct notifier_block sky2_notifier = {
  3758. .notifier_call = sky2_device_event,
  3759. };
  3760. static __init void sky2_debug_init(void)
  3761. {
  3762. struct dentry *ent;
  3763. ent = debugfs_create_dir("sky2", NULL);
  3764. if (!ent || IS_ERR(ent))
  3765. return;
  3766. sky2_debug = ent;
  3767. register_netdevice_notifier(&sky2_notifier);
  3768. }
  3769. static __exit void sky2_debug_cleanup(void)
  3770. {
  3771. if (sky2_debug) {
  3772. unregister_netdevice_notifier(&sky2_notifier);
  3773. debugfs_remove(sky2_debug);
  3774. sky2_debug = NULL;
  3775. }
  3776. }
  3777. #else
  3778. #define sky2_debug_init()
  3779. #define sky2_debug_cleanup()
  3780. #endif
  3781. /* Two copies of network device operations to handle special case of
  3782. not allowing netpoll on second port */
  3783. static const struct net_device_ops sky2_netdev_ops[2] = {
  3784. {
  3785. .ndo_open = sky2_open,
  3786. .ndo_stop = sky2_close,
  3787. .ndo_start_xmit = sky2_xmit_frame,
  3788. .ndo_do_ioctl = sky2_ioctl,
  3789. .ndo_validate_addr = eth_validate_addr,
  3790. .ndo_set_mac_address = sky2_set_mac_address,
  3791. .ndo_set_rx_mode = sky2_set_multicast,
  3792. .ndo_change_mtu = sky2_change_mtu,
  3793. .ndo_fix_features = sky2_fix_features,
  3794. .ndo_set_features = sky2_set_features,
  3795. .ndo_tx_timeout = sky2_tx_timeout,
  3796. .ndo_get_stats64 = sky2_get_stats,
  3797. #ifdef CONFIG_NET_POLL_CONTROLLER
  3798. .ndo_poll_controller = sky2_netpoll,
  3799. #endif
  3800. },
  3801. {
  3802. .ndo_open = sky2_open,
  3803. .ndo_stop = sky2_close,
  3804. .ndo_start_xmit = sky2_xmit_frame,
  3805. .ndo_do_ioctl = sky2_ioctl,
  3806. .ndo_validate_addr = eth_validate_addr,
  3807. .ndo_set_mac_address = sky2_set_mac_address,
  3808. .ndo_set_rx_mode = sky2_set_multicast,
  3809. .ndo_change_mtu = sky2_change_mtu,
  3810. .ndo_fix_features = sky2_fix_features,
  3811. .ndo_set_features = sky2_set_features,
  3812. .ndo_tx_timeout = sky2_tx_timeout,
  3813. .ndo_get_stats64 = sky2_get_stats,
  3814. },
  3815. };
  3816. /* Initialize network device */
  3817. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3818. unsigned port,
  3819. int highmem, int wol)
  3820. {
  3821. struct sky2_port *sky2;
  3822. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3823. if (!dev)
  3824. return NULL;
  3825. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3826. dev->irq = hw->pdev->irq;
  3827. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3828. dev->watchdog_timeo = TX_WATCHDOG;
  3829. dev->netdev_ops = &sky2_netdev_ops[port];
  3830. sky2 = netdev_priv(dev);
  3831. sky2->netdev = dev;
  3832. sky2->hw = hw;
  3833. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3834. /* Auto speed and flow control */
  3835. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3836. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3837. dev->hw_features |= NETIF_F_RXCSUM;
  3838. sky2->flow_mode = FC_BOTH;
  3839. sky2->duplex = -1;
  3840. sky2->speed = -1;
  3841. sky2->advertising = sky2_supported_modes(hw);
  3842. sky2->wol = wol;
  3843. spin_lock_init(&sky2->phy_lock);
  3844. sky2->tx_pending = TX_DEF_PENDING;
  3845. sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
  3846. sky2->rx_pending = RX_DEF_PENDING;
  3847. hw->dev[port] = dev;
  3848. sky2->port = port;
  3849. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
  3850. if (highmem)
  3851. dev->features |= NETIF_F_HIGHDMA;
  3852. /* Enable receive hashing unless hardware is known broken */
  3853. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  3854. dev->hw_features |= NETIF_F_RXHASH;
  3855. if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
  3856. dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3857. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  3858. }
  3859. dev->features |= dev->hw_features;
  3860. /* read the mac address */
  3861. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3862. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3863. return dev;
  3864. }
  3865. static void __devinit sky2_show_addr(struct net_device *dev)
  3866. {
  3867. const struct sky2_port *sky2 = netdev_priv(dev);
  3868. netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
  3869. }
  3870. /* Handle software interrupt used during MSI test */
  3871. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3872. {
  3873. struct sky2_hw *hw = dev_id;
  3874. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3875. if (status == 0)
  3876. return IRQ_NONE;
  3877. if (status & Y2_IS_IRQ_SW) {
  3878. hw->flags |= SKY2_HW_USE_MSI;
  3879. wake_up(&hw->msi_wait);
  3880. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3881. }
  3882. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3883. return IRQ_HANDLED;
  3884. }
  3885. /* Test interrupt path by forcing a a software IRQ */
  3886. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3887. {
  3888. struct pci_dev *pdev = hw->pdev;
  3889. int err;
  3890. init_waitqueue_head(&hw->msi_wait);
  3891. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3892. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3893. if (err) {
  3894. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3895. return err;
  3896. }
  3897. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3898. sky2_read8(hw, B0_CTST);
  3899. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3900. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3901. /* MSI test failed, go back to INTx mode */
  3902. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3903. "switching to INTx mode.\n");
  3904. err = -EOPNOTSUPP;
  3905. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3906. }
  3907. sky2_write32(hw, B0_IMSK, 0);
  3908. sky2_read32(hw, B0_IMSK);
  3909. free_irq(pdev->irq, hw);
  3910. return err;
  3911. }
  3912. /* This driver supports yukon2 chipset only */
  3913. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3914. {
  3915. const char *name[] = {
  3916. "XL", /* 0xb3 */
  3917. "EC Ultra", /* 0xb4 */
  3918. "Extreme", /* 0xb5 */
  3919. "EC", /* 0xb6 */
  3920. "FE", /* 0xb7 */
  3921. "FE+", /* 0xb8 */
  3922. "Supreme", /* 0xb9 */
  3923. "UL 2", /* 0xba */
  3924. "Unknown", /* 0xbb */
  3925. "Optima", /* 0xbc */
  3926. "Optima Prime", /* 0xbd */
  3927. "Optima 2", /* 0xbe */
  3928. };
  3929. if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
  3930. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3931. else
  3932. snprintf(buf, sz, "(chip %#x)", chipid);
  3933. return buf;
  3934. }
  3935. static int __devinit sky2_probe(struct pci_dev *pdev,
  3936. const struct pci_device_id *ent)
  3937. {
  3938. struct net_device *dev, *dev1;
  3939. struct sky2_hw *hw;
  3940. int err, using_dac = 0, wol_default;
  3941. u32 reg;
  3942. char buf1[16];
  3943. err = pci_enable_device(pdev);
  3944. if (err) {
  3945. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3946. goto err_out;
  3947. }
  3948. /* Get configuration information
  3949. * Note: only regular PCI config access once to test for HW issues
  3950. * other PCI access through shared memory for speed and to
  3951. * avoid MMCONFIG problems.
  3952. */
  3953. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3954. if (err) {
  3955. dev_err(&pdev->dev, "PCI read config failed\n");
  3956. goto err_out;
  3957. }
  3958. if (~reg == 0) {
  3959. dev_err(&pdev->dev, "PCI configuration read error\n");
  3960. goto err_out;
  3961. }
  3962. err = pci_request_regions(pdev, DRV_NAME);
  3963. if (err) {
  3964. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3965. goto err_out_disable;
  3966. }
  3967. pci_set_master(pdev);
  3968. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3969. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3970. using_dac = 1;
  3971. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3972. if (err < 0) {
  3973. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3974. "for consistent allocations\n");
  3975. goto err_out_free_regions;
  3976. }
  3977. } else {
  3978. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3979. if (err) {
  3980. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3981. goto err_out_free_regions;
  3982. }
  3983. }
  3984. #ifdef __BIG_ENDIAN
  3985. /* The sk98lin vendor driver uses hardware byte swapping but
  3986. * this driver uses software swapping.
  3987. */
  3988. reg &= ~PCI_REV_DESC;
  3989. err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3990. if (err) {
  3991. dev_err(&pdev->dev, "PCI write config failed\n");
  3992. goto err_out_free_regions;
  3993. }
  3994. #endif
  3995. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3996. err = -ENOMEM;
  3997. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3998. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3999. if (!hw) {
  4000. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  4001. goto err_out_free_regions;
  4002. }
  4003. hw->pdev = pdev;
  4004. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  4005. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  4006. if (!hw->regs) {
  4007. dev_err(&pdev->dev, "cannot map device registers\n");
  4008. goto err_out_free_hw;
  4009. }
  4010. err = sky2_init(hw);
  4011. if (err)
  4012. goto err_out_iounmap;
  4013. /* ring for status responses */
  4014. hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
  4015. hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4016. &hw->st_dma);
  4017. if (!hw->st_le)
  4018. goto err_out_reset;
  4019. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  4020. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  4021. sky2_reset(hw);
  4022. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  4023. if (!dev) {
  4024. err = -ENOMEM;
  4025. goto err_out_free_pci;
  4026. }
  4027. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  4028. err = sky2_test_msi(hw);
  4029. if (err == -EOPNOTSUPP)
  4030. pci_disable_msi(pdev);
  4031. else if (err)
  4032. goto err_out_free_netdev;
  4033. }
  4034. err = register_netdev(dev);
  4035. if (err) {
  4036. dev_err(&pdev->dev, "cannot register net device\n");
  4037. goto err_out_free_netdev;
  4038. }
  4039. netif_carrier_off(dev);
  4040. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  4041. sky2_show_addr(dev);
  4042. if (hw->ports > 1) {
  4043. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  4044. if (!dev1) {
  4045. err = -ENOMEM;
  4046. goto err_out_unregister;
  4047. }
  4048. err = register_netdev(dev1);
  4049. if (err) {
  4050. dev_err(&pdev->dev, "cannot register second net device\n");
  4051. goto err_out_free_dev1;
  4052. }
  4053. err = sky2_setup_irq(hw, hw->irq_name);
  4054. if (err)
  4055. goto err_out_unregister_dev1;
  4056. sky2_show_addr(dev1);
  4057. }
  4058. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  4059. INIT_WORK(&hw->restart_work, sky2_restart);
  4060. pci_set_drvdata(pdev, hw);
  4061. pdev->d3_delay = 150;
  4062. return 0;
  4063. err_out_unregister_dev1:
  4064. unregister_netdev(dev1);
  4065. err_out_free_dev1:
  4066. free_netdev(dev1);
  4067. err_out_unregister:
  4068. if (hw->flags & SKY2_HW_USE_MSI)
  4069. pci_disable_msi(pdev);
  4070. unregister_netdev(dev);
  4071. err_out_free_netdev:
  4072. free_netdev(dev);
  4073. err_out_free_pci:
  4074. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4075. hw->st_le, hw->st_dma);
  4076. err_out_reset:
  4077. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4078. err_out_iounmap:
  4079. iounmap(hw->regs);
  4080. err_out_free_hw:
  4081. kfree(hw);
  4082. err_out_free_regions:
  4083. pci_release_regions(pdev);
  4084. err_out_disable:
  4085. pci_disable_device(pdev);
  4086. err_out:
  4087. pci_set_drvdata(pdev, NULL);
  4088. return err;
  4089. }
  4090. static void __devexit sky2_remove(struct pci_dev *pdev)
  4091. {
  4092. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4093. int i;
  4094. if (!hw)
  4095. return;
  4096. del_timer_sync(&hw->watchdog_timer);
  4097. cancel_work_sync(&hw->restart_work);
  4098. for (i = hw->ports-1; i >= 0; --i)
  4099. unregister_netdev(hw->dev[i]);
  4100. sky2_write32(hw, B0_IMSK, 0);
  4101. sky2_read32(hw, B0_IMSK);
  4102. sky2_power_aux(hw);
  4103. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4104. sky2_read8(hw, B0_CTST);
  4105. if (hw->ports > 1) {
  4106. napi_disable(&hw->napi);
  4107. free_irq(pdev->irq, hw);
  4108. }
  4109. if (hw->flags & SKY2_HW_USE_MSI)
  4110. pci_disable_msi(pdev);
  4111. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4112. hw->st_le, hw->st_dma);
  4113. pci_release_regions(pdev);
  4114. pci_disable_device(pdev);
  4115. for (i = hw->ports-1; i >= 0; --i)
  4116. free_netdev(hw->dev[i]);
  4117. iounmap(hw->regs);
  4118. kfree(hw);
  4119. pci_set_drvdata(pdev, NULL);
  4120. }
  4121. static int sky2_suspend(struct device *dev)
  4122. {
  4123. struct pci_dev *pdev = to_pci_dev(dev);
  4124. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4125. int i;
  4126. if (!hw)
  4127. return 0;
  4128. del_timer_sync(&hw->watchdog_timer);
  4129. cancel_work_sync(&hw->restart_work);
  4130. rtnl_lock();
  4131. sky2_all_down(hw);
  4132. for (i = 0; i < hw->ports; i++) {
  4133. struct net_device *dev = hw->dev[i];
  4134. struct sky2_port *sky2 = netdev_priv(dev);
  4135. if (sky2->wol)
  4136. sky2_wol_init(sky2);
  4137. }
  4138. sky2_power_aux(hw);
  4139. rtnl_unlock();
  4140. return 0;
  4141. }
  4142. #ifdef CONFIG_PM_SLEEP
  4143. static int sky2_resume(struct device *dev)
  4144. {
  4145. struct pci_dev *pdev = to_pci_dev(dev);
  4146. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4147. int err;
  4148. if (!hw)
  4149. return 0;
  4150. /* Re-enable all clocks */
  4151. err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  4152. if (err) {
  4153. dev_err(&pdev->dev, "PCI write config failed\n");
  4154. goto out;
  4155. }
  4156. rtnl_lock();
  4157. sky2_reset(hw);
  4158. sky2_all_up(hw);
  4159. rtnl_unlock();
  4160. return 0;
  4161. out:
  4162. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  4163. pci_disable_device(pdev);
  4164. return err;
  4165. }
  4166. static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
  4167. #define SKY2_PM_OPS (&sky2_pm_ops)
  4168. #else
  4169. #define SKY2_PM_OPS NULL
  4170. #endif
  4171. static void sky2_shutdown(struct pci_dev *pdev)
  4172. {
  4173. sky2_suspend(&pdev->dev);
  4174. pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
  4175. pci_set_power_state(pdev, PCI_D3hot);
  4176. }
  4177. static struct pci_driver sky2_driver = {
  4178. .name = DRV_NAME,
  4179. .id_table = sky2_id_table,
  4180. .probe = sky2_probe,
  4181. .remove = __devexit_p(sky2_remove),
  4182. .shutdown = sky2_shutdown,
  4183. .driver.pm = SKY2_PM_OPS,
  4184. };
  4185. static int __init sky2_init_module(void)
  4186. {
  4187. pr_info("driver version " DRV_VERSION "\n");
  4188. sky2_debug_init();
  4189. return pci_register_driver(&sky2_driver);
  4190. }
  4191. static void __exit sky2_cleanup_module(void)
  4192. {
  4193. pci_unregister_driver(&sky2_driver);
  4194. sky2_debug_cleanup();
  4195. }
  4196. module_init(sky2_init_module);
  4197. module_exit(sky2_cleanup_module);
  4198. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  4199. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  4200. MODULE_LICENSE("GPL");
  4201. MODULE_VERSION(DRV_VERSION);