be_cmds.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 64;
  21. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  22. {
  23. return wrb->payload.embedded_payload;
  24. }
  25. static void be_mcc_notify(struct be_adapter *adapter)
  26. {
  27. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  28. u32 val = 0;
  29. if (be_error(adapter))
  30. return;
  31. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  32. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  33. wmb();
  34. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  35. }
  36. /* To check if valid bit is set, check the entire word as we don't know
  37. * the endianness of the data (old entry is host endian while a new entry is
  38. * little endian) */
  39. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  40. {
  41. if (compl->flags != 0) {
  42. compl->flags = le32_to_cpu(compl->flags);
  43. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  44. return true;
  45. } else {
  46. return false;
  47. }
  48. }
  49. /* Need to reset the entire word that houses the valid bit */
  50. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  51. {
  52. compl->flags = 0;
  53. }
  54. static int be_mcc_compl_process(struct be_adapter *adapter,
  55. struct be_mcc_compl *compl)
  56. {
  57. u16 compl_status, extd_status;
  58. /* Just swap the status to host endian; mcc tag is opaquely copied
  59. * from mcc_wrb */
  60. be_dws_le_to_cpu(compl, 4);
  61. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  62. CQE_STATUS_COMPL_MASK;
  63. if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
  64. (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
  65. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  66. adapter->flash_status = compl_status;
  67. complete(&adapter->flash_compl);
  68. }
  69. if (compl_status == MCC_STATUS_SUCCESS) {
  70. if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
  71. (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
  72. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  73. be_parse_stats(adapter);
  74. adapter->stats_cmd_sent = false;
  75. }
  76. if (compl->tag0 ==
  77. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES) {
  78. struct be_mcc_wrb *mcc_wrb =
  79. queue_index_node(&adapter->mcc_obj.q,
  80. compl->tag1);
  81. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  82. embedded_payload(mcc_wrb);
  83. adapter->drv_stats.be_on_die_temperature =
  84. resp->on_die_temperature;
  85. }
  86. } else {
  87. if (compl->tag0 == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  88. be_get_temp_freq = 0;
  89. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  90. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  91. goto done;
  92. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  93. dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
  94. "permitted to execute this cmd (opcode %d)\n",
  95. compl->tag0);
  96. } else {
  97. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  98. CQE_STATUS_EXTD_MASK;
  99. dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
  100. "status %d, extd-status %d\n",
  101. compl->tag0, compl_status, extd_status);
  102. }
  103. }
  104. done:
  105. return compl_status;
  106. }
  107. /* Link state evt is a string of bytes; no need for endian swapping */
  108. static void be_async_link_state_process(struct be_adapter *adapter,
  109. struct be_async_event_link_state *evt)
  110. {
  111. /* When link status changes, link speed must be re-queried from FW */
  112. adapter->link_speed = -1;
  113. /* For the initial link status do not rely on the ASYNC event as
  114. * it may not be received in some cases.
  115. */
  116. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  117. be_link_status_update(adapter, evt->port_link_status);
  118. }
  119. /* Grp5 CoS Priority evt */
  120. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  121. struct be_async_event_grp5_cos_priority *evt)
  122. {
  123. if (evt->valid) {
  124. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  125. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  126. adapter->recommended_prio =
  127. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  128. }
  129. }
  130. /* Grp5 QOS Speed evt */
  131. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  132. struct be_async_event_grp5_qos_link_speed *evt)
  133. {
  134. if (evt->physical_port == adapter->port_num) {
  135. /* qos_link_speed is in units of 10 Mbps */
  136. adapter->link_speed = evt->qos_link_speed * 10;
  137. }
  138. }
  139. /*Grp5 PVID evt*/
  140. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  141. struct be_async_event_grp5_pvid_state *evt)
  142. {
  143. if (evt->enabled)
  144. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  145. else
  146. adapter->pvid = 0;
  147. }
  148. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  149. u32 trailer, struct be_mcc_compl *evt)
  150. {
  151. u8 event_type = 0;
  152. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  153. ASYNC_TRAILER_EVENT_TYPE_MASK;
  154. switch (event_type) {
  155. case ASYNC_EVENT_COS_PRIORITY:
  156. be_async_grp5_cos_priority_process(adapter,
  157. (struct be_async_event_grp5_cos_priority *)evt);
  158. break;
  159. case ASYNC_EVENT_QOS_SPEED:
  160. be_async_grp5_qos_speed_process(adapter,
  161. (struct be_async_event_grp5_qos_link_speed *)evt);
  162. break;
  163. case ASYNC_EVENT_PVID_STATE:
  164. be_async_grp5_pvid_state_process(adapter,
  165. (struct be_async_event_grp5_pvid_state *)evt);
  166. break;
  167. default:
  168. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  169. break;
  170. }
  171. }
  172. static inline bool is_link_state_evt(u32 trailer)
  173. {
  174. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  175. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  176. ASYNC_EVENT_CODE_LINK_STATE;
  177. }
  178. static inline bool is_grp5_evt(u32 trailer)
  179. {
  180. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  181. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  182. ASYNC_EVENT_CODE_GRP_5);
  183. }
  184. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  185. {
  186. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  187. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  188. if (be_mcc_compl_is_new(compl)) {
  189. queue_tail_inc(mcc_cq);
  190. return compl;
  191. }
  192. return NULL;
  193. }
  194. void be_async_mcc_enable(struct be_adapter *adapter)
  195. {
  196. spin_lock_bh(&adapter->mcc_cq_lock);
  197. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  198. adapter->mcc_obj.rearm_cq = true;
  199. spin_unlock_bh(&adapter->mcc_cq_lock);
  200. }
  201. void be_async_mcc_disable(struct be_adapter *adapter)
  202. {
  203. adapter->mcc_obj.rearm_cq = false;
  204. }
  205. int be_process_mcc(struct be_adapter *adapter)
  206. {
  207. struct be_mcc_compl *compl;
  208. int num = 0, status = 0;
  209. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  210. spin_lock_bh(&adapter->mcc_cq_lock);
  211. while ((compl = be_mcc_compl_get(adapter))) {
  212. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  213. /* Interpret flags as an async trailer */
  214. if (is_link_state_evt(compl->flags))
  215. be_async_link_state_process(adapter,
  216. (struct be_async_event_link_state *) compl);
  217. else if (is_grp5_evt(compl->flags))
  218. be_async_grp5_evt_process(adapter,
  219. compl->flags, compl);
  220. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  221. status = be_mcc_compl_process(adapter, compl);
  222. atomic_dec(&mcc_obj->q.used);
  223. }
  224. be_mcc_compl_use(compl);
  225. num++;
  226. }
  227. if (num)
  228. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  229. spin_unlock_bh(&adapter->mcc_cq_lock);
  230. return status;
  231. }
  232. /* Wait till no more pending mcc requests are present */
  233. static int be_mcc_wait_compl(struct be_adapter *adapter)
  234. {
  235. #define mcc_timeout 120000 /* 12s timeout */
  236. int i, status = 0;
  237. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  238. for (i = 0; i < mcc_timeout; i++) {
  239. if (be_error(adapter))
  240. return -EIO;
  241. status = be_process_mcc(adapter);
  242. if (atomic_read(&mcc_obj->q.used) == 0)
  243. break;
  244. udelay(100);
  245. }
  246. if (i == mcc_timeout) {
  247. dev_err(&adapter->pdev->dev, "FW not responding\n");
  248. adapter->fw_timeout = true;
  249. return -1;
  250. }
  251. return status;
  252. }
  253. /* Notify MCC requests and wait for completion */
  254. static int be_mcc_notify_wait(struct be_adapter *adapter)
  255. {
  256. be_mcc_notify(adapter);
  257. return be_mcc_wait_compl(adapter);
  258. }
  259. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  260. {
  261. int msecs = 0;
  262. u32 ready;
  263. do {
  264. if (be_error(adapter))
  265. return -EIO;
  266. ready = ioread32(db);
  267. if (ready == 0xffffffff)
  268. return -1;
  269. ready &= MPU_MAILBOX_DB_RDY_MASK;
  270. if (ready)
  271. break;
  272. if (msecs > 4000) {
  273. dev_err(&adapter->pdev->dev, "FW not responding\n");
  274. adapter->fw_timeout = true;
  275. be_detect_dump_ue(adapter);
  276. return -1;
  277. }
  278. msleep(1);
  279. msecs++;
  280. } while (true);
  281. return 0;
  282. }
  283. /*
  284. * Insert the mailbox address into the doorbell in two steps
  285. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  286. */
  287. static int be_mbox_notify_wait(struct be_adapter *adapter)
  288. {
  289. int status;
  290. u32 val = 0;
  291. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  292. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  293. struct be_mcc_mailbox *mbox = mbox_mem->va;
  294. struct be_mcc_compl *compl = &mbox->compl;
  295. /* wait for ready to be set */
  296. status = be_mbox_db_ready_wait(adapter, db);
  297. if (status != 0)
  298. return status;
  299. val |= MPU_MAILBOX_DB_HI_MASK;
  300. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  301. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  302. iowrite32(val, db);
  303. /* wait for ready to be set */
  304. status = be_mbox_db_ready_wait(adapter, db);
  305. if (status != 0)
  306. return status;
  307. val = 0;
  308. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  309. val |= (u32)(mbox_mem->dma >> 4) << 2;
  310. iowrite32(val, db);
  311. status = be_mbox_db_ready_wait(adapter, db);
  312. if (status != 0)
  313. return status;
  314. /* A cq entry has been made now */
  315. if (be_mcc_compl_is_new(compl)) {
  316. status = be_mcc_compl_process(adapter, &mbox->compl);
  317. be_mcc_compl_use(compl);
  318. if (status)
  319. return status;
  320. } else {
  321. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  322. return -1;
  323. }
  324. return 0;
  325. }
  326. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  327. {
  328. u32 sem;
  329. if (lancer_chip(adapter))
  330. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  331. else
  332. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  333. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  334. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  335. return -1;
  336. else
  337. return 0;
  338. }
  339. int be_cmd_POST(struct be_adapter *adapter)
  340. {
  341. u16 stage;
  342. int status, timeout = 0;
  343. struct device *dev = &adapter->pdev->dev;
  344. do {
  345. status = be_POST_stage_get(adapter, &stage);
  346. if (status) {
  347. dev_err(dev, "POST error; stage=0x%x\n", stage);
  348. return -1;
  349. } else if (stage != POST_STAGE_ARMFW_RDY) {
  350. if (msleep_interruptible(2000)) {
  351. dev_err(dev, "Waiting for POST aborted\n");
  352. return -EINTR;
  353. }
  354. timeout += 2;
  355. } else {
  356. return 0;
  357. }
  358. } while (timeout < 60);
  359. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  360. return -1;
  361. }
  362. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  363. {
  364. return &wrb->payload.sgl[0];
  365. }
  366. /* Don't touch the hdr after it's prepared */
  367. /* mem will be NULL for embedded commands */
  368. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  369. u8 subsystem, u8 opcode, int cmd_len,
  370. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  371. {
  372. struct be_sge *sge;
  373. req_hdr->opcode = opcode;
  374. req_hdr->subsystem = subsystem;
  375. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  376. req_hdr->version = 0;
  377. wrb->tag0 = opcode;
  378. wrb->tag1 = subsystem;
  379. wrb->payload_length = cmd_len;
  380. if (mem) {
  381. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  382. MCC_WRB_SGE_CNT_SHIFT;
  383. sge = nonembedded_sgl(wrb);
  384. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  385. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  386. sge->len = cpu_to_le32(mem->size);
  387. } else
  388. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  389. be_dws_cpu_to_le(wrb, 8);
  390. }
  391. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  392. struct be_dma_mem *mem)
  393. {
  394. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  395. u64 dma = (u64)mem->dma;
  396. for (i = 0; i < buf_pages; i++) {
  397. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  398. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  399. dma += PAGE_SIZE_4K;
  400. }
  401. }
  402. /* Converts interrupt delay in microseconds to multiplier value */
  403. static u32 eq_delay_to_mult(u32 usec_delay)
  404. {
  405. #define MAX_INTR_RATE 651042
  406. const u32 round = 10;
  407. u32 multiplier;
  408. if (usec_delay == 0)
  409. multiplier = 0;
  410. else {
  411. u32 interrupt_rate = 1000000 / usec_delay;
  412. /* Max delay, corresponding to the lowest interrupt rate */
  413. if (interrupt_rate == 0)
  414. multiplier = 1023;
  415. else {
  416. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  417. multiplier /= interrupt_rate;
  418. /* Round the multiplier to the closest value.*/
  419. multiplier = (multiplier + round/2) / round;
  420. multiplier = min(multiplier, (u32)1023);
  421. }
  422. }
  423. return multiplier;
  424. }
  425. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  426. {
  427. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  428. struct be_mcc_wrb *wrb
  429. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  430. memset(wrb, 0, sizeof(*wrb));
  431. return wrb;
  432. }
  433. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  434. {
  435. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  436. struct be_mcc_wrb *wrb;
  437. if (atomic_read(&mccq->used) >= mccq->len) {
  438. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  439. return NULL;
  440. }
  441. wrb = queue_head_node(mccq);
  442. queue_head_inc(mccq);
  443. atomic_inc(&mccq->used);
  444. memset(wrb, 0, sizeof(*wrb));
  445. return wrb;
  446. }
  447. /* Tell fw we're about to start firing cmds by writing a
  448. * special pattern across the wrb hdr; uses mbox
  449. */
  450. int be_cmd_fw_init(struct be_adapter *adapter)
  451. {
  452. u8 *wrb;
  453. int status;
  454. if (mutex_lock_interruptible(&adapter->mbox_lock))
  455. return -1;
  456. wrb = (u8 *)wrb_from_mbox(adapter);
  457. *wrb++ = 0xFF;
  458. *wrb++ = 0x12;
  459. *wrb++ = 0x34;
  460. *wrb++ = 0xFF;
  461. *wrb++ = 0xFF;
  462. *wrb++ = 0x56;
  463. *wrb++ = 0x78;
  464. *wrb = 0xFF;
  465. status = be_mbox_notify_wait(adapter);
  466. mutex_unlock(&adapter->mbox_lock);
  467. return status;
  468. }
  469. /* Tell fw we're done with firing cmds by writing a
  470. * special pattern across the wrb hdr; uses mbox
  471. */
  472. int be_cmd_fw_clean(struct be_adapter *adapter)
  473. {
  474. u8 *wrb;
  475. int status;
  476. if (mutex_lock_interruptible(&adapter->mbox_lock))
  477. return -1;
  478. wrb = (u8 *)wrb_from_mbox(adapter);
  479. *wrb++ = 0xFF;
  480. *wrb++ = 0xAA;
  481. *wrb++ = 0xBB;
  482. *wrb++ = 0xFF;
  483. *wrb++ = 0xFF;
  484. *wrb++ = 0xCC;
  485. *wrb++ = 0xDD;
  486. *wrb = 0xFF;
  487. status = be_mbox_notify_wait(adapter);
  488. mutex_unlock(&adapter->mbox_lock);
  489. return status;
  490. }
  491. int be_cmd_eq_create(struct be_adapter *adapter,
  492. struct be_queue_info *eq, int eq_delay)
  493. {
  494. struct be_mcc_wrb *wrb;
  495. struct be_cmd_req_eq_create *req;
  496. struct be_dma_mem *q_mem = &eq->dma_mem;
  497. int status;
  498. if (mutex_lock_interruptible(&adapter->mbox_lock))
  499. return -1;
  500. wrb = wrb_from_mbox(adapter);
  501. req = embedded_payload(wrb);
  502. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  503. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  504. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  505. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  506. /* 4byte eqe*/
  507. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  508. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  509. __ilog2_u32(eq->len/256));
  510. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  511. eq_delay_to_mult(eq_delay));
  512. be_dws_cpu_to_le(req->context, sizeof(req->context));
  513. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  514. status = be_mbox_notify_wait(adapter);
  515. if (!status) {
  516. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  517. eq->id = le16_to_cpu(resp->eq_id);
  518. eq->created = true;
  519. }
  520. mutex_unlock(&adapter->mbox_lock);
  521. return status;
  522. }
  523. /* Use MCC */
  524. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  525. u8 type, bool permanent, u32 if_handle, u32 pmac_id)
  526. {
  527. struct be_mcc_wrb *wrb;
  528. struct be_cmd_req_mac_query *req;
  529. int status;
  530. spin_lock_bh(&adapter->mcc_lock);
  531. wrb = wrb_from_mccq(adapter);
  532. if (!wrb) {
  533. status = -EBUSY;
  534. goto err;
  535. }
  536. req = embedded_payload(wrb);
  537. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  538. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  539. req->type = type;
  540. if (permanent) {
  541. req->permanent = 1;
  542. } else {
  543. req->if_id = cpu_to_le16((u16) if_handle);
  544. req->pmac_id = cpu_to_le32(pmac_id);
  545. req->permanent = 0;
  546. }
  547. status = be_mcc_notify_wait(adapter);
  548. if (!status) {
  549. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  550. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  551. }
  552. err:
  553. spin_unlock_bh(&adapter->mcc_lock);
  554. return status;
  555. }
  556. /* Uses synchronous MCCQ */
  557. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  558. u32 if_id, u32 *pmac_id, u32 domain)
  559. {
  560. struct be_mcc_wrb *wrb;
  561. struct be_cmd_req_pmac_add *req;
  562. int status;
  563. spin_lock_bh(&adapter->mcc_lock);
  564. wrb = wrb_from_mccq(adapter);
  565. if (!wrb) {
  566. status = -EBUSY;
  567. goto err;
  568. }
  569. req = embedded_payload(wrb);
  570. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  571. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  572. req->hdr.domain = domain;
  573. req->if_id = cpu_to_le32(if_id);
  574. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  575. status = be_mcc_notify_wait(adapter);
  576. if (!status) {
  577. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  578. *pmac_id = le32_to_cpu(resp->pmac_id);
  579. }
  580. err:
  581. spin_unlock_bh(&adapter->mcc_lock);
  582. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  583. status = -EPERM;
  584. return status;
  585. }
  586. /* Uses synchronous MCCQ */
  587. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  588. {
  589. struct be_mcc_wrb *wrb;
  590. struct be_cmd_req_pmac_del *req;
  591. int status;
  592. if (pmac_id == -1)
  593. return 0;
  594. spin_lock_bh(&adapter->mcc_lock);
  595. wrb = wrb_from_mccq(adapter);
  596. if (!wrb) {
  597. status = -EBUSY;
  598. goto err;
  599. }
  600. req = embedded_payload(wrb);
  601. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  602. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  603. req->hdr.domain = dom;
  604. req->if_id = cpu_to_le32(if_id);
  605. req->pmac_id = cpu_to_le32(pmac_id);
  606. status = be_mcc_notify_wait(adapter);
  607. err:
  608. spin_unlock_bh(&adapter->mcc_lock);
  609. return status;
  610. }
  611. /* Uses Mbox */
  612. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  613. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  614. {
  615. struct be_mcc_wrb *wrb;
  616. struct be_cmd_req_cq_create *req;
  617. struct be_dma_mem *q_mem = &cq->dma_mem;
  618. void *ctxt;
  619. int status;
  620. if (mutex_lock_interruptible(&adapter->mbox_lock))
  621. return -1;
  622. wrb = wrb_from_mbox(adapter);
  623. req = embedded_payload(wrb);
  624. ctxt = &req->context;
  625. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  626. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  627. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  628. if (lancer_chip(adapter)) {
  629. req->hdr.version = 2;
  630. req->page_size = 1; /* 1 for 4K */
  631. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  632. no_delay);
  633. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  634. __ilog2_u32(cq->len/256));
  635. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  636. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  637. ctxt, 1);
  638. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  639. ctxt, eq->id);
  640. } else {
  641. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  642. coalesce_wm);
  643. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  644. ctxt, no_delay);
  645. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  646. __ilog2_u32(cq->len/256));
  647. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  648. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  649. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  650. }
  651. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  652. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  653. status = be_mbox_notify_wait(adapter);
  654. if (!status) {
  655. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  656. cq->id = le16_to_cpu(resp->cq_id);
  657. cq->created = true;
  658. }
  659. mutex_unlock(&adapter->mbox_lock);
  660. return status;
  661. }
  662. static u32 be_encoded_q_len(int q_len)
  663. {
  664. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  665. if (len_encoded == 16)
  666. len_encoded = 0;
  667. return len_encoded;
  668. }
  669. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  670. struct be_queue_info *mccq,
  671. struct be_queue_info *cq)
  672. {
  673. struct be_mcc_wrb *wrb;
  674. struct be_cmd_req_mcc_ext_create *req;
  675. struct be_dma_mem *q_mem = &mccq->dma_mem;
  676. void *ctxt;
  677. int status;
  678. if (mutex_lock_interruptible(&adapter->mbox_lock))
  679. return -1;
  680. wrb = wrb_from_mbox(adapter);
  681. req = embedded_payload(wrb);
  682. ctxt = &req->context;
  683. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  684. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  685. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  686. if (lancer_chip(adapter)) {
  687. req->hdr.version = 1;
  688. req->cq_id = cpu_to_le16(cq->id);
  689. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  690. be_encoded_q_len(mccq->len));
  691. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  692. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  693. ctxt, cq->id);
  694. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  695. ctxt, 1);
  696. } else {
  697. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  698. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  699. be_encoded_q_len(mccq->len));
  700. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  701. }
  702. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  703. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  704. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  705. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  706. status = be_mbox_notify_wait(adapter);
  707. if (!status) {
  708. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  709. mccq->id = le16_to_cpu(resp->id);
  710. mccq->created = true;
  711. }
  712. mutex_unlock(&adapter->mbox_lock);
  713. return status;
  714. }
  715. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  716. struct be_queue_info *mccq,
  717. struct be_queue_info *cq)
  718. {
  719. struct be_mcc_wrb *wrb;
  720. struct be_cmd_req_mcc_create *req;
  721. struct be_dma_mem *q_mem = &mccq->dma_mem;
  722. void *ctxt;
  723. int status;
  724. if (mutex_lock_interruptible(&adapter->mbox_lock))
  725. return -1;
  726. wrb = wrb_from_mbox(adapter);
  727. req = embedded_payload(wrb);
  728. ctxt = &req->context;
  729. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  730. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  731. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  732. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  733. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  734. be_encoded_q_len(mccq->len));
  735. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  736. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  737. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  738. status = be_mbox_notify_wait(adapter);
  739. if (!status) {
  740. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  741. mccq->id = le16_to_cpu(resp->id);
  742. mccq->created = true;
  743. }
  744. mutex_unlock(&adapter->mbox_lock);
  745. return status;
  746. }
  747. int be_cmd_mccq_create(struct be_adapter *adapter,
  748. struct be_queue_info *mccq,
  749. struct be_queue_info *cq)
  750. {
  751. int status;
  752. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  753. if (status && !lancer_chip(adapter)) {
  754. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  755. "or newer to avoid conflicting priorities between NIC "
  756. "and FCoE traffic");
  757. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  758. }
  759. return status;
  760. }
  761. int be_cmd_txq_create(struct be_adapter *adapter,
  762. struct be_queue_info *txq,
  763. struct be_queue_info *cq)
  764. {
  765. struct be_mcc_wrb *wrb;
  766. struct be_cmd_req_eth_tx_create *req;
  767. struct be_dma_mem *q_mem = &txq->dma_mem;
  768. void *ctxt;
  769. int status;
  770. spin_lock_bh(&adapter->mcc_lock);
  771. wrb = wrb_from_mccq(adapter);
  772. if (!wrb) {
  773. status = -EBUSY;
  774. goto err;
  775. }
  776. req = embedded_payload(wrb);
  777. ctxt = &req->context;
  778. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  779. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  780. if (lancer_chip(adapter)) {
  781. req->hdr.version = 1;
  782. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  783. adapter->if_handle);
  784. }
  785. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  786. req->ulp_num = BE_ULP1_NUM;
  787. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  788. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  789. be_encoded_q_len(txq->len));
  790. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  791. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  792. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  793. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  794. status = be_mcc_notify_wait(adapter);
  795. if (!status) {
  796. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  797. txq->id = le16_to_cpu(resp->cid);
  798. txq->created = true;
  799. }
  800. err:
  801. spin_unlock_bh(&adapter->mcc_lock);
  802. return status;
  803. }
  804. /* Uses MCC */
  805. int be_cmd_rxq_create(struct be_adapter *adapter,
  806. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  807. u32 if_id, u32 rss, u8 *rss_id)
  808. {
  809. struct be_mcc_wrb *wrb;
  810. struct be_cmd_req_eth_rx_create *req;
  811. struct be_dma_mem *q_mem = &rxq->dma_mem;
  812. int status;
  813. spin_lock_bh(&adapter->mcc_lock);
  814. wrb = wrb_from_mccq(adapter);
  815. if (!wrb) {
  816. status = -EBUSY;
  817. goto err;
  818. }
  819. req = embedded_payload(wrb);
  820. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  821. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  822. req->cq_id = cpu_to_le16(cq_id);
  823. req->frag_size = fls(frag_size) - 1;
  824. req->num_pages = 2;
  825. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  826. req->interface_id = cpu_to_le32(if_id);
  827. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  828. req->rss_queue = cpu_to_le32(rss);
  829. status = be_mcc_notify_wait(adapter);
  830. if (!status) {
  831. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  832. rxq->id = le16_to_cpu(resp->id);
  833. rxq->created = true;
  834. *rss_id = resp->rss_id;
  835. }
  836. err:
  837. spin_unlock_bh(&adapter->mcc_lock);
  838. return status;
  839. }
  840. /* Generic destroyer function for all types of queues
  841. * Uses Mbox
  842. */
  843. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  844. int queue_type)
  845. {
  846. struct be_mcc_wrb *wrb;
  847. struct be_cmd_req_q_destroy *req;
  848. u8 subsys = 0, opcode = 0;
  849. int status;
  850. if (mutex_lock_interruptible(&adapter->mbox_lock))
  851. return -1;
  852. wrb = wrb_from_mbox(adapter);
  853. req = embedded_payload(wrb);
  854. switch (queue_type) {
  855. case QTYPE_EQ:
  856. subsys = CMD_SUBSYSTEM_COMMON;
  857. opcode = OPCODE_COMMON_EQ_DESTROY;
  858. break;
  859. case QTYPE_CQ:
  860. subsys = CMD_SUBSYSTEM_COMMON;
  861. opcode = OPCODE_COMMON_CQ_DESTROY;
  862. break;
  863. case QTYPE_TXQ:
  864. subsys = CMD_SUBSYSTEM_ETH;
  865. opcode = OPCODE_ETH_TX_DESTROY;
  866. break;
  867. case QTYPE_RXQ:
  868. subsys = CMD_SUBSYSTEM_ETH;
  869. opcode = OPCODE_ETH_RX_DESTROY;
  870. break;
  871. case QTYPE_MCCQ:
  872. subsys = CMD_SUBSYSTEM_COMMON;
  873. opcode = OPCODE_COMMON_MCC_DESTROY;
  874. break;
  875. default:
  876. BUG();
  877. }
  878. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  879. NULL);
  880. req->id = cpu_to_le16(q->id);
  881. status = be_mbox_notify_wait(adapter);
  882. if (!status)
  883. q->created = false;
  884. mutex_unlock(&adapter->mbox_lock);
  885. return status;
  886. }
  887. /* Uses MCC */
  888. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  889. {
  890. struct be_mcc_wrb *wrb;
  891. struct be_cmd_req_q_destroy *req;
  892. int status;
  893. spin_lock_bh(&adapter->mcc_lock);
  894. wrb = wrb_from_mccq(adapter);
  895. if (!wrb) {
  896. status = -EBUSY;
  897. goto err;
  898. }
  899. req = embedded_payload(wrb);
  900. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  901. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  902. req->id = cpu_to_le16(q->id);
  903. status = be_mcc_notify_wait(adapter);
  904. if (!status)
  905. q->created = false;
  906. err:
  907. spin_unlock_bh(&adapter->mcc_lock);
  908. return status;
  909. }
  910. /* Create an rx filtering policy configuration on an i/f
  911. * Uses MCCQ
  912. */
  913. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  914. u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
  915. {
  916. struct be_mcc_wrb *wrb;
  917. struct be_cmd_req_if_create *req;
  918. int status;
  919. spin_lock_bh(&adapter->mcc_lock);
  920. wrb = wrb_from_mccq(adapter);
  921. if (!wrb) {
  922. status = -EBUSY;
  923. goto err;
  924. }
  925. req = embedded_payload(wrb);
  926. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  927. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  928. req->hdr.domain = domain;
  929. req->capability_flags = cpu_to_le32(cap_flags);
  930. req->enable_flags = cpu_to_le32(en_flags);
  931. if (mac)
  932. memcpy(req->mac_addr, mac, ETH_ALEN);
  933. else
  934. req->pmac_invalid = true;
  935. status = be_mcc_notify_wait(adapter);
  936. if (!status) {
  937. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  938. *if_handle = le32_to_cpu(resp->interface_id);
  939. if (mac)
  940. *pmac_id = le32_to_cpu(resp->pmac_id);
  941. }
  942. err:
  943. spin_unlock_bh(&adapter->mcc_lock);
  944. return status;
  945. }
  946. /* Uses MCCQ */
  947. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  948. {
  949. struct be_mcc_wrb *wrb;
  950. struct be_cmd_req_if_destroy *req;
  951. int status;
  952. if (interface_id == -1)
  953. return 0;
  954. spin_lock_bh(&adapter->mcc_lock);
  955. wrb = wrb_from_mccq(adapter);
  956. if (!wrb) {
  957. status = -EBUSY;
  958. goto err;
  959. }
  960. req = embedded_payload(wrb);
  961. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  962. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  963. req->hdr.domain = domain;
  964. req->interface_id = cpu_to_le32(interface_id);
  965. status = be_mcc_notify_wait(adapter);
  966. err:
  967. spin_unlock_bh(&adapter->mcc_lock);
  968. return status;
  969. }
  970. /* Get stats is a non embedded command: the request is not embedded inside
  971. * WRB but is a separate dma memory block
  972. * Uses asynchronous MCC
  973. */
  974. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  975. {
  976. struct be_mcc_wrb *wrb;
  977. struct be_cmd_req_hdr *hdr;
  978. int status = 0;
  979. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  980. be_cmd_get_die_temperature(adapter);
  981. spin_lock_bh(&adapter->mcc_lock);
  982. wrb = wrb_from_mccq(adapter);
  983. if (!wrb) {
  984. status = -EBUSY;
  985. goto err;
  986. }
  987. hdr = nonemb_cmd->va;
  988. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  989. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  990. if (adapter->generation == BE_GEN3)
  991. hdr->version = 1;
  992. be_mcc_notify(adapter);
  993. adapter->stats_cmd_sent = true;
  994. err:
  995. spin_unlock_bh(&adapter->mcc_lock);
  996. return status;
  997. }
  998. /* Lancer Stats */
  999. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1000. struct be_dma_mem *nonemb_cmd)
  1001. {
  1002. struct be_mcc_wrb *wrb;
  1003. struct lancer_cmd_req_pport_stats *req;
  1004. int status = 0;
  1005. spin_lock_bh(&adapter->mcc_lock);
  1006. wrb = wrb_from_mccq(adapter);
  1007. if (!wrb) {
  1008. status = -EBUSY;
  1009. goto err;
  1010. }
  1011. req = nonemb_cmd->va;
  1012. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1013. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1014. nonemb_cmd);
  1015. req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
  1016. req->cmd_params.params.reset_stats = 0;
  1017. be_mcc_notify(adapter);
  1018. adapter->stats_cmd_sent = true;
  1019. err:
  1020. spin_unlock_bh(&adapter->mcc_lock);
  1021. return status;
  1022. }
  1023. /* Uses synchronous mcc */
  1024. int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1025. u16 *link_speed, u8 *link_status, u32 dom)
  1026. {
  1027. struct be_mcc_wrb *wrb;
  1028. struct be_cmd_req_link_status *req;
  1029. int status;
  1030. spin_lock_bh(&adapter->mcc_lock);
  1031. if (link_status)
  1032. *link_status = LINK_DOWN;
  1033. wrb = wrb_from_mccq(adapter);
  1034. if (!wrb) {
  1035. status = -EBUSY;
  1036. goto err;
  1037. }
  1038. req = embedded_payload(wrb);
  1039. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1040. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1041. if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
  1042. req->hdr.version = 1;
  1043. req->hdr.domain = dom;
  1044. status = be_mcc_notify_wait(adapter);
  1045. if (!status) {
  1046. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1047. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1048. if (link_speed)
  1049. *link_speed = le16_to_cpu(resp->link_speed);
  1050. if (mac_speed)
  1051. *mac_speed = resp->mac_speed;
  1052. }
  1053. if (link_status)
  1054. *link_status = resp->logical_link_status;
  1055. }
  1056. err:
  1057. spin_unlock_bh(&adapter->mcc_lock);
  1058. return status;
  1059. }
  1060. /* Uses synchronous mcc */
  1061. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1062. {
  1063. struct be_mcc_wrb *wrb;
  1064. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1065. u16 mccq_index;
  1066. int status;
  1067. spin_lock_bh(&adapter->mcc_lock);
  1068. mccq_index = adapter->mcc_obj.q.head;
  1069. wrb = wrb_from_mccq(adapter);
  1070. if (!wrb) {
  1071. status = -EBUSY;
  1072. goto err;
  1073. }
  1074. req = embedded_payload(wrb);
  1075. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1076. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1077. wrb, NULL);
  1078. wrb->tag1 = mccq_index;
  1079. be_mcc_notify(adapter);
  1080. err:
  1081. spin_unlock_bh(&adapter->mcc_lock);
  1082. return status;
  1083. }
  1084. /* Uses synchronous mcc */
  1085. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1086. {
  1087. struct be_mcc_wrb *wrb;
  1088. struct be_cmd_req_get_fat *req;
  1089. int status;
  1090. spin_lock_bh(&adapter->mcc_lock);
  1091. wrb = wrb_from_mccq(adapter);
  1092. if (!wrb) {
  1093. status = -EBUSY;
  1094. goto err;
  1095. }
  1096. req = embedded_payload(wrb);
  1097. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1098. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1099. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1100. status = be_mcc_notify_wait(adapter);
  1101. if (!status) {
  1102. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1103. if (log_size && resp->log_size)
  1104. *log_size = le32_to_cpu(resp->log_size) -
  1105. sizeof(u32);
  1106. }
  1107. err:
  1108. spin_unlock_bh(&adapter->mcc_lock);
  1109. return status;
  1110. }
  1111. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1112. {
  1113. struct be_dma_mem get_fat_cmd;
  1114. struct be_mcc_wrb *wrb;
  1115. struct be_cmd_req_get_fat *req;
  1116. u32 offset = 0, total_size, buf_size,
  1117. log_offset = sizeof(u32), payload_len;
  1118. int status;
  1119. if (buf_len == 0)
  1120. return;
  1121. total_size = buf_len;
  1122. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1123. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1124. get_fat_cmd.size,
  1125. &get_fat_cmd.dma);
  1126. if (!get_fat_cmd.va) {
  1127. status = -ENOMEM;
  1128. dev_err(&adapter->pdev->dev,
  1129. "Memory allocation failure while retrieving FAT data\n");
  1130. return;
  1131. }
  1132. spin_lock_bh(&adapter->mcc_lock);
  1133. while (total_size) {
  1134. buf_size = min(total_size, (u32)60*1024);
  1135. total_size -= buf_size;
  1136. wrb = wrb_from_mccq(adapter);
  1137. if (!wrb) {
  1138. status = -EBUSY;
  1139. goto err;
  1140. }
  1141. req = get_fat_cmd.va;
  1142. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1143. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1144. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1145. &get_fat_cmd);
  1146. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1147. req->read_log_offset = cpu_to_le32(log_offset);
  1148. req->read_log_length = cpu_to_le32(buf_size);
  1149. req->data_buffer_size = cpu_to_le32(buf_size);
  1150. status = be_mcc_notify_wait(adapter);
  1151. if (!status) {
  1152. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1153. memcpy(buf + offset,
  1154. resp->data_buffer,
  1155. le32_to_cpu(resp->read_log_length));
  1156. } else {
  1157. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1158. goto err;
  1159. }
  1160. offset += buf_size;
  1161. log_offset += buf_size;
  1162. }
  1163. err:
  1164. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1165. get_fat_cmd.va,
  1166. get_fat_cmd.dma);
  1167. spin_unlock_bh(&adapter->mcc_lock);
  1168. }
  1169. /* Uses synchronous mcc */
  1170. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1171. char *fw_on_flash)
  1172. {
  1173. struct be_mcc_wrb *wrb;
  1174. struct be_cmd_req_get_fw_version *req;
  1175. int status;
  1176. spin_lock_bh(&adapter->mcc_lock);
  1177. wrb = wrb_from_mccq(adapter);
  1178. if (!wrb) {
  1179. status = -EBUSY;
  1180. goto err;
  1181. }
  1182. req = embedded_payload(wrb);
  1183. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1184. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1185. status = be_mcc_notify_wait(adapter);
  1186. if (!status) {
  1187. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1188. strcpy(fw_ver, resp->firmware_version_string);
  1189. if (fw_on_flash)
  1190. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1191. }
  1192. err:
  1193. spin_unlock_bh(&adapter->mcc_lock);
  1194. return status;
  1195. }
  1196. /* set the EQ delay interval of an EQ to specified value
  1197. * Uses async mcc
  1198. */
  1199. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1200. {
  1201. struct be_mcc_wrb *wrb;
  1202. struct be_cmd_req_modify_eq_delay *req;
  1203. int status = 0;
  1204. spin_lock_bh(&adapter->mcc_lock);
  1205. wrb = wrb_from_mccq(adapter);
  1206. if (!wrb) {
  1207. status = -EBUSY;
  1208. goto err;
  1209. }
  1210. req = embedded_payload(wrb);
  1211. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1212. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1213. req->num_eq = cpu_to_le32(1);
  1214. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1215. req->delay[0].phase = 0;
  1216. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1217. be_mcc_notify(adapter);
  1218. err:
  1219. spin_unlock_bh(&adapter->mcc_lock);
  1220. return status;
  1221. }
  1222. /* Uses sycnhronous mcc */
  1223. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1224. u32 num, bool untagged, bool promiscuous)
  1225. {
  1226. struct be_mcc_wrb *wrb;
  1227. struct be_cmd_req_vlan_config *req;
  1228. int status;
  1229. spin_lock_bh(&adapter->mcc_lock);
  1230. wrb = wrb_from_mccq(adapter);
  1231. if (!wrb) {
  1232. status = -EBUSY;
  1233. goto err;
  1234. }
  1235. req = embedded_payload(wrb);
  1236. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1237. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1238. req->interface_id = if_id;
  1239. req->promiscuous = promiscuous;
  1240. req->untagged = untagged;
  1241. req->num_vlan = num;
  1242. if (!promiscuous) {
  1243. memcpy(req->normal_vlan, vtag_array,
  1244. req->num_vlan * sizeof(vtag_array[0]));
  1245. }
  1246. status = be_mcc_notify_wait(adapter);
  1247. err:
  1248. spin_unlock_bh(&adapter->mcc_lock);
  1249. return status;
  1250. }
  1251. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1252. {
  1253. struct be_mcc_wrb *wrb;
  1254. struct be_dma_mem *mem = &adapter->rx_filter;
  1255. struct be_cmd_req_rx_filter *req = mem->va;
  1256. int status;
  1257. spin_lock_bh(&adapter->mcc_lock);
  1258. wrb = wrb_from_mccq(adapter);
  1259. if (!wrb) {
  1260. status = -EBUSY;
  1261. goto err;
  1262. }
  1263. memset(req, 0, sizeof(*req));
  1264. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1265. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1266. wrb, mem);
  1267. req->if_id = cpu_to_le32(adapter->if_handle);
  1268. if (flags & IFF_PROMISC) {
  1269. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1270. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1271. if (value == ON)
  1272. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1273. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1274. } else if (flags & IFF_ALLMULTI) {
  1275. req->if_flags_mask = req->if_flags =
  1276. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1277. } else {
  1278. struct netdev_hw_addr *ha;
  1279. int i = 0;
  1280. req->if_flags_mask = req->if_flags =
  1281. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1282. /* Reset mcast promisc mode if already set by setting mask
  1283. * and not setting flags field
  1284. */
  1285. req->if_flags_mask |=
  1286. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1287. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1288. netdev_for_each_mc_addr(ha, adapter->netdev)
  1289. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1290. }
  1291. status = be_mcc_notify_wait(adapter);
  1292. err:
  1293. spin_unlock_bh(&adapter->mcc_lock);
  1294. return status;
  1295. }
  1296. /* Uses synchrounous mcc */
  1297. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1298. {
  1299. struct be_mcc_wrb *wrb;
  1300. struct be_cmd_req_set_flow_control *req;
  1301. int status;
  1302. spin_lock_bh(&adapter->mcc_lock);
  1303. wrb = wrb_from_mccq(adapter);
  1304. if (!wrb) {
  1305. status = -EBUSY;
  1306. goto err;
  1307. }
  1308. req = embedded_payload(wrb);
  1309. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1310. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1311. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1312. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1313. status = be_mcc_notify_wait(adapter);
  1314. err:
  1315. spin_unlock_bh(&adapter->mcc_lock);
  1316. return status;
  1317. }
  1318. /* Uses sycn mcc */
  1319. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1320. {
  1321. struct be_mcc_wrb *wrb;
  1322. struct be_cmd_req_get_flow_control *req;
  1323. int status;
  1324. spin_lock_bh(&adapter->mcc_lock);
  1325. wrb = wrb_from_mccq(adapter);
  1326. if (!wrb) {
  1327. status = -EBUSY;
  1328. goto err;
  1329. }
  1330. req = embedded_payload(wrb);
  1331. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1332. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1333. status = be_mcc_notify_wait(adapter);
  1334. if (!status) {
  1335. struct be_cmd_resp_get_flow_control *resp =
  1336. embedded_payload(wrb);
  1337. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1338. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1339. }
  1340. err:
  1341. spin_unlock_bh(&adapter->mcc_lock);
  1342. return status;
  1343. }
  1344. /* Uses mbox */
  1345. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1346. u32 *mode, u32 *caps)
  1347. {
  1348. struct be_mcc_wrb *wrb;
  1349. struct be_cmd_req_query_fw_cfg *req;
  1350. int status;
  1351. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1352. return -1;
  1353. wrb = wrb_from_mbox(adapter);
  1354. req = embedded_payload(wrb);
  1355. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1356. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1357. status = be_mbox_notify_wait(adapter);
  1358. if (!status) {
  1359. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1360. *port_num = le32_to_cpu(resp->phys_port);
  1361. *mode = le32_to_cpu(resp->function_mode);
  1362. *caps = le32_to_cpu(resp->function_caps);
  1363. }
  1364. mutex_unlock(&adapter->mbox_lock);
  1365. return status;
  1366. }
  1367. /* Uses mbox */
  1368. int be_cmd_reset_function(struct be_adapter *adapter)
  1369. {
  1370. struct be_mcc_wrb *wrb;
  1371. struct be_cmd_req_hdr *req;
  1372. int status;
  1373. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1374. return -1;
  1375. wrb = wrb_from_mbox(adapter);
  1376. req = embedded_payload(wrb);
  1377. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1378. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1379. status = be_mbox_notify_wait(adapter);
  1380. mutex_unlock(&adapter->mbox_lock);
  1381. return status;
  1382. }
  1383. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1384. {
  1385. struct be_mcc_wrb *wrb;
  1386. struct be_cmd_req_rss_config *req;
  1387. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1388. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1389. 0x3ea83c02, 0x4a110304};
  1390. int status;
  1391. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1392. return -1;
  1393. wrb = wrb_from_mbox(adapter);
  1394. req = embedded_payload(wrb);
  1395. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1396. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1397. req->if_id = cpu_to_le32(adapter->if_handle);
  1398. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
  1399. RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
  1400. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1401. memcpy(req->cpu_table, rsstable, table_size);
  1402. memcpy(req->hash, myhash, sizeof(myhash));
  1403. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1404. status = be_mbox_notify_wait(adapter);
  1405. mutex_unlock(&adapter->mbox_lock);
  1406. return status;
  1407. }
  1408. /* Uses sync mcc */
  1409. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1410. u8 bcn, u8 sts, u8 state)
  1411. {
  1412. struct be_mcc_wrb *wrb;
  1413. struct be_cmd_req_enable_disable_beacon *req;
  1414. int status;
  1415. spin_lock_bh(&adapter->mcc_lock);
  1416. wrb = wrb_from_mccq(adapter);
  1417. if (!wrb) {
  1418. status = -EBUSY;
  1419. goto err;
  1420. }
  1421. req = embedded_payload(wrb);
  1422. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1423. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1424. req->port_num = port_num;
  1425. req->beacon_state = state;
  1426. req->beacon_duration = bcn;
  1427. req->status_duration = sts;
  1428. status = be_mcc_notify_wait(adapter);
  1429. err:
  1430. spin_unlock_bh(&adapter->mcc_lock);
  1431. return status;
  1432. }
  1433. /* Uses sync mcc */
  1434. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1435. {
  1436. struct be_mcc_wrb *wrb;
  1437. struct be_cmd_req_get_beacon_state *req;
  1438. int status;
  1439. spin_lock_bh(&adapter->mcc_lock);
  1440. wrb = wrb_from_mccq(adapter);
  1441. if (!wrb) {
  1442. status = -EBUSY;
  1443. goto err;
  1444. }
  1445. req = embedded_payload(wrb);
  1446. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1447. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1448. req->port_num = port_num;
  1449. status = be_mcc_notify_wait(adapter);
  1450. if (!status) {
  1451. struct be_cmd_resp_get_beacon_state *resp =
  1452. embedded_payload(wrb);
  1453. *state = resp->beacon_state;
  1454. }
  1455. err:
  1456. spin_unlock_bh(&adapter->mcc_lock);
  1457. return status;
  1458. }
  1459. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1460. u32 data_size, u32 data_offset, const char *obj_name,
  1461. u32 *data_written, u8 *addn_status)
  1462. {
  1463. struct be_mcc_wrb *wrb;
  1464. struct lancer_cmd_req_write_object *req;
  1465. struct lancer_cmd_resp_write_object *resp;
  1466. void *ctxt = NULL;
  1467. int status;
  1468. spin_lock_bh(&adapter->mcc_lock);
  1469. adapter->flash_status = 0;
  1470. wrb = wrb_from_mccq(adapter);
  1471. if (!wrb) {
  1472. status = -EBUSY;
  1473. goto err_unlock;
  1474. }
  1475. req = embedded_payload(wrb);
  1476. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1477. OPCODE_COMMON_WRITE_OBJECT,
  1478. sizeof(struct lancer_cmd_req_write_object), wrb,
  1479. NULL);
  1480. ctxt = &req->context;
  1481. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1482. write_length, ctxt, data_size);
  1483. if (data_size == 0)
  1484. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1485. eof, ctxt, 1);
  1486. else
  1487. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1488. eof, ctxt, 0);
  1489. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1490. req->write_offset = cpu_to_le32(data_offset);
  1491. strcpy(req->object_name, obj_name);
  1492. req->descriptor_count = cpu_to_le32(1);
  1493. req->buf_len = cpu_to_le32(data_size);
  1494. req->addr_low = cpu_to_le32((cmd->dma +
  1495. sizeof(struct lancer_cmd_req_write_object))
  1496. & 0xFFFFFFFF);
  1497. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1498. sizeof(struct lancer_cmd_req_write_object)));
  1499. be_mcc_notify(adapter);
  1500. spin_unlock_bh(&adapter->mcc_lock);
  1501. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1502. msecs_to_jiffies(12000)))
  1503. status = -1;
  1504. else
  1505. status = adapter->flash_status;
  1506. resp = embedded_payload(wrb);
  1507. if (!status) {
  1508. *data_written = le32_to_cpu(resp->actual_write_len);
  1509. } else {
  1510. *addn_status = resp->additional_status;
  1511. status = resp->status;
  1512. }
  1513. return status;
  1514. err_unlock:
  1515. spin_unlock_bh(&adapter->mcc_lock);
  1516. return status;
  1517. }
  1518. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1519. u32 data_size, u32 data_offset, const char *obj_name,
  1520. u32 *data_read, u32 *eof, u8 *addn_status)
  1521. {
  1522. struct be_mcc_wrb *wrb;
  1523. struct lancer_cmd_req_read_object *req;
  1524. struct lancer_cmd_resp_read_object *resp;
  1525. int status;
  1526. spin_lock_bh(&adapter->mcc_lock);
  1527. wrb = wrb_from_mccq(adapter);
  1528. if (!wrb) {
  1529. status = -EBUSY;
  1530. goto err_unlock;
  1531. }
  1532. req = embedded_payload(wrb);
  1533. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1534. OPCODE_COMMON_READ_OBJECT,
  1535. sizeof(struct lancer_cmd_req_read_object), wrb,
  1536. NULL);
  1537. req->desired_read_len = cpu_to_le32(data_size);
  1538. req->read_offset = cpu_to_le32(data_offset);
  1539. strcpy(req->object_name, obj_name);
  1540. req->descriptor_count = cpu_to_le32(1);
  1541. req->buf_len = cpu_to_le32(data_size);
  1542. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1543. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1544. status = be_mcc_notify_wait(adapter);
  1545. resp = embedded_payload(wrb);
  1546. if (!status) {
  1547. *data_read = le32_to_cpu(resp->actual_read_len);
  1548. *eof = le32_to_cpu(resp->eof);
  1549. } else {
  1550. *addn_status = resp->additional_status;
  1551. }
  1552. err_unlock:
  1553. spin_unlock_bh(&adapter->mcc_lock);
  1554. return status;
  1555. }
  1556. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1557. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1558. {
  1559. struct be_mcc_wrb *wrb;
  1560. struct be_cmd_write_flashrom *req;
  1561. int status;
  1562. spin_lock_bh(&adapter->mcc_lock);
  1563. adapter->flash_status = 0;
  1564. wrb = wrb_from_mccq(adapter);
  1565. if (!wrb) {
  1566. status = -EBUSY;
  1567. goto err_unlock;
  1568. }
  1569. req = cmd->va;
  1570. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1571. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1572. req->params.op_type = cpu_to_le32(flash_type);
  1573. req->params.op_code = cpu_to_le32(flash_opcode);
  1574. req->params.data_buf_size = cpu_to_le32(buf_size);
  1575. be_mcc_notify(adapter);
  1576. spin_unlock_bh(&adapter->mcc_lock);
  1577. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1578. msecs_to_jiffies(40000)))
  1579. status = -1;
  1580. else
  1581. status = adapter->flash_status;
  1582. return status;
  1583. err_unlock:
  1584. spin_unlock_bh(&adapter->mcc_lock);
  1585. return status;
  1586. }
  1587. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1588. int offset)
  1589. {
  1590. struct be_mcc_wrb *wrb;
  1591. struct be_cmd_write_flashrom *req;
  1592. int status;
  1593. spin_lock_bh(&adapter->mcc_lock);
  1594. wrb = wrb_from_mccq(adapter);
  1595. if (!wrb) {
  1596. status = -EBUSY;
  1597. goto err;
  1598. }
  1599. req = embedded_payload(wrb);
  1600. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1601. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1602. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1603. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1604. req->params.offset = cpu_to_le32(offset);
  1605. req->params.data_buf_size = cpu_to_le32(0x4);
  1606. status = be_mcc_notify_wait(adapter);
  1607. if (!status)
  1608. memcpy(flashed_crc, req->params.data_buf, 4);
  1609. err:
  1610. spin_unlock_bh(&adapter->mcc_lock);
  1611. return status;
  1612. }
  1613. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1614. struct be_dma_mem *nonemb_cmd)
  1615. {
  1616. struct be_mcc_wrb *wrb;
  1617. struct be_cmd_req_acpi_wol_magic_config *req;
  1618. int status;
  1619. spin_lock_bh(&adapter->mcc_lock);
  1620. wrb = wrb_from_mccq(adapter);
  1621. if (!wrb) {
  1622. status = -EBUSY;
  1623. goto err;
  1624. }
  1625. req = nonemb_cmd->va;
  1626. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1627. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1628. nonemb_cmd);
  1629. memcpy(req->magic_mac, mac, ETH_ALEN);
  1630. status = be_mcc_notify_wait(adapter);
  1631. err:
  1632. spin_unlock_bh(&adapter->mcc_lock);
  1633. return status;
  1634. }
  1635. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1636. u8 loopback_type, u8 enable)
  1637. {
  1638. struct be_mcc_wrb *wrb;
  1639. struct be_cmd_req_set_lmode *req;
  1640. int status;
  1641. spin_lock_bh(&adapter->mcc_lock);
  1642. wrb = wrb_from_mccq(adapter);
  1643. if (!wrb) {
  1644. status = -EBUSY;
  1645. goto err;
  1646. }
  1647. req = embedded_payload(wrb);
  1648. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1649. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1650. NULL);
  1651. req->src_port = port_num;
  1652. req->dest_port = port_num;
  1653. req->loopback_type = loopback_type;
  1654. req->loopback_state = enable;
  1655. status = be_mcc_notify_wait(adapter);
  1656. err:
  1657. spin_unlock_bh(&adapter->mcc_lock);
  1658. return status;
  1659. }
  1660. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1661. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1662. {
  1663. struct be_mcc_wrb *wrb;
  1664. struct be_cmd_req_loopback_test *req;
  1665. int status;
  1666. spin_lock_bh(&adapter->mcc_lock);
  1667. wrb = wrb_from_mccq(adapter);
  1668. if (!wrb) {
  1669. status = -EBUSY;
  1670. goto err;
  1671. }
  1672. req = embedded_payload(wrb);
  1673. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1674. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1675. req->hdr.timeout = cpu_to_le32(4);
  1676. req->pattern = cpu_to_le64(pattern);
  1677. req->src_port = cpu_to_le32(port_num);
  1678. req->dest_port = cpu_to_le32(port_num);
  1679. req->pkt_size = cpu_to_le32(pkt_size);
  1680. req->num_pkts = cpu_to_le32(num_pkts);
  1681. req->loopback_type = cpu_to_le32(loopback_type);
  1682. status = be_mcc_notify_wait(adapter);
  1683. if (!status) {
  1684. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1685. status = le32_to_cpu(resp->status);
  1686. }
  1687. err:
  1688. spin_unlock_bh(&adapter->mcc_lock);
  1689. return status;
  1690. }
  1691. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1692. u32 byte_cnt, struct be_dma_mem *cmd)
  1693. {
  1694. struct be_mcc_wrb *wrb;
  1695. struct be_cmd_req_ddrdma_test *req;
  1696. int status;
  1697. int i, j = 0;
  1698. spin_lock_bh(&adapter->mcc_lock);
  1699. wrb = wrb_from_mccq(adapter);
  1700. if (!wrb) {
  1701. status = -EBUSY;
  1702. goto err;
  1703. }
  1704. req = cmd->va;
  1705. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1706. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1707. req->pattern = cpu_to_le64(pattern);
  1708. req->byte_count = cpu_to_le32(byte_cnt);
  1709. for (i = 0; i < byte_cnt; i++) {
  1710. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1711. j++;
  1712. if (j > 7)
  1713. j = 0;
  1714. }
  1715. status = be_mcc_notify_wait(adapter);
  1716. if (!status) {
  1717. struct be_cmd_resp_ddrdma_test *resp;
  1718. resp = cmd->va;
  1719. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1720. resp->snd_err) {
  1721. status = -1;
  1722. }
  1723. }
  1724. err:
  1725. spin_unlock_bh(&adapter->mcc_lock);
  1726. return status;
  1727. }
  1728. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1729. struct be_dma_mem *nonemb_cmd)
  1730. {
  1731. struct be_mcc_wrb *wrb;
  1732. struct be_cmd_req_seeprom_read *req;
  1733. struct be_sge *sge;
  1734. int status;
  1735. spin_lock_bh(&adapter->mcc_lock);
  1736. wrb = wrb_from_mccq(adapter);
  1737. if (!wrb) {
  1738. status = -EBUSY;
  1739. goto err;
  1740. }
  1741. req = nonemb_cmd->va;
  1742. sge = nonembedded_sgl(wrb);
  1743. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1744. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1745. nonemb_cmd);
  1746. status = be_mcc_notify_wait(adapter);
  1747. err:
  1748. spin_unlock_bh(&adapter->mcc_lock);
  1749. return status;
  1750. }
  1751. int be_cmd_get_phy_info(struct be_adapter *adapter,
  1752. struct be_phy_info *phy_info)
  1753. {
  1754. struct be_mcc_wrb *wrb;
  1755. struct be_cmd_req_get_phy_info *req;
  1756. struct be_dma_mem cmd;
  1757. int status;
  1758. spin_lock_bh(&adapter->mcc_lock);
  1759. wrb = wrb_from_mccq(adapter);
  1760. if (!wrb) {
  1761. status = -EBUSY;
  1762. goto err;
  1763. }
  1764. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1765. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1766. &cmd.dma);
  1767. if (!cmd.va) {
  1768. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1769. status = -ENOMEM;
  1770. goto err;
  1771. }
  1772. req = cmd.va;
  1773. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1774. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1775. wrb, &cmd);
  1776. status = be_mcc_notify_wait(adapter);
  1777. if (!status) {
  1778. struct be_phy_info *resp_phy_info =
  1779. cmd.va + sizeof(struct be_cmd_req_hdr);
  1780. phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1781. phy_info->interface_type =
  1782. le16_to_cpu(resp_phy_info->interface_type);
  1783. }
  1784. pci_free_consistent(adapter->pdev, cmd.size,
  1785. cmd.va, cmd.dma);
  1786. err:
  1787. spin_unlock_bh(&adapter->mcc_lock);
  1788. return status;
  1789. }
  1790. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1791. {
  1792. struct be_mcc_wrb *wrb;
  1793. struct be_cmd_req_set_qos *req;
  1794. int status;
  1795. spin_lock_bh(&adapter->mcc_lock);
  1796. wrb = wrb_from_mccq(adapter);
  1797. if (!wrb) {
  1798. status = -EBUSY;
  1799. goto err;
  1800. }
  1801. req = embedded_payload(wrb);
  1802. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1803. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1804. req->hdr.domain = domain;
  1805. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1806. req->max_bps_nic = cpu_to_le32(bps);
  1807. status = be_mcc_notify_wait(adapter);
  1808. err:
  1809. spin_unlock_bh(&adapter->mcc_lock);
  1810. return status;
  1811. }
  1812. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1813. {
  1814. struct be_mcc_wrb *wrb;
  1815. struct be_cmd_req_cntl_attribs *req;
  1816. struct be_cmd_resp_cntl_attribs *resp;
  1817. int status;
  1818. int payload_len = max(sizeof(*req), sizeof(*resp));
  1819. struct mgmt_controller_attrib *attribs;
  1820. struct be_dma_mem attribs_cmd;
  1821. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1822. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1823. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1824. &attribs_cmd.dma);
  1825. if (!attribs_cmd.va) {
  1826. dev_err(&adapter->pdev->dev,
  1827. "Memory allocation failure\n");
  1828. return -ENOMEM;
  1829. }
  1830. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1831. return -1;
  1832. wrb = wrb_from_mbox(adapter);
  1833. if (!wrb) {
  1834. status = -EBUSY;
  1835. goto err;
  1836. }
  1837. req = attribs_cmd.va;
  1838. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1839. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1840. &attribs_cmd);
  1841. status = be_mbox_notify_wait(adapter);
  1842. if (!status) {
  1843. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1844. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1845. }
  1846. err:
  1847. mutex_unlock(&adapter->mbox_lock);
  1848. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1849. attribs_cmd.dma);
  1850. return status;
  1851. }
  1852. /* Uses mbox */
  1853. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1854. {
  1855. struct be_mcc_wrb *wrb;
  1856. struct be_cmd_req_set_func_cap *req;
  1857. int status;
  1858. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1859. return -1;
  1860. wrb = wrb_from_mbox(adapter);
  1861. if (!wrb) {
  1862. status = -EBUSY;
  1863. goto err;
  1864. }
  1865. req = embedded_payload(wrb);
  1866. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1867. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  1868. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1869. CAPABILITY_BE3_NATIVE_ERX_API);
  1870. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1871. status = be_mbox_notify_wait(adapter);
  1872. if (!status) {
  1873. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1874. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1875. CAPABILITY_BE3_NATIVE_ERX_API;
  1876. }
  1877. err:
  1878. mutex_unlock(&adapter->mbox_lock);
  1879. return status;
  1880. }
  1881. /* Uses synchronous MCCQ */
  1882. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u32 domain,
  1883. bool *pmac_id_active, u32 *pmac_id, u8 *mac)
  1884. {
  1885. struct be_mcc_wrb *wrb;
  1886. struct be_cmd_req_get_mac_list *req;
  1887. int status;
  1888. int mac_count;
  1889. struct be_dma_mem get_mac_list_cmd;
  1890. int i;
  1891. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  1892. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  1893. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  1894. get_mac_list_cmd.size,
  1895. &get_mac_list_cmd.dma);
  1896. if (!get_mac_list_cmd.va) {
  1897. dev_err(&adapter->pdev->dev,
  1898. "Memory allocation failure during GET_MAC_LIST\n");
  1899. return -ENOMEM;
  1900. }
  1901. spin_lock_bh(&adapter->mcc_lock);
  1902. wrb = wrb_from_mccq(adapter);
  1903. if (!wrb) {
  1904. status = -EBUSY;
  1905. goto out;
  1906. }
  1907. req = get_mac_list_cmd.va;
  1908. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1909. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  1910. wrb, &get_mac_list_cmd);
  1911. req->hdr.domain = domain;
  1912. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  1913. req->perm_override = 1;
  1914. status = be_mcc_notify_wait(adapter);
  1915. if (!status) {
  1916. struct be_cmd_resp_get_mac_list *resp =
  1917. get_mac_list_cmd.va;
  1918. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  1919. /* Mac list returned could contain one or more active mac_ids
  1920. * or one or more pseudo permanant mac addresses. If an active
  1921. * mac_id is present, return first active mac_id found
  1922. */
  1923. for (i = 0; i < mac_count; i++) {
  1924. struct get_list_macaddr *mac_entry;
  1925. u16 mac_addr_size;
  1926. u32 mac_id;
  1927. mac_entry = &resp->macaddr_list[i];
  1928. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  1929. /* mac_id is a 32 bit value and mac_addr size
  1930. * is 6 bytes
  1931. */
  1932. if (mac_addr_size == sizeof(u32)) {
  1933. *pmac_id_active = true;
  1934. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  1935. *pmac_id = le32_to_cpu(mac_id);
  1936. goto out;
  1937. }
  1938. }
  1939. /* If no active mac_id found, return first pseudo mac addr */
  1940. *pmac_id_active = false;
  1941. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  1942. ETH_ALEN);
  1943. }
  1944. out:
  1945. spin_unlock_bh(&adapter->mcc_lock);
  1946. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  1947. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  1948. return status;
  1949. }
  1950. /* Uses synchronous MCCQ */
  1951. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  1952. u8 mac_count, u32 domain)
  1953. {
  1954. struct be_mcc_wrb *wrb;
  1955. struct be_cmd_req_set_mac_list *req;
  1956. int status;
  1957. struct be_dma_mem cmd;
  1958. memset(&cmd, 0, sizeof(struct be_dma_mem));
  1959. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  1960. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  1961. &cmd.dma, GFP_KERNEL);
  1962. if (!cmd.va) {
  1963. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1964. return -ENOMEM;
  1965. }
  1966. spin_lock_bh(&adapter->mcc_lock);
  1967. wrb = wrb_from_mccq(adapter);
  1968. if (!wrb) {
  1969. status = -EBUSY;
  1970. goto err;
  1971. }
  1972. req = cmd.va;
  1973. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1974. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  1975. wrb, &cmd);
  1976. req->hdr.domain = domain;
  1977. req->mac_count = mac_count;
  1978. if (mac_count)
  1979. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  1980. status = be_mcc_notify_wait(adapter);
  1981. err:
  1982. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  1983. cmd.va, cmd.dma);
  1984. spin_unlock_bh(&adapter->mcc_lock);
  1985. return status;
  1986. }
  1987. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  1988. u32 domain, u16 intf_id)
  1989. {
  1990. struct be_mcc_wrb *wrb;
  1991. struct be_cmd_req_set_hsw_config *req;
  1992. void *ctxt;
  1993. int status;
  1994. spin_lock_bh(&adapter->mcc_lock);
  1995. wrb = wrb_from_mccq(adapter);
  1996. if (!wrb) {
  1997. status = -EBUSY;
  1998. goto err;
  1999. }
  2000. req = embedded_payload(wrb);
  2001. ctxt = &req->context;
  2002. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2003. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2004. req->hdr.domain = domain;
  2005. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2006. if (pvid) {
  2007. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2008. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2009. }
  2010. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2011. status = be_mcc_notify_wait(adapter);
  2012. err:
  2013. spin_unlock_bh(&adapter->mcc_lock);
  2014. return status;
  2015. }
  2016. /* Get Hyper switch config */
  2017. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2018. u32 domain, u16 intf_id)
  2019. {
  2020. struct be_mcc_wrb *wrb;
  2021. struct be_cmd_req_get_hsw_config *req;
  2022. void *ctxt;
  2023. int status;
  2024. u16 vid;
  2025. spin_lock_bh(&adapter->mcc_lock);
  2026. wrb = wrb_from_mccq(adapter);
  2027. if (!wrb) {
  2028. status = -EBUSY;
  2029. goto err;
  2030. }
  2031. req = embedded_payload(wrb);
  2032. ctxt = &req->context;
  2033. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2034. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2035. req->hdr.domain = domain;
  2036. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2037. intf_id);
  2038. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2039. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2040. status = be_mcc_notify_wait(adapter);
  2041. if (!status) {
  2042. struct be_cmd_resp_get_hsw_config *resp =
  2043. embedded_payload(wrb);
  2044. be_dws_le_to_cpu(&resp->context,
  2045. sizeof(resp->context));
  2046. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2047. pvid, &resp->context);
  2048. *pvid = le16_to_cpu(vid);
  2049. }
  2050. err:
  2051. spin_unlock_bh(&adapter->mcc_lock);
  2052. return status;
  2053. }
  2054. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2055. {
  2056. struct be_mcc_wrb *wrb;
  2057. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2058. int status;
  2059. int payload_len = sizeof(*req);
  2060. struct be_dma_mem cmd;
  2061. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2062. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2063. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2064. &cmd.dma);
  2065. if (!cmd.va) {
  2066. dev_err(&adapter->pdev->dev,
  2067. "Memory allocation failure\n");
  2068. return -ENOMEM;
  2069. }
  2070. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2071. return -1;
  2072. wrb = wrb_from_mbox(adapter);
  2073. if (!wrb) {
  2074. status = -EBUSY;
  2075. goto err;
  2076. }
  2077. req = cmd.va;
  2078. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2079. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2080. payload_len, wrb, &cmd);
  2081. req->hdr.version = 1;
  2082. req->query_options = BE_GET_WOL_CAP;
  2083. status = be_mbox_notify_wait(adapter);
  2084. if (!status) {
  2085. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2086. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2087. /* the command could succeed misleadingly on old f/w
  2088. * which is not aware of the V1 version. fake an error. */
  2089. if (resp->hdr.response_length < payload_len) {
  2090. status = -1;
  2091. goto err;
  2092. }
  2093. adapter->wol_cap = resp->wol_settings;
  2094. }
  2095. err:
  2096. mutex_unlock(&adapter->mbox_lock);
  2097. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2098. return status;
  2099. }