tg3.c 418 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <asm/system.h>
  48. #include <linux/io.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/uaccess.h>
  51. #ifdef CONFIG_SPARC
  52. #include <asm/idprom.h>
  53. #include <asm/prom.h>
  54. #endif
  55. #define BAR_0 0
  56. #define BAR_2 2
  57. #include "tg3.h"
  58. /* Functions & macros to verify TG3_FLAGS types */
  59. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  60. {
  61. return test_bit(flag, bits);
  62. }
  63. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. set_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. clear_bit(flag, bits);
  70. }
  71. #define tg3_flag(tp, flag) \
  72. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  73. #define tg3_flag_set(tp, flag) \
  74. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  75. #define tg3_flag_clear(tp, flag) \
  76. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define DRV_MODULE_NAME "tg3"
  78. #define TG3_MAJ_NUM 3
  79. #define TG3_MIN_NUM 122
  80. #define DRV_MODULE_VERSION \
  81. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  82. #define DRV_MODULE_RELDATE "December 7, 2011"
  83. #define RESET_KIND_SHUTDOWN 0
  84. #define RESET_KIND_INIT 1
  85. #define RESET_KIND_SUSPEND 2
  86. #define TG3_DEF_RX_MODE 0
  87. #define TG3_DEF_TX_MODE 0
  88. #define TG3_DEF_MSG_ENABLE \
  89. (NETIF_MSG_DRV | \
  90. NETIF_MSG_PROBE | \
  91. NETIF_MSG_LINK | \
  92. NETIF_MSG_TIMER | \
  93. NETIF_MSG_IFDOWN | \
  94. NETIF_MSG_IFUP | \
  95. NETIF_MSG_RX_ERR | \
  96. NETIF_MSG_TX_ERR)
  97. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  98. /* length of time before we decide the hardware is borked,
  99. * and dev->tx_timeout() should be called to fix the problem
  100. */
  101. #define TG3_TX_TIMEOUT (5 * HZ)
  102. /* hardware minimum and maximum for a single frame's data payload */
  103. #define TG3_MIN_MTU 60
  104. #define TG3_MAX_MTU(tp) \
  105. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  106. /* These numbers seem to be hard coded in the NIC firmware somehow.
  107. * You can't change the ring sizes, but you can change where you place
  108. * them in the NIC onboard memory.
  109. */
  110. #define TG3_RX_STD_RING_SIZE(tp) \
  111. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  112. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  113. #define TG3_DEF_RX_RING_PENDING 200
  114. #define TG3_RX_JMB_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  118. /* Do not place this n-ring entries value into the tp struct itself,
  119. * we really want to expose these constants to GCC so that modulo et
  120. * al. operations are done with shifts and masks instead of with
  121. * hw multiply/modulo instructions. Another solution would be to
  122. * replace things like '% foo' with '& (foo - 1)'.
  123. */
  124. #define TG3_TX_RING_SIZE 512
  125. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  126. #define TG3_RX_STD_RING_BYTES(tp) \
  127. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  128. #define TG3_RX_JMB_RING_BYTES(tp) \
  129. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  130. #define TG3_RX_RCB_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  132. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  133. TG3_TX_RING_SIZE)
  134. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  135. #define TG3_DMA_BYTE_ENAB 64
  136. #define TG3_RX_STD_DMA_SZ 1536
  137. #define TG3_RX_JMB_DMA_SZ 9046
  138. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  139. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  140. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  141. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  142. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  143. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  144. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  145. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  146. * that are at least dword aligned when used in PCIX mode. The driver
  147. * works around this bug by double copying the packet. This workaround
  148. * is built into the normal double copy length check for efficiency.
  149. *
  150. * However, the double copy is only necessary on those architectures
  151. * where unaligned memory accesses are inefficient. For those architectures
  152. * where unaligned memory accesses incur little penalty, we can reintegrate
  153. * the 5701 in the normal rx path. Doing so saves a device structure
  154. * dereference by hardcoding the double copy threshold in place.
  155. */
  156. #define TG3_RX_COPY_THRESHOLD 256
  157. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  158. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  159. #else
  160. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  161. #endif
  162. #if (NET_IP_ALIGN != 0)
  163. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  164. #else
  165. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  166. #endif
  167. /* minimum number of free TX descriptors required to wake up TX process */
  168. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  169. #define TG3_TX_BD_DMA_MAX_2K 2048
  170. #define TG3_TX_BD_DMA_MAX_4K 4096
  171. #define TG3_RAW_IP_ALIGN 2
  172. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  173. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  174. #define FIRMWARE_TG3 "tigon/tg3.bin"
  175. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  176. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  177. static char version[] __devinitdata =
  178. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  179. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  180. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  181. MODULE_LICENSE("GPL");
  182. MODULE_VERSION(DRV_MODULE_VERSION);
  183. MODULE_FIRMWARE(FIRMWARE_TG3);
  184. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  185. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  186. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  187. module_param(tg3_debug, int, 0);
  188. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  189. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  270. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  271. {}
  272. };
  273. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  274. static const struct {
  275. const char string[ETH_GSTRING_LEN];
  276. } ethtool_stats_keys[] = {
  277. { "rx_octets" },
  278. { "rx_fragments" },
  279. { "rx_ucast_packets" },
  280. { "rx_mcast_packets" },
  281. { "rx_bcast_packets" },
  282. { "rx_fcs_errors" },
  283. { "rx_align_errors" },
  284. { "rx_xon_pause_rcvd" },
  285. { "rx_xoff_pause_rcvd" },
  286. { "rx_mac_ctrl_rcvd" },
  287. { "rx_xoff_entered" },
  288. { "rx_frame_too_long_errors" },
  289. { "rx_jabbers" },
  290. { "rx_undersize_packets" },
  291. { "rx_in_length_errors" },
  292. { "rx_out_length_errors" },
  293. { "rx_64_or_less_octet_packets" },
  294. { "rx_65_to_127_octet_packets" },
  295. { "rx_128_to_255_octet_packets" },
  296. { "rx_256_to_511_octet_packets" },
  297. { "rx_512_to_1023_octet_packets" },
  298. { "rx_1024_to_1522_octet_packets" },
  299. { "rx_1523_to_2047_octet_packets" },
  300. { "rx_2048_to_4095_octet_packets" },
  301. { "rx_4096_to_8191_octet_packets" },
  302. { "rx_8192_to_9022_octet_packets" },
  303. { "tx_octets" },
  304. { "tx_collisions" },
  305. { "tx_xon_sent" },
  306. { "tx_xoff_sent" },
  307. { "tx_flow_control" },
  308. { "tx_mac_errors" },
  309. { "tx_single_collisions" },
  310. { "tx_mult_collisions" },
  311. { "tx_deferred" },
  312. { "tx_excessive_collisions" },
  313. { "tx_late_collisions" },
  314. { "tx_collide_2times" },
  315. { "tx_collide_3times" },
  316. { "tx_collide_4times" },
  317. { "tx_collide_5times" },
  318. { "tx_collide_6times" },
  319. { "tx_collide_7times" },
  320. { "tx_collide_8times" },
  321. { "tx_collide_9times" },
  322. { "tx_collide_10times" },
  323. { "tx_collide_11times" },
  324. { "tx_collide_12times" },
  325. { "tx_collide_13times" },
  326. { "tx_collide_14times" },
  327. { "tx_collide_15times" },
  328. { "tx_ucast_packets" },
  329. { "tx_mcast_packets" },
  330. { "tx_bcast_packets" },
  331. { "tx_carrier_sense_errors" },
  332. { "tx_discards" },
  333. { "tx_errors" },
  334. { "dma_writeq_full" },
  335. { "dma_write_prioq_full" },
  336. { "rxbds_empty" },
  337. { "rx_discards" },
  338. { "rx_errors" },
  339. { "rx_threshold_hit" },
  340. { "dma_readq_full" },
  341. { "dma_read_prioq_full" },
  342. { "tx_comp_queue_full" },
  343. { "ring_set_send_prod_index" },
  344. { "ring_status_update" },
  345. { "nic_irqs" },
  346. { "nic_avoided_irqs" },
  347. { "nic_tx_threshold_hit" },
  348. { "mbuf_lwm_thresh_hit" },
  349. };
  350. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  351. static const struct {
  352. const char string[ETH_GSTRING_LEN];
  353. } ethtool_test_keys[] = {
  354. { "nvram test (online) " },
  355. { "link test (online) " },
  356. { "register test (offline)" },
  357. { "memory test (offline)" },
  358. { "mac loopback test (offline)" },
  359. { "phy loopback test (offline)" },
  360. { "ext loopback test (offline)" },
  361. { "interrupt test (offline)" },
  362. };
  363. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  364. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  365. {
  366. writel(val, tp->regs + off);
  367. }
  368. static u32 tg3_read32(struct tg3 *tp, u32 off)
  369. {
  370. return readl(tp->regs + off);
  371. }
  372. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  373. {
  374. writel(val, tp->aperegs + off);
  375. }
  376. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  377. {
  378. return readl(tp->aperegs + off);
  379. }
  380. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  381. {
  382. unsigned long flags;
  383. spin_lock_irqsave(&tp->indirect_lock, flags);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  385. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  386. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  387. }
  388. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  389. {
  390. writel(val, tp->regs + off);
  391. readl(tp->regs + off);
  392. }
  393. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  394. {
  395. unsigned long flags;
  396. u32 val;
  397. spin_lock_irqsave(&tp->indirect_lock, flags);
  398. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  399. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  400. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  401. return val;
  402. }
  403. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  404. {
  405. unsigned long flags;
  406. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  407. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  408. TG3_64BIT_REG_LOW, val);
  409. return;
  410. }
  411. if (off == TG3_RX_STD_PROD_IDX_REG) {
  412. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  413. TG3_64BIT_REG_LOW, val);
  414. return;
  415. }
  416. spin_lock_irqsave(&tp->indirect_lock, flags);
  417. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  418. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  419. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  420. /* In indirect mode when disabling interrupts, we also need
  421. * to clear the interrupt bit in the GRC local ctrl register.
  422. */
  423. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  424. (val == 0x1)) {
  425. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  426. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  427. }
  428. }
  429. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  430. {
  431. unsigned long flags;
  432. u32 val;
  433. spin_lock_irqsave(&tp->indirect_lock, flags);
  434. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  435. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  436. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  437. return val;
  438. }
  439. /* usec_wait specifies the wait time in usec when writing to certain registers
  440. * where it is unsafe to read back the register without some delay.
  441. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  442. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  443. */
  444. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  445. {
  446. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  447. /* Non-posted methods */
  448. tp->write32(tp, off, val);
  449. else {
  450. /* Posted method */
  451. tg3_write32(tp, off, val);
  452. if (usec_wait)
  453. udelay(usec_wait);
  454. tp->read32(tp, off);
  455. }
  456. /* Wait again after the read for the posted method to guarantee that
  457. * the wait time is met.
  458. */
  459. if (usec_wait)
  460. udelay(usec_wait);
  461. }
  462. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  463. {
  464. tp->write32_mbox(tp, off, val);
  465. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  466. tp->read32_mbox(tp, off);
  467. }
  468. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  469. {
  470. void __iomem *mbox = tp->regs + off;
  471. writel(val, mbox);
  472. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  473. writel(val, mbox);
  474. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  475. readl(mbox);
  476. }
  477. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  478. {
  479. return readl(tp->regs + off + GRCMBOX_BASE);
  480. }
  481. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  482. {
  483. writel(val, tp->regs + off + GRCMBOX_BASE);
  484. }
  485. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  486. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  487. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  488. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  489. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  490. #define tw32(reg, val) tp->write32(tp, reg, val)
  491. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  492. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  493. #define tr32(reg) tp->read32(tp, reg)
  494. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  495. {
  496. unsigned long flags;
  497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  498. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  499. return;
  500. spin_lock_irqsave(&tp->indirect_lock, flags);
  501. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  502. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  503. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  504. /* Always leave this as zero. */
  505. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  506. } else {
  507. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  508. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  509. /* Always leave this as zero. */
  510. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  511. }
  512. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  513. }
  514. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  515. {
  516. unsigned long flags;
  517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  518. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  519. *val = 0;
  520. return;
  521. }
  522. spin_lock_irqsave(&tp->indirect_lock, flags);
  523. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  524. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  525. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  526. /* Always leave this as zero. */
  527. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  528. } else {
  529. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  530. *val = tr32(TG3PCI_MEM_WIN_DATA);
  531. /* Always leave this as zero. */
  532. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  533. }
  534. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  535. }
  536. static void tg3_ape_lock_init(struct tg3 *tp)
  537. {
  538. int i;
  539. u32 regbase, bit;
  540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  541. regbase = TG3_APE_LOCK_GRANT;
  542. else
  543. regbase = TG3_APE_PER_LOCK_GRANT;
  544. /* Make sure the driver hasn't any stale locks. */
  545. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  546. switch (i) {
  547. case TG3_APE_LOCK_PHY0:
  548. case TG3_APE_LOCK_PHY1:
  549. case TG3_APE_LOCK_PHY2:
  550. case TG3_APE_LOCK_PHY3:
  551. bit = APE_LOCK_GRANT_DRIVER;
  552. break;
  553. default:
  554. if (!tp->pci_fn)
  555. bit = APE_LOCK_GRANT_DRIVER;
  556. else
  557. bit = 1 << tp->pci_fn;
  558. }
  559. tg3_ape_write32(tp, regbase + 4 * i, bit);
  560. }
  561. }
  562. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  563. {
  564. int i, off;
  565. int ret = 0;
  566. u32 status, req, gnt, bit;
  567. if (!tg3_flag(tp, ENABLE_APE))
  568. return 0;
  569. switch (locknum) {
  570. case TG3_APE_LOCK_GPIO:
  571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  572. return 0;
  573. case TG3_APE_LOCK_GRC:
  574. case TG3_APE_LOCK_MEM:
  575. if (!tp->pci_fn)
  576. bit = APE_LOCK_REQ_DRIVER;
  577. else
  578. bit = 1 << tp->pci_fn;
  579. break;
  580. default:
  581. return -EINVAL;
  582. }
  583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  584. req = TG3_APE_LOCK_REQ;
  585. gnt = TG3_APE_LOCK_GRANT;
  586. } else {
  587. req = TG3_APE_PER_LOCK_REQ;
  588. gnt = TG3_APE_PER_LOCK_GRANT;
  589. }
  590. off = 4 * locknum;
  591. tg3_ape_write32(tp, req + off, bit);
  592. /* Wait for up to 1 millisecond to acquire lock. */
  593. for (i = 0; i < 100; i++) {
  594. status = tg3_ape_read32(tp, gnt + off);
  595. if (status == bit)
  596. break;
  597. udelay(10);
  598. }
  599. if (status != bit) {
  600. /* Revoke the lock request. */
  601. tg3_ape_write32(tp, gnt + off, bit);
  602. ret = -EBUSY;
  603. }
  604. return ret;
  605. }
  606. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  607. {
  608. u32 gnt, bit;
  609. if (!tg3_flag(tp, ENABLE_APE))
  610. return;
  611. switch (locknum) {
  612. case TG3_APE_LOCK_GPIO:
  613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  614. return;
  615. case TG3_APE_LOCK_GRC:
  616. case TG3_APE_LOCK_MEM:
  617. if (!tp->pci_fn)
  618. bit = APE_LOCK_GRANT_DRIVER;
  619. else
  620. bit = 1 << tp->pci_fn;
  621. break;
  622. default:
  623. return;
  624. }
  625. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  626. gnt = TG3_APE_LOCK_GRANT;
  627. else
  628. gnt = TG3_APE_PER_LOCK_GRANT;
  629. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  630. }
  631. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  632. {
  633. int i;
  634. u32 apedata;
  635. /* NCSI does not support APE events */
  636. if (tg3_flag(tp, APE_HAS_NCSI))
  637. return;
  638. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  639. if (apedata != APE_SEG_SIG_MAGIC)
  640. return;
  641. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  642. if (!(apedata & APE_FW_STATUS_READY))
  643. return;
  644. /* Wait for up to 1 millisecond for APE to service previous event. */
  645. for (i = 0; i < 10; i++) {
  646. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  647. return;
  648. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  649. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  650. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  651. event | APE_EVENT_STATUS_EVENT_PENDING);
  652. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  653. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  654. break;
  655. udelay(100);
  656. }
  657. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  658. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  659. }
  660. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  661. {
  662. u32 event;
  663. u32 apedata;
  664. if (!tg3_flag(tp, ENABLE_APE))
  665. return;
  666. switch (kind) {
  667. case RESET_KIND_INIT:
  668. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  669. APE_HOST_SEG_SIG_MAGIC);
  670. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  671. APE_HOST_SEG_LEN_MAGIC);
  672. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  673. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  674. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  675. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  676. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  677. APE_HOST_BEHAV_NO_PHYLOCK);
  678. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  679. TG3_APE_HOST_DRVR_STATE_START);
  680. event = APE_EVENT_STATUS_STATE_START;
  681. break;
  682. case RESET_KIND_SHUTDOWN:
  683. /* With the interface we are currently using,
  684. * APE does not track driver state. Wiping
  685. * out the HOST SEGMENT SIGNATURE forces
  686. * the APE to assume OS absent status.
  687. */
  688. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  689. if (device_may_wakeup(&tp->pdev->dev) &&
  690. tg3_flag(tp, WOL_ENABLE)) {
  691. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  692. TG3_APE_HOST_WOL_SPEED_AUTO);
  693. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  694. } else
  695. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  696. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  697. event = APE_EVENT_STATUS_STATE_UNLOAD;
  698. break;
  699. case RESET_KIND_SUSPEND:
  700. event = APE_EVENT_STATUS_STATE_SUSPEND;
  701. break;
  702. default:
  703. return;
  704. }
  705. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  706. tg3_ape_send_event(tp, event);
  707. }
  708. static void tg3_disable_ints(struct tg3 *tp)
  709. {
  710. int i;
  711. tw32(TG3PCI_MISC_HOST_CTRL,
  712. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  713. for (i = 0; i < tp->irq_max; i++)
  714. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  715. }
  716. static void tg3_enable_ints(struct tg3 *tp)
  717. {
  718. int i;
  719. tp->irq_sync = 0;
  720. wmb();
  721. tw32(TG3PCI_MISC_HOST_CTRL,
  722. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  723. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  724. for (i = 0; i < tp->irq_cnt; i++) {
  725. struct tg3_napi *tnapi = &tp->napi[i];
  726. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  727. if (tg3_flag(tp, 1SHOT_MSI))
  728. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  729. tp->coal_now |= tnapi->coal_now;
  730. }
  731. /* Force an initial interrupt */
  732. if (!tg3_flag(tp, TAGGED_STATUS) &&
  733. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  734. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  735. else
  736. tw32(HOSTCC_MODE, tp->coal_now);
  737. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  738. }
  739. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  740. {
  741. struct tg3 *tp = tnapi->tp;
  742. struct tg3_hw_status *sblk = tnapi->hw_status;
  743. unsigned int work_exists = 0;
  744. /* check for phy events */
  745. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  746. if (sblk->status & SD_STATUS_LINK_CHG)
  747. work_exists = 1;
  748. }
  749. /* check for RX/TX work to do */
  750. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  751. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  752. work_exists = 1;
  753. return work_exists;
  754. }
  755. /* tg3_int_reenable
  756. * similar to tg3_enable_ints, but it accurately determines whether there
  757. * is new work pending and can return without flushing the PIO write
  758. * which reenables interrupts
  759. */
  760. static void tg3_int_reenable(struct tg3_napi *tnapi)
  761. {
  762. struct tg3 *tp = tnapi->tp;
  763. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  764. mmiowb();
  765. /* When doing tagged status, this work check is unnecessary.
  766. * The last_tag we write above tells the chip which piece of
  767. * work we've completed.
  768. */
  769. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  770. tw32(HOSTCC_MODE, tp->coalesce_mode |
  771. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  772. }
  773. static void tg3_switch_clocks(struct tg3 *tp)
  774. {
  775. u32 clock_ctrl;
  776. u32 orig_clock_ctrl;
  777. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  778. return;
  779. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  780. orig_clock_ctrl = clock_ctrl;
  781. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  782. CLOCK_CTRL_CLKRUN_OENABLE |
  783. 0x1f);
  784. tp->pci_clock_ctrl = clock_ctrl;
  785. if (tg3_flag(tp, 5705_PLUS)) {
  786. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  787. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  788. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  789. }
  790. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  791. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  792. clock_ctrl |
  793. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  794. 40);
  795. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  796. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  797. 40);
  798. }
  799. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  800. }
  801. #define PHY_BUSY_LOOPS 5000
  802. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  803. {
  804. u32 frame_val;
  805. unsigned int loops;
  806. int ret;
  807. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  808. tw32_f(MAC_MI_MODE,
  809. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  810. udelay(80);
  811. }
  812. *val = 0x0;
  813. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  814. MI_COM_PHY_ADDR_MASK);
  815. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  816. MI_COM_REG_ADDR_MASK);
  817. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  818. tw32_f(MAC_MI_COM, frame_val);
  819. loops = PHY_BUSY_LOOPS;
  820. while (loops != 0) {
  821. udelay(10);
  822. frame_val = tr32(MAC_MI_COM);
  823. if ((frame_val & MI_COM_BUSY) == 0) {
  824. udelay(5);
  825. frame_val = tr32(MAC_MI_COM);
  826. break;
  827. }
  828. loops -= 1;
  829. }
  830. ret = -EBUSY;
  831. if (loops != 0) {
  832. *val = frame_val & MI_COM_DATA_MASK;
  833. ret = 0;
  834. }
  835. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  836. tw32_f(MAC_MI_MODE, tp->mi_mode);
  837. udelay(80);
  838. }
  839. return ret;
  840. }
  841. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  842. {
  843. u32 frame_val;
  844. unsigned int loops;
  845. int ret;
  846. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  847. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  848. return 0;
  849. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  850. tw32_f(MAC_MI_MODE,
  851. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  852. udelay(80);
  853. }
  854. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  855. MI_COM_PHY_ADDR_MASK);
  856. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  857. MI_COM_REG_ADDR_MASK);
  858. frame_val |= (val & MI_COM_DATA_MASK);
  859. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  860. tw32_f(MAC_MI_COM, frame_val);
  861. loops = PHY_BUSY_LOOPS;
  862. while (loops != 0) {
  863. udelay(10);
  864. frame_val = tr32(MAC_MI_COM);
  865. if ((frame_val & MI_COM_BUSY) == 0) {
  866. udelay(5);
  867. frame_val = tr32(MAC_MI_COM);
  868. break;
  869. }
  870. loops -= 1;
  871. }
  872. ret = -EBUSY;
  873. if (loops != 0)
  874. ret = 0;
  875. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  876. tw32_f(MAC_MI_MODE, tp->mi_mode);
  877. udelay(80);
  878. }
  879. return ret;
  880. }
  881. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  882. {
  883. int err;
  884. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  885. if (err)
  886. goto done;
  887. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  888. if (err)
  889. goto done;
  890. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  891. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  892. if (err)
  893. goto done;
  894. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  895. done:
  896. return err;
  897. }
  898. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  899. {
  900. int err;
  901. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  902. if (err)
  903. goto done;
  904. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  905. if (err)
  906. goto done;
  907. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  908. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  909. if (err)
  910. goto done;
  911. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  912. done:
  913. return err;
  914. }
  915. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  916. {
  917. int err;
  918. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  919. if (!err)
  920. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  921. return err;
  922. }
  923. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  924. {
  925. int err;
  926. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  927. if (!err)
  928. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  929. return err;
  930. }
  931. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  932. {
  933. int err;
  934. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  935. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  936. MII_TG3_AUXCTL_SHDWSEL_MISC);
  937. if (!err)
  938. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  939. return err;
  940. }
  941. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  942. {
  943. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  944. set |= MII_TG3_AUXCTL_MISC_WREN;
  945. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  946. }
  947. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  948. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  949. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  950. MII_TG3_AUXCTL_ACTL_TX_6DB)
  951. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  952. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  953. MII_TG3_AUXCTL_ACTL_TX_6DB);
  954. static int tg3_bmcr_reset(struct tg3 *tp)
  955. {
  956. u32 phy_control;
  957. int limit, err;
  958. /* OK, reset it, and poll the BMCR_RESET bit until it
  959. * clears or we time out.
  960. */
  961. phy_control = BMCR_RESET;
  962. err = tg3_writephy(tp, MII_BMCR, phy_control);
  963. if (err != 0)
  964. return -EBUSY;
  965. limit = 5000;
  966. while (limit--) {
  967. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  968. if (err != 0)
  969. return -EBUSY;
  970. if ((phy_control & BMCR_RESET) == 0) {
  971. udelay(40);
  972. break;
  973. }
  974. udelay(10);
  975. }
  976. if (limit < 0)
  977. return -EBUSY;
  978. return 0;
  979. }
  980. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  981. {
  982. struct tg3 *tp = bp->priv;
  983. u32 val;
  984. spin_lock_bh(&tp->lock);
  985. if (tg3_readphy(tp, reg, &val))
  986. val = -EIO;
  987. spin_unlock_bh(&tp->lock);
  988. return val;
  989. }
  990. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  991. {
  992. struct tg3 *tp = bp->priv;
  993. u32 ret = 0;
  994. spin_lock_bh(&tp->lock);
  995. if (tg3_writephy(tp, reg, val))
  996. ret = -EIO;
  997. spin_unlock_bh(&tp->lock);
  998. return ret;
  999. }
  1000. static int tg3_mdio_reset(struct mii_bus *bp)
  1001. {
  1002. return 0;
  1003. }
  1004. static void tg3_mdio_config_5785(struct tg3 *tp)
  1005. {
  1006. u32 val;
  1007. struct phy_device *phydev;
  1008. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1009. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1010. case PHY_ID_BCM50610:
  1011. case PHY_ID_BCM50610M:
  1012. val = MAC_PHYCFG2_50610_LED_MODES;
  1013. break;
  1014. case PHY_ID_BCMAC131:
  1015. val = MAC_PHYCFG2_AC131_LED_MODES;
  1016. break;
  1017. case PHY_ID_RTL8211C:
  1018. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1019. break;
  1020. case PHY_ID_RTL8201E:
  1021. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1022. break;
  1023. default:
  1024. return;
  1025. }
  1026. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1027. tw32(MAC_PHYCFG2, val);
  1028. val = tr32(MAC_PHYCFG1);
  1029. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1030. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1031. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1032. tw32(MAC_PHYCFG1, val);
  1033. return;
  1034. }
  1035. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1036. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1037. MAC_PHYCFG2_FMODE_MASK_MASK |
  1038. MAC_PHYCFG2_GMODE_MASK_MASK |
  1039. MAC_PHYCFG2_ACT_MASK_MASK |
  1040. MAC_PHYCFG2_QUAL_MASK_MASK |
  1041. MAC_PHYCFG2_INBAND_ENABLE;
  1042. tw32(MAC_PHYCFG2, val);
  1043. val = tr32(MAC_PHYCFG1);
  1044. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1045. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1046. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1047. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1048. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1049. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1050. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1051. }
  1052. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1053. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1054. tw32(MAC_PHYCFG1, val);
  1055. val = tr32(MAC_EXT_RGMII_MODE);
  1056. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1057. MAC_RGMII_MODE_RX_QUALITY |
  1058. MAC_RGMII_MODE_RX_ACTIVITY |
  1059. MAC_RGMII_MODE_RX_ENG_DET |
  1060. MAC_RGMII_MODE_TX_ENABLE |
  1061. MAC_RGMII_MODE_TX_LOWPWR |
  1062. MAC_RGMII_MODE_TX_RESET);
  1063. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1064. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1065. val |= MAC_RGMII_MODE_RX_INT_B |
  1066. MAC_RGMII_MODE_RX_QUALITY |
  1067. MAC_RGMII_MODE_RX_ACTIVITY |
  1068. MAC_RGMII_MODE_RX_ENG_DET;
  1069. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1070. val |= MAC_RGMII_MODE_TX_ENABLE |
  1071. MAC_RGMII_MODE_TX_LOWPWR |
  1072. MAC_RGMII_MODE_TX_RESET;
  1073. }
  1074. tw32(MAC_EXT_RGMII_MODE, val);
  1075. }
  1076. static void tg3_mdio_start(struct tg3 *tp)
  1077. {
  1078. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1079. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1080. udelay(80);
  1081. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1082. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1083. tg3_mdio_config_5785(tp);
  1084. }
  1085. static int tg3_mdio_init(struct tg3 *tp)
  1086. {
  1087. int i;
  1088. u32 reg;
  1089. struct phy_device *phydev;
  1090. if (tg3_flag(tp, 5717_PLUS)) {
  1091. u32 is_serdes;
  1092. tp->phy_addr = tp->pci_fn + 1;
  1093. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1094. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1095. else
  1096. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1097. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1098. if (is_serdes)
  1099. tp->phy_addr += 7;
  1100. } else
  1101. tp->phy_addr = TG3_PHY_MII_ADDR;
  1102. tg3_mdio_start(tp);
  1103. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1104. return 0;
  1105. tp->mdio_bus = mdiobus_alloc();
  1106. if (tp->mdio_bus == NULL)
  1107. return -ENOMEM;
  1108. tp->mdio_bus->name = "tg3 mdio bus";
  1109. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1110. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1111. tp->mdio_bus->priv = tp;
  1112. tp->mdio_bus->parent = &tp->pdev->dev;
  1113. tp->mdio_bus->read = &tg3_mdio_read;
  1114. tp->mdio_bus->write = &tg3_mdio_write;
  1115. tp->mdio_bus->reset = &tg3_mdio_reset;
  1116. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1117. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1118. for (i = 0; i < PHY_MAX_ADDR; i++)
  1119. tp->mdio_bus->irq[i] = PHY_POLL;
  1120. /* The bus registration will look for all the PHYs on the mdio bus.
  1121. * Unfortunately, it does not ensure the PHY is powered up before
  1122. * accessing the PHY ID registers. A chip reset is the
  1123. * quickest way to bring the device back to an operational state..
  1124. */
  1125. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1126. tg3_bmcr_reset(tp);
  1127. i = mdiobus_register(tp->mdio_bus);
  1128. if (i) {
  1129. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1130. mdiobus_free(tp->mdio_bus);
  1131. return i;
  1132. }
  1133. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1134. if (!phydev || !phydev->drv) {
  1135. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1136. mdiobus_unregister(tp->mdio_bus);
  1137. mdiobus_free(tp->mdio_bus);
  1138. return -ENODEV;
  1139. }
  1140. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1141. case PHY_ID_BCM57780:
  1142. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1143. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1144. break;
  1145. case PHY_ID_BCM50610:
  1146. case PHY_ID_BCM50610M:
  1147. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1148. PHY_BRCM_RX_REFCLK_UNUSED |
  1149. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1150. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1151. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1152. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1153. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1154. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1155. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1156. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1157. /* fallthru */
  1158. case PHY_ID_RTL8211C:
  1159. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1160. break;
  1161. case PHY_ID_RTL8201E:
  1162. case PHY_ID_BCMAC131:
  1163. phydev->interface = PHY_INTERFACE_MODE_MII;
  1164. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1165. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1166. break;
  1167. }
  1168. tg3_flag_set(tp, MDIOBUS_INITED);
  1169. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1170. tg3_mdio_config_5785(tp);
  1171. return 0;
  1172. }
  1173. static void tg3_mdio_fini(struct tg3 *tp)
  1174. {
  1175. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1176. tg3_flag_clear(tp, MDIOBUS_INITED);
  1177. mdiobus_unregister(tp->mdio_bus);
  1178. mdiobus_free(tp->mdio_bus);
  1179. }
  1180. }
  1181. /* tp->lock is held. */
  1182. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1183. {
  1184. u32 val;
  1185. val = tr32(GRC_RX_CPU_EVENT);
  1186. val |= GRC_RX_CPU_DRIVER_EVENT;
  1187. tw32_f(GRC_RX_CPU_EVENT, val);
  1188. tp->last_event_jiffies = jiffies;
  1189. }
  1190. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1191. /* tp->lock is held. */
  1192. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1193. {
  1194. int i;
  1195. unsigned int delay_cnt;
  1196. long time_remain;
  1197. /* If enough time has passed, no wait is necessary. */
  1198. time_remain = (long)(tp->last_event_jiffies + 1 +
  1199. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1200. (long)jiffies;
  1201. if (time_remain < 0)
  1202. return;
  1203. /* Check if we can shorten the wait time. */
  1204. delay_cnt = jiffies_to_usecs(time_remain);
  1205. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1206. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1207. delay_cnt = (delay_cnt >> 3) + 1;
  1208. for (i = 0; i < delay_cnt; i++) {
  1209. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1210. break;
  1211. udelay(8);
  1212. }
  1213. }
  1214. /* tp->lock is held. */
  1215. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1216. {
  1217. u32 reg, val;
  1218. val = 0;
  1219. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1220. val = reg << 16;
  1221. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1222. val |= (reg & 0xffff);
  1223. *data++ = val;
  1224. val = 0;
  1225. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1226. val = reg << 16;
  1227. if (!tg3_readphy(tp, MII_LPA, &reg))
  1228. val |= (reg & 0xffff);
  1229. *data++ = val;
  1230. val = 0;
  1231. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1232. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1233. val = reg << 16;
  1234. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1235. val |= (reg & 0xffff);
  1236. }
  1237. *data++ = val;
  1238. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1239. val = reg << 16;
  1240. else
  1241. val = 0;
  1242. *data++ = val;
  1243. }
  1244. /* tp->lock is held. */
  1245. static void tg3_ump_link_report(struct tg3 *tp)
  1246. {
  1247. u32 data[4];
  1248. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1249. return;
  1250. tg3_phy_gather_ump_data(tp, data);
  1251. tg3_wait_for_event_ack(tp);
  1252. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1253. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1254. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1255. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1256. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1257. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1258. tg3_generate_fw_event(tp);
  1259. }
  1260. /* tp->lock is held. */
  1261. static void tg3_stop_fw(struct tg3 *tp)
  1262. {
  1263. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1264. /* Wait for RX cpu to ACK the previous event. */
  1265. tg3_wait_for_event_ack(tp);
  1266. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1267. tg3_generate_fw_event(tp);
  1268. /* Wait for RX cpu to ACK this event. */
  1269. tg3_wait_for_event_ack(tp);
  1270. }
  1271. }
  1272. /* tp->lock is held. */
  1273. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1274. {
  1275. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1276. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1277. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1278. switch (kind) {
  1279. case RESET_KIND_INIT:
  1280. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1281. DRV_STATE_START);
  1282. break;
  1283. case RESET_KIND_SHUTDOWN:
  1284. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1285. DRV_STATE_UNLOAD);
  1286. break;
  1287. case RESET_KIND_SUSPEND:
  1288. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1289. DRV_STATE_SUSPEND);
  1290. break;
  1291. default:
  1292. break;
  1293. }
  1294. }
  1295. if (kind == RESET_KIND_INIT ||
  1296. kind == RESET_KIND_SUSPEND)
  1297. tg3_ape_driver_state_change(tp, kind);
  1298. }
  1299. /* tp->lock is held. */
  1300. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1301. {
  1302. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1303. switch (kind) {
  1304. case RESET_KIND_INIT:
  1305. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1306. DRV_STATE_START_DONE);
  1307. break;
  1308. case RESET_KIND_SHUTDOWN:
  1309. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1310. DRV_STATE_UNLOAD_DONE);
  1311. break;
  1312. default:
  1313. break;
  1314. }
  1315. }
  1316. if (kind == RESET_KIND_SHUTDOWN)
  1317. tg3_ape_driver_state_change(tp, kind);
  1318. }
  1319. /* tp->lock is held. */
  1320. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1321. {
  1322. if (tg3_flag(tp, ENABLE_ASF)) {
  1323. switch (kind) {
  1324. case RESET_KIND_INIT:
  1325. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1326. DRV_STATE_START);
  1327. break;
  1328. case RESET_KIND_SHUTDOWN:
  1329. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1330. DRV_STATE_UNLOAD);
  1331. break;
  1332. case RESET_KIND_SUSPEND:
  1333. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1334. DRV_STATE_SUSPEND);
  1335. break;
  1336. default:
  1337. break;
  1338. }
  1339. }
  1340. }
  1341. static int tg3_poll_fw(struct tg3 *tp)
  1342. {
  1343. int i;
  1344. u32 val;
  1345. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1346. /* Wait up to 20ms for init done. */
  1347. for (i = 0; i < 200; i++) {
  1348. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1349. return 0;
  1350. udelay(100);
  1351. }
  1352. return -ENODEV;
  1353. }
  1354. /* Wait for firmware initialization to complete. */
  1355. for (i = 0; i < 100000; i++) {
  1356. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1357. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1358. break;
  1359. udelay(10);
  1360. }
  1361. /* Chip might not be fitted with firmware. Some Sun onboard
  1362. * parts are configured like that. So don't signal the timeout
  1363. * of the above loop as an error, but do report the lack of
  1364. * running firmware once.
  1365. */
  1366. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1367. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1368. netdev_info(tp->dev, "No firmware running\n");
  1369. }
  1370. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1371. /* The 57765 A0 needs a little more
  1372. * time to do some important work.
  1373. */
  1374. mdelay(10);
  1375. }
  1376. return 0;
  1377. }
  1378. static void tg3_link_report(struct tg3 *tp)
  1379. {
  1380. if (!netif_carrier_ok(tp->dev)) {
  1381. netif_info(tp, link, tp->dev, "Link is down\n");
  1382. tg3_ump_link_report(tp);
  1383. } else if (netif_msg_link(tp)) {
  1384. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1385. (tp->link_config.active_speed == SPEED_1000 ?
  1386. 1000 :
  1387. (tp->link_config.active_speed == SPEED_100 ?
  1388. 100 : 10)),
  1389. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1390. "full" : "half"));
  1391. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1392. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1393. "on" : "off",
  1394. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1395. "on" : "off");
  1396. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1397. netdev_info(tp->dev, "EEE is %s\n",
  1398. tp->setlpicnt ? "enabled" : "disabled");
  1399. tg3_ump_link_report(tp);
  1400. }
  1401. }
  1402. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1403. {
  1404. u16 miireg;
  1405. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1406. miireg = ADVERTISE_1000XPAUSE;
  1407. else if (flow_ctrl & FLOW_CTRL_TX)
  1408. miireg = ADVERTISE_1000XPSE_ASYM;
  1409. else if (flow_ctrl & FLOW_CTRL_RX)
  1410. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1411. else
  1412. miireg = 0;
  1413. return miireg;
  1414. }
  1415. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1416. {
  1417. u8 cap = 0;
  1418. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1419. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1420. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1421. if (lcladv & ADVERTISE_1000XPAUSE)
  1422. cap = FLOW_CTRL_RX;
  1423. if (rmtadv & ADVERTISE_1000XPAUSE)
  1424. cap = FLOW_CTRL_TX;
  1425. }
  1426. return cap;
  1427. }
  1428. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1429. {
  1430. u8 autoneg;
  1431. u8 flowctrl = 0;
  1432. u32 old_rx_mode = tp->rx_mode;
  1433. u32 old_tx_mode = tp->tx_mode;
  1434. if (tg3_flag(tp, USE_PHYLIB))
  1435. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1436. else
  1437. autoneg = tp->link_config.autoneg;
  1438. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1439. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1440. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1441. else
  1442. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1443. } else
  1444. flowctrl = tp->link_config.flowctrl;
  1445. tp->link_config.active_flowctrl = flowctrl;
  1446. if (flowctrl & FLOW_CTRL_RX)
  1447. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1448. else
  1449. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1450. if (old_rx_mode != tp->rx_mode)
  1451. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1452. if (flowctrl & FLOW_CTRL_TX)
  1453. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1454. else
  1455. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1456. if (old_tx_mode != tp->tx_mode)
  1457. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1458. }
  1459. static void tg3_adjust_link(struct net_device *dev)
  1460. {
  1461. u8 oldflowctrl, linkmesg = 0;
  1462. u32 mac_mode, lcl_adv, rmt_adv;
  1463. struct tg3 *tp = netdev_priv(dev);
  1464. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1465. spin_lock_bh(&tp->lock);
  1466. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1467. MAC_MODE_HALF_DUPLEX);
  1468. oldflowctrl = tp->link_config.active_flowctrl;
  1469. if (phydev->link) {
  1470. lcl_adv = 0;
  1471. rmt_adv = 0;
  1472. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1473. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1474. else if (phydev->speed == SPEED_1000 ||
  1475. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1476. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1477. else
  1478. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1479. if (phydev->duplex == DUPLEX_HALF)
  1480. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1481. else {
  1482. lcl_adv = mii_advertise_flowctrl(
  1483. tp->link_config.flowctrl);
  1484. if (phydev->pause)
  1485. rmt_adv = LPA_PAUSE_CAP;
  1486. if (phydev->asym_pause)
  1487. rmt_adv |= LPA_PAUSE_ASYM;
  1488. }
  1489. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1490. } else
  1491. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1492. if (mac_mode != tp->mac_mode) {
  1493. tp->mac_mode = mac_mode;
  1494. tw32_f(MAC_MODE, tp->mac_mode);
  1495. udelay(40);
  1496. }
  1497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1498. if (phydev->speed == SPEED_10)
  1499. tw32(MAC_MI_STAT,
  1500. MAC_MI_STAT_10MBPS_MODE |
  1501. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1502. else
  1503. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1504. }
  1505. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1506. tw32(MAC_TX_LENGTHS,
  1507. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1508. (6 << TX_LENGTHS_IPG_SHIFT) |
  1509. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1510. else
  1511. tw32(MAC_TX_LENGTHS,
  1512. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1513. (6 << TX_LENGTHS_IPG_SHIFT) |
  1514. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1515. if (phydev->link != tp->old_link ||
  1516. phydev->speed != tp->link_config.active_speed ||
  1517. phydev->duplex != tp->link_config.active_duplex ||
  1518. oldflowctrl != tp->link_config.active_flowctrl)
  1519. linkmesg = 1;
  1520. tp->old_link = phydev->link;
  1521. tp->link_config.active_speed = phydev->speed;
  1522. tp->link_config.active_duplex = phydev->duplex;
  1523. spin_unlock_bh(&tp->lock);
  1524. if (linkmesg)
  1525. tg3_link_report(tp);
  1526. }
  1527. static int tg3_phy_init(struct tg3 *tp)
  1528. {
  1529. struct phy_device *phydev;
  1530. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1531. return 0;
  1532. /* Bring the PHY back to a known state. */
  1533. tg3_bmcr_reset(tp);
  1534. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1535. /* Attach the MAC to the PHY. */
  1536. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1537. phydev->dev_flags, phydev->interface);
  1538. if (IS_ERR(phydev)) {
  1539. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1540. return PTR_ERR(phydev);
  1541. }
  1542. /* Mask with MAC supported features. */
  1543. switch (phydev->interface) {
  1544. case PHY_INTERFACE_MODE_GMII:
  1545. case PHY_INTERFACE_MODE_RGMII:
  1546. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1547. phydev->supported &= (PHY_GBIT_FEATURES |
  1548. SUPPORTED_Pause |
  1549. SUPPORTED_Asym_Pause);
  1550. break;
  1551. }
  1552. /* fallthru */
  1553. case PHY_INTERFACE_MODE_MII:
  1554. phydev->supported &= (PHY_BASIC_FEATURES |
  1555. SUPPORTED_Pause |
  1556. SUPPORTED_Asym_Pause);
  1557. break;
  1558. default:
  1559. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1560. return -EINVAL;
  1561. }
  1562. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1563. phydev->advertising = phydev->supported;
  1564. return 0;
  1565. }
  1566. static void tg3_phy_start(struct tg3 *tp)
  1567. {
  1568. struct phy_device *phydev;
  1569. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1570. return;
  1571. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1572. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1573. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1574. phydev->speed = tp->link_config.speed;
  1575. phydev->duplex = tp->link_config.duplex;
  1576. phydev->autoneg = tp->link_config.autoneg;
  1577. phydev->advertising = tp->link_config.advertising;
  1578. }
  1579. phy_start(phydev);
  1580. phy_start_aneg(phydev);
  1581. }
  1582. static void tg3_phy_stop(struct tg3 *tp)
  1583. {
  1584. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1585. return;
  1586. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1587. }
  1588. static void tg3_phy_fini(struct tg3 *tp)
  1589. {
  1590. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1591. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1592. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1593. }
  1594. }
  1595. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1596. {
  1597. int err;
  1598. u32 val;
  1599. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1600. return 0;
  1601. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1602. /* Cannot do read-modify-write on 5401 */
  1603. err = tg3_phy_auxctl_write(tp,
  1604. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1605. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1606. 0x4c20);
  1607. goto done;
  1608. }
  1609. err = tg3_phy_auxctl_read(tp,
  1610. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1611. if (err)
  1612. return err;
  1613. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1614. err = tg3_phy_auxctl_write(tp,
  1615. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1616. done:
  1617. return err;
  1618. }
  1619. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1620. {
  1621. u32 phytest;
  1622. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1623. u32 phy;
  1624. tg3_writephy(tp, MII_TG3_FET_TEST,
  1625. phytest | MII_TG3_FET_SHADOW_EN);
  1626. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1627. if (enable)
  1628. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1629. else
  1630. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1631. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1632. }
  1633. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1634. }
  1635. }
  1636. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1637. {
  1638. u32 reg;
  1639. if (!tg3_flag(tp, 5705_PLUS) ||
  1640. (tg3_flag(tp, 5717_PLUS) &&
  1641. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1642. return;
  1643. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1644. tg3_phy_fet_toggle_apd(tp, enable);
  1645. return;
  1646. }
  1647. reg = MII_TG3_MISC_SHDW_WREN |
  1648. MII_TG3_MISC_SHDW_SCR5_SEL |
  1649. MII_TG3_MISC_SHDW_SCR5_LPED |
  1650. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1651. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1652. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1653. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1654. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1655. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1656. reg = MII_TG3_MISC_SHDW_WREN |
  1657. MII_TG3_MISC_SHDW_APD_SEL |
  1658. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1659. if (enable)
  1660. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1661. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1662. }
  1663. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1664. {
  1665. u32 phy;
  1666. if (!tg3_flag(tp, 5705_PLUS) ||
  1667. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1668. return;
  1669. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1670. u32 ephy;
  1671. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1672. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1673. tg3_writephy(tp, MII_TG3_FET_TEST,
  1674. ephy | MII_TG3_FET_SHADOW_EN);
  1675. if (!tg3_readphy(tp, reg, &phy)) {
  1676. if (enable)
  1677. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1678. else
  1679. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1680. tg3_writephy(tp, reg, phy);
  1681. }
  1682. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1683. }
  1684. } else {
  1685. int ret;
  1686. ret = tg3_phy_auxctl_read(tp,
  1687. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1688. if (!ret) {
  1689. if (enable)
  1690. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1691. else
  1692. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1693. tg3_phy_auxctl_write(tp,
  1694. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1695. }
  1696. }
  1697. }
  1698. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1699. {
  1700. int ret;
  1701. u32 val;
  1702. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1703. return;
  1704. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1705. if (!ret)
  1706. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1707. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1708. }
  1709. static void tg3_phy_apply_otp(struct tg3 *tp)
  1710. {
  1711. u32 otp, phy;
  1712. if (!tp->phy_otp)
  1713. return;
  1714. otp = tp->phy_otp;
  1715. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1716. return;
  1717. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1718. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1719. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1720. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1721. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1722. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1723. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1724. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1725. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1726. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1727. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1728. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1729. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1730. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1731. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1732. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1733. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1734. }
  1735. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1736. {
  1737. u32 val;
  1738. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1739. return;
  1740. tp->setlpicnt = 0;
  1741. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1742. current_link_up == 1 &&
  1743. tp->link_config.active_duplex == DUPLEX_FULL &&
  1744. (tp->link_config.active_speed == SPEED_100 ||
  1745. tp->link_config.active_speed == SPEED_1000)) {
  1746. u32 eeectl;
  1747. if (tp->link_config.active_speed == SPEED_1000)
  1748. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1749. else
  1750. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1751. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1752. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1753. TG3_CL45_D7_EEERES_STAT, &val);
  1754. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1755. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1756. tp->setlpicnt = 2;
  1757. }
  1758. if (!tp->setlpicnt) {
  1759. if (current_link_up == 1 &&
  1760. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1761. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1762. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1763. }
  1764. val = tr32(TG3_CPMU_EEE_MODE);
  1765. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1766. }
  1767. }
  1768. static void tg3_phy_eee_enable(struct tg3 *tp)
  1769. {
  1770. u32 val;
  1771. if (tp->link_config.active_speed == SPEED_1000 &&
  1772. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1773. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1774. tg3_flag(tp, 57765_CLASS)) &&
  1775. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1776. val = MII_TG3_DSP_TAP26_ALNOKO |
  1777. MII_TG3_DSP_TAP26_RMRXSTO;
  1778. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1779. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1780. }
  1781. val = tr32(TG3_CPMU_EEE_MODE);
  1782. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1783. }
  1784. static int tg3_wait_macro_done(struct tg3 *tp)
  1785. {
  1786. int limit = 100;
  1787. while (limit--) {
  1788. u32 tmp32;
  1789. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1790. if ((tmp32 & 0x1000) == 0)
  1791. break;
  1792. }
  1793. }
  1794. if (limit < 0)
  1795. return -EBUSY;
  1796. return 0;
  1797. }
  1798. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1799. {
  1800. static const u32 test_pat[4][6] = {
  1801. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1802. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1803. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1804. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1805. };
  1806. int chan;
  1807. for (chan = 0; chan < 4; chan++) {
  1808. int i;
  1809. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1810. (chan * 0x2000) | 0x0200);
  1811. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1812. for (i = 0; i < 6; i++)
  1813. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1814. test_pat[chan][i]);
  1815. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1816. if (tg3_wait_macro_done(tp)) {
  1817. *resetp = 1;
  1818. return -EBUSY;
  1819. }
  1820. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1821. (chan * 0x2000) | 0x0200);
  1822. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1823. if (tg3_wait_macro_done(tp)) {
  1824. *resetp = 1;
  1825. return -EBUSY;
  1826. }
  1827. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1828. if (tg3_wait_macro_done(tp)) {
  1829. *resetp = 1;
  1830. return -EBUSY;
  1831. }
  1832. for (i = 0; i < 6; i += 2) {
  1833. u32 low, high;
  1834. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1835. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1836. tg3_wait_macro_done(tp)) {
  1837. *resetp = 1;
  1838. return -EBUSY;
  1839. }
  1840. low &= 0x7fff;
  1841. high &= 0x000f;
  1842. if (low != test_pat[chan][i] ||
  1843. high != test_pat[chan][i+1]) {
  1844. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1845. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1846. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1847. return -EBUSY;
  1848. }
  1849. }
  1850. }
  1851. return 0;
  1852. }
  1853. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1854. {
  1855. int chan;
  1856. for (chan = 0; chan < 4; chan++) {
  1857. int i;
  1858. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1859. (chan * 0x2000) | 0x0200);
  1860. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1861. for (i = 0; i < 6; i++)
  1862. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1863. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1864. if (tg3_wait_macro_done(tp))
  1865. return -EBUSY;
  1866. }
  1867. return 0;
  1868. }
  1869. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1870. {
  1871. u32 reg32, phy9_orig;
  1872. int retries, do_phy_reset, err;
  1873. retries = 10;
  1874. do_phy_reset = 1;
  1875. do {
  1876. if (do_phy_reset) {
  1877. err = tg3_bmcr_reset(tp);
  1878. if (err)
  1879. return err;
  1880. do_phy_reset = 0;
  1881. }
  1882. /* Disable transmitter and interrupt. */
  1883. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1884. continue;
  1885. reg32 |= 0x3000;
  1886. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1887. /* Set full-duplex, 1000 mbps. */
  1888. tg3_writephy(tp, MII_BMCR,
  1889. BMCR_FULLDPLX | BMCR_SPEED1000);
  1890. /* Set to master mode. */
  1891. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1892. continue;
  1893. tg3_writephy(tp, MII_CTRL1000,
  1894. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1895. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1896. if (err)
  1897. return err;
  1898. /* Block the PHY control access. */
  1899. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1900. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1901. if (!err)
  1902. break;
  1903. } while (--retries);
  1904. err = tg3_phy_reset_chanpat(tp);
  1905. if (err)
  1906. return err;
  1907. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1908. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1909. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1910. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1911. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1912. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1913. reg32 &= ~0x3000;
  1914. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1915. } else if (!err)
  1916. err = -EBUSY;
  1917. return err;
  1918. }
  1919. /* This will reset the tigon3 PHY if there is no valid
  1920. * link unless the FORCE argument is non-zero.
  1921. */
  1922. static int tg3_phy_reset(struct tg3 *tp)
  1923. {
  1924. u32 val, cpmuctrl;
  1925. int err;
  1926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1927. val = tr32(GRC_MISC_CFG);
  1928. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1929. udelay(40);
  1930. }
  1931. err = tg3_readphy(tp, MII_BMSR, &val);
  1932. err |= tg3_readphy(tp, MII_BMSR, &val);
  1933. if (err != 0)
  1934. return -EBUSY;
  1935. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1936. netif_carrier_off(tp->dev);
  1937. tg3_link_report(tp);
  1938. }
  1939. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1940. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1941. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1942. err = tg3_phy_reset_5703_4_5(tp);
  1943. if (err)
  1944. return err;
  1945. goto out;
  1946. }
  1947. cpmuctrl = 0;
  1948. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1949. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1950. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1951. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1952. tw32(TG3_CPMU_CTRL,
  1953. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1954. }
  1955. err = tg3_bmcr_reset(tp);
  1956. if (err)
  1957. return err;
  1958. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1959. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1960. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1961. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1962. }
  1963. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1964. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1965. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1966. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1967. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1968. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1969. udelay(40);
  1970. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1971. }
  1972. }
  1973. if (tg3_flag(tp, 5717_PLUS) &&
  1974. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1975. return 0;
  1976. tg3_phy_apply_otp(tp);
  1977. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1978. tg3_phy_toggle_apd(tp, true);
  1979. else
  1980. tg3_phy_toggle_apd(tp, false);
  1981. out:
  1982. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1983. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1984. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1985. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1986. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1987. }
  1988. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1989. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1990. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1991. }
  1992. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1993. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1994. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1995. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1996. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1997. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1998. }
  1999. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2000. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2001. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2002. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2003. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2004. tg3_writephy(tp, MII_TG3_TEST1,
  2005. MII_TG3_TEST1_TRIM_EN | 0x4);
  2006. } else
  2007. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2008. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2009. }
  2010. }
  2011. /* Set Extended packet length bit (bit 14) on all chips that */
  2012. /* support jumbo frames */
  2013. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2014. /* Cannot do read-modify-write on 5401 */
  2015. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2016. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2017. /* Set bit 14 with read-modify-write to preserve other bits */
  2018. err = tg3_phy_auxctl_read(tp,
  2019. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2020. if (!err)
  2021. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2022. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2023. }
  2024. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2025. * jumbo frames transmission.
  2026. */
  2027. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2028. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2029. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2030. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2031. }
  2032. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2033. /* adjust output voltage */
  2034. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2035. }
  2036. tg3_phy_toggle_automdix(tp, 1);
  2037. tg3_phy_set_wirespeed(tp);
  2038. return 0;
  2039. }
  2040. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2041. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2042. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2043. TG3_GPIO_MSG_NEED_VAUX)
  2044. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2045. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2046. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2047. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2048. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2049. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2050. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2051. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2052. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2053. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2054. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2055. {
  2056. u32 status, shift;
  2057. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2058. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2059. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2060. else
  2061. status = tr32(TG3_CPMU_DRV_STATUS);
  2062. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2063. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2064. status |= (newstat << shift);
  2065. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2066. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2067. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2068. else
  2069. tw32(TG3_CPMU_DRV_STATUS, status);
  2070. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2071. }
  2072. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2073. {
  2074. if (!tg3_flag(tp, IS_NIC))
  2075. return 0;
  2076. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2077. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2078. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2079. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2080. return -EIO;
  2081. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2082. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2083. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2084. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2085. } else {
  2086. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2087. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2088. }
  2089. return 0;
  2090. }
  2091. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2092. {
  2093. u32 grc_local_ctrl;
  2094. if (!tg3_flag(tp, IS_NIC) ||
  2095. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2096. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2097. return;
  2098. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2099. tw32_wait_f(GRC_LOCAL_CTRL,
  2100. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2101. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2102. tw32_wait_f(GRC_LOCAL_CTRL,
  2103. grc_local_ctrl,
  2104. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2105. tw32_wait_f(GRC_LOCAL_CTRL,
  2106. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2107. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2108. }
  2109. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2110. {
  2111. if (!tg3_flag(tp, IS_NIC))
  2112. return;
  2113. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2114. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2115. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2116. (GRC_LCLCTRL_GPIO_OE0 |
  2117. GRC_LCLCTRL_GPIO_OE1 |
  2118. GRC_LCLCTRL_GPIO_OE2 |
  2119. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2120. GRC_LCLCTRL_GPIO_OUTPUT1),
  2121. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2122. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2123. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2124. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2125. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2126. GRC_LCLCTRL_GPIO_OE1 |
  2127. GRC_LCLCTRL_GPIO_OE2 |
  2128. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2129. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2130. tp->grc_local_ctrl;
  2131. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2132. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2133. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2134. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2135. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2136. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2137. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2138. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2139. } else {
  2140. u32 no_gpio2;
  2141. u32 grc_local_ctrl = 0;
  2142. /* Workaround to prevent overdrawing Amps. */
  2143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2144. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2145. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2146. grc_local_ctrl,
  2147. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2148. }
  2149. /* On 5753 and variants, GPIO2 cannot be used. */
  2150. no_gpio2 = tp->nic_sram_data_cfg &
  2151. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2152. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2153. GRC_LCLCTRL_GPIO_OE1 |
  2154. GRC_LCLCTRL_GPIO_OE2 |
  2155. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2156. GRC_LCLCTRL_GPIO_OUTPUT2;
  2157. if (no_gpio2) {
  2158. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2159. GRC_LCLCTRL_GPIO_OUTPUT2);
  2160. }
  2161. tw32_wait_f(GRC_LOCAL_CTRL,
  2162. tp->grc_local_ctrl | grc_local_ctrl,
  2163. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2164. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2165. tw32_wait_f(GRC_LOCAL_CTRL,
  2166. tp->grc_local_ctrl | grc_local_ctrl,
  2167. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2168. if (!no_gpio2) {
  2169. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2170. tw32_wait_f(GRC_LOCAL_CTRL,
  2171. tp->grc_local_ctrl | grc_local_ctrl,
  2172. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2173. }
  2174. }
  2175. }
  2176. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2177. {
  2178. u32 msg = 0;
  2179. /* Serialize power state transitions */
  2180. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2181. return;
  2182. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2183. msg = TG3_GPIO_MSG_NEED_VAUX;
  2184. msg = tg3_set_function_status(tp, msg);
  2185. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2186. goto done;
  2187. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2188. tg3_pwrsrc_switch_to_vaux(tp);
  2189. else
  2190. tg3_pwrsrc_die_with_vmain(tp);
  2191. done:
  2192. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2193. }
  2194. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2195. {
  2196. bool need_vaux = false;
  2197. /* The GPIOs do something completely different on 57765. */
  2198. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2199. return;
  2200. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2201. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2202. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2203. tg3_frob_aux_power_5717(tp, include_wol ?
  2204. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2205. return;
  2206. }
  2207. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2208. struct net_device *dev_peer;
  2209. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2210. /* remove_one() may have been run on the peer. */
  2211. if (dev_peer) {
  2212. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2213. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2214. return;
  2215. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2216. tg3_flag(tp_peer, ENABLE_ASF))
  2217. need_vaux = true;
  2218. }
  2219. }
  2220. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2221. tg3_flag(tp, ENABLE_ASF))
  2222. need_vaux = true;
  2223. if (need_vaux)
  2224. tg3_pwrsrc_switch_to_vaux(tp);
  2225. else
  2226. tg3_pwrsrc_die_with_vmain(tp);
  2227. }
  2228. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2229. {
  2230. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2231. return 1;
  2232. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2233. if (speed != SPEED_10)
  2234. return 1;
  2235. } else if (speed == SPEED_10)
  2236. return 1;
  2237. return 0;
  2238. }
  2239. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2240. {
  2241. u32 val;
  2242. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2243. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2244. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2245. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2246. sg_dig_ctrl |=
  2247. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2248. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2249. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2250. }
  2251. return;
  2252. }
  2253. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2254. tg3_bmcr_reset(tp);
  2255. val = tr32(GRC_MISC_CFG);
  2256. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2257. udelay(40);
  2258. return;
  2259. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2260. u32 phytest;
  2261. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2262. u32 phy;
  2263. tg3_writephy(tp, MII_ADVERTISE, 0);
  2264. tg3_writephy(tp, MII_BMCR,
  2265. BMCR_ANENABLE | BMCR_ANRESTART);
  2266. tg3_writephy(tp, MII_TG3_FET_TEST,
  2267. phytest | MII_TG3_FET_SHADOW_EN);
  2268. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2269. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2270. tg3_writephy(tp,
  2271. MII_TG3_FET_SHDW_AUXMODE4,
  2272. phy);
  2273. }
  2274. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2275. }
  2276. return;
  2277. } else if (do_low_power) {
  2278. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2279. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2280. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2281. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2282. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2283. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2284. }
  2285. /* The PHY should not be powered down on some chips because
  2286. * of bugs.
  2287. */
  2288. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2290. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2291. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  2292. return;
  2293. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2294. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2295. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2296. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2297. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2298. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2299. }
  2300. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2301. }
  2302. /* tp->lock is held. */
  2303. static int tg3_nvram_lock(struct tg3 *tp)
  2304. {
  2305. if (tg3_flag(tp, NVRAM)) {
  2306. int i;
  2307. if (tp->nvram_lock_cnt == 0) {
  2308. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2309. for (i = 0; i < 8000; i++) {
  2310. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2311. break;
  2312. udelay(20);
  2313. }
  2314. if (i == 8000) {
  2315. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2316. return -ENODEV;
  2317. }
  2318. }
  2319. tp->nvram_lock_cnt++;
  2320. }
  2321. return 0;
  2322. }
  2323. /* tp->lock is held. */
  2324. static void tg3_nvram_unlock(struct tg3 *tp)
  2325. {
  2326. if (tg3_flag(tp, NVRAM)) {
  2327. if (tp->nvram_lock_cnt > 0)
  2328. tp->nvram_lock_cnt--;
  2329. if (tp->nvram_lock_cnt == 0)
  2330. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2331. }
  2332. }
  2333. /* tp->lock is held. */
  2334. static void tg3_enable_nvram_access(struct tg3 *tp)
  2335. {
  2336. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2337. u32 nvaccess = tr32(NVRAM_ACCESS);
  2338. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2339. }
  2340. }
  2341. /* tp->lock is held. */
  2342. static void tg3_disable_nvram_access(struct tg3 *tp)
  2343. {
  2344. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2345. u32 nvaccess = tr32(NVRAM_ACCESS);
  2346. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2347. }
  2348. }
  2349. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2350. u32 offset, u32 *val)
  2351. {
  2352. u32 tmp;
  2353. int i;
  2354. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2355. return -EINVAL;
  2356. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2357. EEPROM_ADDR_DEVID_MASK |
  2358. EEPROM_ADDR_READ);
  2359. tw32(GRC_EEPROM_ADDR,
  2360. tmp |
  2361. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2362. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2363. EEPROM_ADDR_ADDR_MASK) |
  2364. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2365. for (i = 0; i < 1000; i++) {
  2366. tmp = tr32(GRC_EEPROM_ADDR);
  2367. if (tmp & EEPROM_ADDR_COMPLETE)
  2368. break;
  2369. msleep(1);
  2370. }
  2371. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2372. return -EBUSY;
  2373. tmp = tr32(GRC_EEPROM_DATA);
  2374. /*
  2375. * The data will always be opposite the native endian
  2376. * format. Perform a blind byteswap to compensate.
  2377. */
  2378. *val = swab32(tmp);
  2379. return 0;
  2380. }
  2381. #define NVRAM_CMD_TIMEOUT 10000
  2382. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2383. {
  2384. int i;
  2385. tw32(NVRAM_CMD, nvram_cmd);
  2386. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2387. udelay(10);
  2388. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2389. udelay(10);
  2390. break;
  2391. }
  2392. }
  2393. if (i == NVRAM_CMD_TIMEOUT)
  2394. return -EBUSY;
  2395. return 0;
  2396. }
  2397. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2398. {
  2399. if (tg3_flag(tp, NVRAM) &&
  2400. tg3_flag(tp, NVRAM_BUFFERED) &&
  2401. tg3_flag(tp, FLASH) &&
  2402. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2403. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2404. addr = ((addr / tp->nvram_pagesize) <<
  2405. ATMEL_AT45DB0X1B_PAGE_POS) +
  2406. (addr % tp->nvram_pagesize);
  2407. return addr;
  2408. }
  2409. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2410. {
  2411. if (tg3_flag(tp, NVRAM) &&
  2412. tg3_flag(tp, NVRAM_BUFFERED) &&
  2413. tg3_flag(tp, FLASH) &&
  2414. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2415. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2416. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2417. tp->nvram_pagesize) +
  2418. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2419. return addr;
  2420. }
  2421. /* NOTE: Data read in from NVRAM is byteswapped according to
  2422. * the byteswapping settings for all other register accesses.
  2423. * tg3 devices are BE devices, so on a BE machine, the data
  2424. * returned will be exactly as it is seen in NVRAM. On a LE
  2425. * machine, the 32-bit value will be byteswapped.
  2426. */
  2427. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2428. {
  2429. int ret;
  2430. if (!tg3_flag(tp, NVRAM))
  2431. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2432. offset = tg3_nvram_phys_addr(tp, offset);
  2433. if (offset > NVRAM_ADDR_MSK)
  2434. return -EINVAL;
  2435. ret = tg3_nvram_lock(tp);
  2436. if (ret)
  2437. return ret;
  2438. tg3_enable_nvram_access(tp);
  2439. tw32(NVRAM_ADDR, offset);
  2440. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2441. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2442. if (ret == 0)
  2443. *val = tr32(NVRAM_RDDATA);
  2444. tg3_disable_nvram_access(tp);
  2445. tg3_nvram_unlock(tp);
  2446. return ret;
  2447. }
  2448. /* Ensures NVRAM data is in bytestream format. */
  2449. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2450. {
  2451. u32 v;
  2452. int res = tg3_nvram_read(tp, offset, &v);
  2453. if (!res)
  2454. *val = cpu_to_be32(v);
  2455. return res;
  2456. }
  2457. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2458. u32 offset, u32 len, u8 *buf)
  2459. {
  2460. int i, j, rc = 0;
  2461. u32 val;
  2462. for (i = 0; i < len; i += 4) {
  2463. u32 addr;
  2464. __be32 data;
  2465. addr = offset + i;
  2466. memcpy(&data, buf + i, 4);
  2467. /*
  2468. * The SEEPROM interface expects the data to always be opposite
  2469. * the native endian format. We accomplish this by reversing
  2470. * all the operations that would have been performed on the
  2471. * data from a call to tg3_nvram_read_be32().
  2472. */
  2473. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2474. val = tr32(GRC_EEPROM_ADDR);
  2475. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2476. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2477. EEPROM_ADDR_READ);
  2478. tw32(GRC_EEPROM_ADDR, val |
  2479. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2480. (addr & EEPROM_ADDR_ADDR_MASK) |
  2481. EEPROM_ADDR_START |
  2482. EEPROM_ADDR_WRITE);
  2483. for (j = 0; j < 1000; j++) {
  2484. val = tr32(GRC_EEPROM_ADDR);
  2485. if (val & EEPROM_ADDR_COMPLETE)
  2486. break;
  2487. msleep(1);
  2488. }
  2489. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2490. rc = -EBUSY;
  2491. break;
  2492. }
  2493. }
  2494. return rc;
  2495. }
  2496. /* offset and length are dword aligned */
  2497. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2498. u8 *buf)
  2499. {
  2500. int ret = 0;
  2501. u32 pagesize = tp->nvram_pagesize;
  2502. u32 pagemask = pagesize - 1;
  2503. u32 nvram_cmd;
  2504. u8 *tmp;
  2505. tmp = kmalloc(pagesize, GFP_KERNEL);
  2506. if (tmp == NULL)
  2507. return -ENOMEM;
  2508. while (len) {
  2509. int j;
  2510. u32 phy_addr, page_off, size;
  2511. phy_addr = offset & ~pagemask;
  2512. for (j = 0; j < pagesize; j += 4) {
  2513. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2514. (__be32 *) (tmp + j));
  2515. if (ret)
  2516. break;
  2517. }
  2518. if (ret)
  2519. break;
  2520. page_off = offset & pagemask;
  2521. size = pagesize;
  2522. if (len < size)
  2523. size = len;
  2524. len -= size;
  2525. memcpy(tmp + page_off, buf, size);
  2526. offset = offset + (pagesize - page_off);
  2527. tg3_enable_nvram_access(tp);
  2528. /*
  2529. * Before we can erase the flash page, we need
  2530. * to issue a special "write enable" command.
  2531. */
  2532. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2533. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2534. break;
  2535. /* Erase the target page */
  2536. tw32(NVRAM_ADDR, phy_addr);
  2537. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2538. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2539. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2540. break;
  2541. /* Issue another write enable to start the write. */
  2542. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2543. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2544. break;
  2545. for (j = 0; j < pagesize; j += 4) {
  2546. __be32 data;
  2547. data = *((__be32 *) (tmp + j));
  2548. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2549. tw32(NVRAM_ADDR, phy_addr + j);
  2550. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2551. NVRAM_CMD_WR;
  2552. if (j == 0)
  2553. nvram_cmd |= NVRAM_CMD_FIRST;
  2554. else if (j == (pagesize - 4))
  2555. nvram_cmd |= NVRAM_CMD_LAST;
  2556. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2557. if (ret)
  2558. break;
  2559. }
  2560. if (ret)
  2561. break;
  2562. }
  2563. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2564. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2565. kfree(tmp);
  2566. return ret;
  2567. }
  2568. /* offset and length are dword aligned */
  2569. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2570. u8 *buf)
  2571. {
  2572. int i, ret = 0;
  2573. for (i = 0; i < len; i += 4, offset += 4) {
  2574. u32 page_off, phy_addr, nvram_cmd;
  2575. __be32 data;
  2576. memcpy(&data, buf + i, 4);
  2577. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2578. page_off = offset % tp->nvram_pagesize;
  2579. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2580. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2581. if (page_off == 0 || i == 0)
  2582. nvram_cmd |= NVRAM_CMD_FIRST;
  2583. if (page_off == (tp->nvram_pagesize - 4))
  2584. nvram_cmd |= NVRAM_CMD_LAST;
  2585. if (i == (len - 4))
  2586. nvram_cmd |= NVRAM_CMD_LAST;
  2587. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2588. !tg3_flag(tp, FLASH) ||
  2589. !tg3_flag(tp, 57765_PLUS))
  2590. tw32(NVRAM_ADDR, phy_addr);
  2591. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2592. !tg3_flag(tp, 5755_PLUS) &&
  2593. (tp->nvram_jedecnum == JEDEC_ST) &&
  2594. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2595. u32 cmd;
  2596. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2597. ret = tg3_nvram_exec_cmd(tp, cmd);
  2598. if (ret)
  2599. break;
  2600. }
  2601. if (!tg3_flag(tp, FLASH)) {
  2602. /* We always do complete word writes to eeprom. */
  2603. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2604. }
  2605. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2606. if (ret)
  2607. break;
  2608. }
  2609. return ret;
  2610. }
  2611. /* offset and length are dword aligned */
  2612. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2613. {
  2614. int ret;
  2615. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2616. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2617. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2618. udelay(40);
  2619. }
  2620. if (!tg3_flag(tp, NVRAM)) {
  2621. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2622. } else {
  2623. u32 grc_mode;
  2624. ret = tg3_nvram_lock(tp);
  2625. if (ret)
  2626. return ret;
  2627. tg3_enable_nvram_access(tp);
  2628. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2629. tw32(NVRAM_WRITE1, 0x406);
  2630. grc_mode = tr32(GRC_MODE);
  2631. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2632. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2633. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2634. buf);
  2635. } else {
  2636. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2637. buf);
  2638. }
  2639. grc_mode = tr32(GRC_MODE);
  2640. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2641. tg3_disable_nvram_access(tp);
  2642. tg3_nvram_unlock(tp);
  2643. }
  2644. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2645. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2646. udelay(40);
  2647. }
  2648. return ret;
  2649. }
  2650. #define RX_CPU_SCRATCH_BASE 0x30000
  2651. #define RX_CPU_SCRATCH_SIZE 0x04000
  2652. #define TX_CPU_SCRATCH_BASE 0x34000
  2653. #define TX_CPU_SCRATCH_SIZE 0x04000
  2654. /* tp->lock is held. */
  2655. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2656. {
  2657. int i;
  2658. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2660. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2661. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2662. return 0;
  2663. }
  2664. if (offset == RX_CPU_BASE) {
  2665. for (i = 0; i < 10000; i++) {
  2666. tw32(offset + CPU_STATE, 0xffffffff);
  2667. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2668. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2669. break;
  2670. }
  2671. tw32(offset + CPU_STATE, 0xffffffff);
  2672. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2673. udelay(10);
  2674. } else {
  2675. for (i = 0; i < 10000; i++) {
  2676. tw32(offset + CPU_STATE, 0xffffffff);
  2677. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2678. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2679. break;
  2680. }
  2681. }
  2682. if (i >= 10000) {
  2683. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2684. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2685. return -ENODEV;
  2686. }
  2687. /* Clear firmware's nvram arbitration. */
  2688. if (tg3_flag(tp, NVRAM))
  2689. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2690. return 0;
  2691. }
  2692. struct fw_info {
  2693. unsigned int fw_base;
  2694. unsigned int fw_len;
  2695. const __be32 *fw_data;
  2696. };
  2697. /* tp->lock is held. */
  2698. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2699. u32 cpu_scratch_base, int cpu_scratch_size,
  2700. struct fw_info *info)
  2701. {
  2702. int err, lock_err, i;
  2703. void (*write_op)(struct tg3 *, u32, u32);
  2704. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2705. netdev_err(tp->dev,
  2706. "%s: Trying to load TX cpu firmware which is 5705\n",
  2707. __func__);
  2708. return -EINVAL;
  2709. }
  2710. if (tg3_flag(tp, 5705_PLUS))
  2711. write_op = tg3_write_mem;
  2712. else
  2713. write_op = tg3_write_indirect_reg32;
  2714. /* It is possible that bootcode is still loading at this point.
  2715. * Get the nvram lock first before halting the cpu.
  2716. */
  2717. lock_err = tg3_nvram_lock(tp);
  2718. err = tg3_halt_cpu(tp, cpu_base);
  2719. if (!lock_err)
  2720. tg3_nvram_unlock(tp);
  2721. if (err)
  2722. goto out;
  2723. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2724. write_op(tp, cpu_scratch_base + i, 0);
  2725. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2726. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2727. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2728. write_op(tp, (cpu_scratch_base +
  2729. (info->fw_base & 0xffff) +
  2730. (i * sizeof(u32))),
  2731. be32_to_cpu(info->fw_data[i]));
  2732. err = 0;
  2733. out:
  2734. return err;
  2735. }
  2736. /* tp->lock is held. */
  2737. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2738. {
  2739. struct fw_info info;
  2740. const __be32 *fw_data;
  2741. int err, i;
  2742. fw_data = (void *)tp->fw->data;
  2743. /* Firmware blob starts with version numbers, followed by
  2744. start address and length. We are setting complete length.
  2745. length = end_address_of_bss - start_address_of_text.
  2746. Remainder is the blob to be loaded contiguously
  2747. from start address. */
  2748. info.fw_base = be32_to_cpu(fw_data[1]);
  2749. info.fw_len = tp->fw->size - 12;
  2750. info.fw_data = &fw_data[3];
  2751. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2752. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2753. &info);
  2754. if (err)
  2755. return err;
  2756. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2757. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2758. &info);
  2759. if (err)
  2760. return err;
  2761. /* Now startup only the RX cpu. */
  2762. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2763. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2764. for (i = 0; i < 5; i++) {
  2765. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2766. break;
  2767. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2768. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2769. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2770. udelay(1000);
  2771. }
  2772. if (i >= 5) {
  2773. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2774. "should be %08x\n", __func__,
  2775. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2776. return -ENODEV;
  2777. }
  2778. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2779. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2780. return 0;
  2781. }
  2782. /* tp->lock is held. */
  2783. static int tg3_load_tso_firmware(struct tg3 *tp)
  2784. {
  2785. struct fw_info info;
  2786. const __be32 *fw_data;
  2787. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2788. int err, i;
  2789. if (tg3_flag(tp, HW_TSO_1) ||
  2790. tg3_flag(tp, HW_TSO_2) ||
  2791. tg3_flag(tp, HW_TSO_3))
  2792. return 0;
  2793. fw_data = (void *)tp->fw->data;
  2794. /* Firmware blob starts with version numbers, followed by
  2795. start address and length. We are setting complete length.
  2796. length = end_address_of_bss - start_address_of_text.
  2797. Remainder is the blob to be loaded contiguously
  2798. from start address. */
  2799. info.fw_base = be32_to_cpu(fw_data[1]);
  2800. cpu_scratch_size = tp->fw_len;
  2801. info.fw_len = tp->fw->size - 12;
  2802. info.fw_data = &fw_data[3];
  2803. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2804. cpu_base = RX_CPU_BASE;
  2805. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2806. } else {
  2807. cpu_base = TX_CPU_BASE;
  2808. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2809. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2810. }
  2811. err = tg3_load_firmware_cpu(tp, cpu_base,
  2812. cpu_scratch_base, cpu_scratch_size,
  2813. &info);
  2814. if (err)
  2815. return err;
  2816. /* Now startup the cpu. */
  2817. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2818. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2819. for (i = 0; i < 5; i++) {
  2820. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2821. break;
  2822. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2823. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2824. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2825. udelay(1000);
  2826. }
  2827. if (i >= 5) {
  2828. netdev_err(tp->dev,
  2829. "%s fails to set CPU PC, is %08x should be %08x\n",
  2830. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2831. return -ENODEV;
  2832. }
  2833. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2834. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2835. return 0;
  2836. }
  2837. /* tp->lock is held. */
  2838. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2839. {
  2840. u32 addr_high, addr_low;
  2841. int i;
  2842. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2843. tp->dev->dev_addr[1]);
  2844. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2845. (tp->dev->dev_addr[3] << 16) |
  2846. (tp->dev->dev_addr[4] << 8) |
  2847. (tp->dev->dev_addr[5] << 0));
  2848. for (i = 0; i < 4; i++) {
  2849. if (i == 1 && skip_mac_1)
  2850. continue;
  2851. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2852. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2853. }
  2854. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2855. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2856. for (i = 0; i < 12; i++) {
  2857. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2858. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2859. }
  2860. }
  2861. addr_high = (tp->dev->dev_addr[0] +
  2862. tp->dev->dev_addr[1] +
  2863. tp->dev->dev_addr[2] +
  2864. tp->dev->dev_addr[3] +
  2865. tp->dev->dev_addr[4] +
  2866. tp->dev->dev_addr[5]) &
  2867. TX_BACKOFF_SEED_MASK;
  2868. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2869. }
  2870. static void tg3_enable_register_access(struct tg3 *tp)
  2871. {
  2872. /*
  2873. * Make sure register accesses (indirect or otherwise) will function
  2874. * correctly.
  2875. */
  2876. pci_write_config_dword(tp->pdev,
  2877. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2878. }
  2879. static int tg3_power_up(struct tg3 *tp)
  2880. {
  2881. int err;
  2882. tg3_enable_register_access(tp);
  2883. err = pci_set_power_state(tp->pdev, PCI_D0);
  2884. if (!err) {
  2885. /* Switch out of Vaux if it is a NIC */
  2886. tg3_pwrsrc_switch_to_vmain(tp);
  2887. } else {
  2888. netdev_err(tp->dev, "Transition to D0 failed\n");
  2889. }
  2890. return err;
  2891. }
  2892. static int tg3_setup_phy(struct tg3 *, int);
  2893. static int tg3_power_down_prepare(struct tg3 *tp)
  2894. {
  2895. u32 misc_host_ctrl;
  2896. bool device_should_wake, do_low_power;
  2897. tg3_enable_register_access(tp);
  2898. /* Restore the CLKREQ setting. */
  2899. if (tg3_flag(tp, CLKREQ_BUG)) {
  2900. u16 lnkctl;
  2901. pci_read_config_word(tp->pdev,
  2902. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2903. &lnkctl);
  2904. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2905. pci_write_config_word(tp->pdev,
  2906. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2907. lnkctl);
  2908. }
  2909. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2910. tw32(TG3PCI_MISC_HOST_CTRL,
  2911. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2912. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2913. tg3_flag(tp, WOL_ENABLE);
  2914. if (tg3_flag(tp, USE_PHYLIB)) {
  2915. do_low_power = false;
  2916. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2917. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2918. struct phy_device *phydev;
  2919. u32 phyid, advertising;
  2920. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2921. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2922. tp->link_config.speed = phydev->speed;
  2923. tp->link_config.duplex = phydev->duplex;
  2924. tp->link_config.autoneg = phydev->autoneg;
  2925. tp->link_config.advertising = phydev->advertising;
  2926. advertising = ADVERTISED_TP |
  2927. ADVERTISED_Pause |
  2928. ADVERTISED_Autoneg |
  2929. ADVERTISED_10baseT_Half;
  2930. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2931. if (tg3_flag(tp, WOL_SPEED_100MB))
  2932. advertising |=
  2933. ADVERTISED_100baseT_Half |
  2934. ADVERTISED_100baseT_Full |
  2935. ADVERTISED_10baseT_Full;
  2936. else
  2937. advertising |= ADVERTISED_10baseT_Full;
  2938. }
  2939. phydev->advertising = advertising;
  2940. phy_start_aneg(phydev);
  2941. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2942. if (phyid != PHY_ID_BCMAC131) {
  2943. phyid &= PHY_BCM_OUI_MASK;
  2944. if (phyid == PHY_BCM_OUI_1 ||
  2945. phyid == PHY_BCM_OUI_2 ||
  2946. phyid == PHY_BCM_OUI_3)
  2947. do_low_power = true;
  2948. }
  2949. }
  2950. } else {
  2951. do_low_power = true;
  2952. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  2953. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2954. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  2955. tg3_setup_phy(tp, 0);
  2956. }
  2957. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2958. u32 val;
  2959. val = tr32(GRC_VCPU_EXT_CTRL);
  2960. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2961. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2962. int i;
  2963. u32 val;
  2964. for (i = 0; i < 200; i++) {
  2965. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2966. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2967. break;
  2968. msleep(1);
  2969. }
  2970. }
  2971. if (tg3_flag(tp, WOL_CAP))
  2972. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2973. WOL_DRV_STATE_SHUTDOWN |
  2974. WOL_DRV_WOL |
  2975. WOL_SET_MAGIC_PKT);
  2976. if (device_should_wake) {
  2977. u32 mac_mode;
  2978. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2979. if (do_low_power &&
  2980. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2981. tg3_phy_auxctl_write(tp,
  2982. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2983. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2984. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2985. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2986. udelay(40);
  2987. }
  2988. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2989. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2990. else
  2991. mac_mode = MAC_MODE_PORT_MODE_MII;
  2992. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2993. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2994. ASIC_REV_5700) {
  2995. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2996. SPEED_100 : SPEED_10;
  2997. if (tg3_5700_link_polarity(tp, speed))
  2998. mac_mode |= MAC_MODE_LINK_POLARITY;
  2999. else
  3000. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3001. }
  3002. } else {
  3003. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3004. }
  3005. if (!tg3_flag(tp, 5750_PLUS))
  3006. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3007. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3008. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3009. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3010. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3011. if (tg3_flag(tp, ENABLE_APE))
  3012. mac_mode |= MAC_MODE_APE_TX_EN |
  3013. MAC_MODE_APE_RX_EN |
  3014. MAC_MODE_TDE_ENABLE;
  3015. tw32_f(MAC_MODE, mac_mode);
  3016. udelay(100);
  3017. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3018. udelay(10);
  3019. }
  3020. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3021. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3022. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3023. u32 base_val;
  3024. base_val = tp->pci_clock_ctrl;
  3025. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3026. CLOCK_CTRL_TXCLK_DISABLE);
  3027. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3028. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3029. } else if (tg3_flag(tp, 5780_CLASS) ||
  3030. tg3_flag(tp, CPMU_PRESENT) ||
  3031. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3032. /* do nothing */
  3033. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3034. u32 newbits1, newbits2;
  3035. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3036. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3037. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3038. CLOCK_CTRL_TXCLK_DISABLE |
  3039. CLOCK_CTRL_ALTCLK);
  3040. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3041. } else if (tg3_flag(tp, 5705_PLUS)) {
  3042. newbits1 = CLOCK_CTRL_625_CORE;
  3043. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3044. } else {
  3045. newbits1 = CLOCK_CTRL_ALTCLK;
  3046. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3047. }
  3048. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3049. 40);
  3050. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3051. 40);
  3052. if (!tg3_flag(tp, 5705_PLUS)) {
  3053. u32 newbits3;
  3054. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3055. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3056. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3057. CLOCK_CTRL_TXCLK_DISABLE |
  3058. CLOCK_CTRL_44MHZ_CORE);
  3059. } else {
  3060. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3061. }
  3062. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3063. tp->pci_clock_ctrl | newbits3, 40);
  3064. }
  3065. }
  3066. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3067. tg3_power_down_phy(tp, do_low_power);
  3068. tg3_frob_aux_power(tp, true);
  3069. /* Workaround for unstable PLL clock */
  3070. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3071. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3072. u32 val = tr32(0x7d00);
  3073. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3074. tw32(0x7d00, val);
  3075. if (!tg3_flag(tp, ENABLE_ASF)) {
  3076. int err;
  3077. err = tg3_nvram_lock(tp);
  3078. tg3_halt_cpu(tp, RX_CPU_BASE);
  3079. if (!err)
  3080. tg3_nvram_unlock(tp);
  3081. }
  3082. }
  3083. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3084. return 0;
  3085. }
  3086. static void tg3_power_down(struct tg3 *tp)
  3087. {
  3088. tg3_power_down_prepare(tp);
  3089. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3090. pci_set_power_state(tp->pdev, PCI_D3hot);
  3091. }
  3092. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3093. {
  3094. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3095. case MII_TG3_AUX_STAT_10HALF:
  3096. *speed = SPEED_10;
  3097. *duplex = DUPLEX_HALF;
  3098. break;
  3099. case MII_TG3_AUX_STAT_10FULL:
  3100. *speed = SPEED_10;
  3101. *duplex = DUPLEX_FULL;
  3102. break;
  3103. case MII_TG3_AUX_STAT_100HALF:
  3104. *speed = SPEED_100;
  3105. *duplex = DUPLEX_HALF;
  3106. break;
  3107. case MII_TG3_AUX_STAT_100FULL:
  3108. *speed = SPEED_100;
  3109. *duplex = DUPLEX_FULL;
  3110. break;
  3111. case MII_TG3_AUX_STAT_1000HALF:
  3112. *speed = SPEED_1000;
  3113. *duplex = DUPLEX_HALF;
  3114. break;
  3115. case MII_TG3_AUX_STAT_1000FULL:
  3116. *speed = SPEED_1000;
  3117. *duplex = DUPLEX_FULL;
  3118. break;
  3119. default:
  3120. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3121. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3122. SPEED_10;
  3123. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3124. DUPLEX_HALF;
  3125. break;
  3126. }
  3127. *speed = SPEED_UNKNOWN;
  3128. *duplex = DUPLEX_UNKNOWN;
  3129. break;
  3130. }
  3131. }
  3132. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3133. {
  3134. int err = 0;
  3135. u32 val, new_adv;
  3136. new_adv = ADVERTISE_CSMA;
  3137. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3138. new_adv |= mii_advertise_flowctrl(flowctrl);
  3139. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3140. if (err)
  3141. goto done;
  3142. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3143. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3144. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3145. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3146. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3147. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3148. if (err)
  3149. goto done;
  3150. }
  3151. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3152. goto done;
  3153. tw32(TG3_CPMU_EEE_MODE,
  3154. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3155. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3156. if (!err) {
  3157. u32 err2;
  3158. val = 0;
  3159. /* Advertise 100-BaseTX EEE ability */
  3160. if (advertise & ADVERTISED_100baseT_Full)
  3161. val |= MDIO_AN_EEE_ADV_100TX;
  3162. /* Advertise 1000-BaseT EEE ability */
  3163. if (advertise & ADVERTISED_1000baseT_Full)
  3164. val |= MDIO_AN_EEE_ADV_1000T;
  3165. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3166. if (err)
  3167. val = 0;
  3168. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3169. case ASIC_REV_5717:
  3170. case ASIC_REV_57765:
  3171. case ASIC_REV_57766:
  3172. case ASIC_REV_5719:
  3173. /* If we advertised any eee advertisements above... */
  3174. if (val)
  3175. val = MII_TG3_DSP_TAP26_ALNOKO |
  3176. MII_TG3_DSP_TAP26_RMRXSTO |
  3177. MII_TG3_DSP_TAP26_OPCSINPT;
  3178. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3179. /* Fall through */
  3180. case ASIC_REV_5720:
  3181. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3182. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3183. MII_TG3_DSP_CH34TP2_HIBW01);
  3184. }
  3185. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3186. if (!err)
  3187. err = err2;
  3188. }
  3189. done:
  3190. return err;
  3191. }
  3192. static void tg3_phy_copper_begin(struct tg3 *tp)
  3193. {
  3194. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3195. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3196. u32 adv, fc;
  3197. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3198. adv = ADVERTISED_10baseT_Half |
  3199. ADVERTISED_10baseT_Full;
  3200. if (tg3_flag(tp, WOL_SPEED_100MB))
  3201. adv |= ADVERTISED_100baseT_Half |
  3202. ADVERTISED_100baseT_Full;
  3203. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3204. } else {
  3205. adv = tp->link_config.advertising;
  3206. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3207. adv &= ~(ADVERTISED_1000baseT_Half |
  3208. ADVERTISED_1000baseT_Full);
  3209. fc = tp->link_config.flowctrl;
  3210. }
  3211. tg3_phy_autoneg_cfg(tp, adv, fc);
  3212. tg3_writephy(tp, MII_BMCR,
  3213. BMCR_ANENABLE | BMCR_ANRESTART);
  3214. } else {
  3215. int i;
  3216. u32 bmcr, orig_bmcr;
  3217. tp->link_config.active_speed = tp->link_config.speed;
  3218. tp->link_config.active_duplex = tp->link_config.duplex;
  3219. bmcr = 0;
  3220. switch (tp->link_config.speed) {
  3221. default:
  3222. case SPEED_10:
  3223. break;
  3224. case SPEED_100:
  3225. bmcr |= BMCR_SPEED100;
  3226. break;
  3227. case SPEED_1000:
  3228. bmcr |= BMCR_SPEED1000;
  3229. break;
  3230. }
  3231. if (tp->link_config.duplex == DUPLEX_FULL)
  3232. bmcr |= BMCR_FULLDPLX;
  3233. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3234. (bmcr != orig_bmcr)) {
  3235. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3236. for (i = 0; i < 1500; i++) {
  3237. u32 tmp;
  3238. udelay(10);
  3239. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3240. tg3_readphy(tp, MII_BMSR, &tmp))
  3241. continue;
  3242. if (!(tmp & BMSR_LSTATUS)) {
  3243. udelay(40);
  3244. break;
  3245. }
  3246. }
  3247. tg3_writephy(tp, MII_BMCR, bmcr);
  3248. udelay(40);
  3249. }
  3250. }
  3251. }
  3252. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3253. {
  3254. int err;
  3255. /* Turn off tap power management. */
  3256. /* Set Extended packet length bit */
  3257. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3258. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3259. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3260. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3261. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3262. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3263. udelay(40);
  3264. return err;
  3265. }
  3266. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3267. {
  3268. u32 advmsk, tgtadv, advertising;
  3269. advertising = tp->link_config.advertising;
  3270. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3271. advmsk = ADVERTISE_ALL;
  3272. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3273. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3274. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3275. }
  3276. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3277. return false;
  3278. if ((*lcladv & advmsk) != tgtadv)
  3279. return false;
  3280. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3281. u32 tg3_ctrl;
  3282. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3283. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3284. return false;
  3285. if (tgtadv &&
  3286. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3287. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3288. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3289. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3290. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3291. } else {
  3292. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3293. }
  3294. if (tg3_ctrl != tgtadv)
  3295. return false;
  3296. }
  3297. return true;
  3298. }
  3299. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3300. {
  3301. u32 lpeth = 0;
  3302. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3303. u32 val;
  3304. if (tg3_readphy(tp, MII_STAT1000, &val))
  3305. return false;
  3306. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3307. }
  3308. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3309. return false;
  3310. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3311. tp->link_config.rmt_adv = lpeth;
  3312. return true;
  3313. }
  3314. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3315. {
  3316. int current_link_up;
  3317. u32 bmsr, val;
  3318. u32 lcl_adv, rmt_adv;
  3319. u16 current_speed;
  3320. u8 current_duplex;
  3321. int i, err;
  3322. tw32(MAC_EVENT, 0);
  3323. tw32_f(MAC_STATUS,
  3324. (MAC_STATUS_SYNC_CHANGED |
  3325. MAC_STATUS_CFG_CHANGED |
  3326. MAC_STATUS_MI_COMPLETION |
  3327. MAC_STATUS_LNKSTATE_CHANGED));
  3328. udelay(40);
  3329. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3330. tw32_f(MAC_MI_MODE,
  3331. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3332. udelay(80);
  3333. }
  3334. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3335. /* Some third-party PHYs need to be reset on link going
  3336. * down.
  3337. */
  3338. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3341. netif_carrier_ok(tp->dev)) {
  3342. tg3_readphy(tp, MII_BMSR, &bmsr);
  3343. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3344. !(bmsr & BMSR_LSTATUS))
  3345. force_reset = 1;
  3346. }
  3347. if (force_reset)
  3348. tg3_phy_reset(tp);
  3349. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3350. tg3_readphy(tp, MII_BMSR, &bmsr);
  3351. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3352. !tg3_flag(tp, INIT_COMPLETE))
  3353. bmsr = 0;
  3354. if (!(bmsr & BMSR_LSTATUS)) {
  3355. err = tg3_init_5401phy_dsp(tp);
  3356. if (err)
  3357. return err;
  3358. tg3_readphy(tp, MII_BMSR, &bmsr);
  3359. for (i = 0; i < 1000; i++) {
  3360. udelay(10);
  3361. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3362. (bmsr & BMSR_LSTATUS)) {
  3363. udelay(40);
  3364. break;
  3365. }
  3366. }
  3367. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3368. TG3_PHY_REV_BCM5401_B0 &&
  3369. !(bmsr & BMSR_LSTATUS) &&
  3370. tp->link_config.active_speed == SPEED_1000) {
  3371. err = tg3_phy_reset(tp);
  3372. if (!err)
  3373. err = tg3_init_5401phy_dsp(tp);
  3374. if (err)
  3375. return err;
  3376. }
  3377. }
  3378. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3379. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3380. /* 5701 {A0,B0} CRC bug workaround */
  3381. tg3_writephy(tp, 0x15, 0x0a75);
  3382. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3383. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3384. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3385. }
  3386. /* Clear pending interrupts... */
  3387. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3388. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3389. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3390. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3391. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3392. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3393. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3394. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3395. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3396. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3397. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3398. else
  3399. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3400. }
  3401. current_link_up = 0;
  3402. current_speed = SPEED_UNKNOWN;
  3403. current_duplex = DUPLEX_UNKNOWN;
  3404. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3405. tp->link_config.rmt_adv = 0;
  3406. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3407. err = tg3_phy_auxctl_read(tp,
  3408. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3409. &val);
  3410. if (!err && !(val & (1 << 10))) {
  3411. tg3_phy_auxctl_write(tp,
  3412. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3413. val | (1 << 10));
  3414. goto relink;
  3415. }
  3416. }
  3417. bmsr = 0;
  3418. for (i = 0; i < 100; i++) {
  3419. tg3_readphy(tp, MII_BMSR, &bmsr);
  3420. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3421. (bmsr & BMSR_LSTATUS))
  3422. break;
  3423. udelay(40);
  3424. }
  3425. if (bmsr & BMSR_LSTATUS) {
  3426. u32 aux_stat, bmcr;
  3427. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3428. for (i = 0; i < 2000; i++) {
  3429. udelay(10);
  3430. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3431. aux_stat)
  3432. break;
  3433. }
  3434. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3435. &current_speed,
  3436. &current_duplex);
  3437. bmcr = 0;
  3438. for (i = 0; i < 200; i++) {
  3439. tg3_readphy(tp, MII_BMCR, &bmcr);
  3440. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3441. continue;
  3442. if (bmcr && bmcr != 0x7fff)
  3443. break;
  3444. udelay(10);
  3445. }
  3446. lcl_adv = 0;
  3447. rmt_adv = 0;
  3448. tp->link_config.active_speed = current_speed;
  3449. tp->link_config.active_duplex = current_duplex;
  3450. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3451. if ((bmcr & BMCR_ANENABLE) &&
  3452. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3453. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3454. current_link_up = 1;
  3455. } else {
  3456. if (!(bmcr & BMCR_ANENABLE) &&
  3457. tp->link_config.speed == current_speed &&
  3458. tp->link_config.duplex == current_duplex &&
  3459. tp->link_config.flowctrl ==
  3460. tp->link_config.active_flowctrl) {
  3461. current_link_up = 1;
  3462. }
  3463. }
  3464. if (current_link_up == 1 &&
  3465. tp->link_config.active_duplex == DUPLEX_FULL) {
  3466. u32 reg, bit;
  3467. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3468. reg = MII_TG3_FET_GEN_STAT;
  3469. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3470. } else {
  3471. reg = MII_TG3_EXT_STAT;
  3472. bit = MII_TG3_EXT_STAT_MDIX;
  3473. }
  3474. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3475. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3476. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3477. }
  3478. }
  3479. relink:
  3480. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3481. tg3_phy_copper_begin(tp);
  3482. tg3_readphy(tp, MII_BMSR, &bmsr);
  3483. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3484. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3485. current_link_up = 1;
  3486. }
  3487. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3488. if (current_link_up == 1) {
  3489. if (tp->link_config.active_speed == SPEED_100 ||
  3490. tp->link_config.active_speed == SPEED_10)
  3491. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3492. else
  3493. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3494. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3495. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3496. else
  3497. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3498. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3499. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3500. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3501. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3502. if (current_link_up == 1 &&
  3503. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3504. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3505. else
  3506. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3507. }
  3508. /* ??? Without this setting Netgear GA302T PHY does not
  3509. * ??? send/receive packets...
  3510. */
  3511. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3512. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3513. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3514. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3515. udelay(80);
  3516. }
  3517. tw32_f(MAC_MODE, tp->mac_mode);
  3518. udelay(40);
  3519. tg3_phy_eee_adjust(tp, current_link_up);
  3520. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3521. /* Polled via timer. */
  3522. tw32_f(MAC_EVENT, 0);
  3523. } else {
  3524. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3525. }
  3526. udelay(40);
  3527. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3528. current_link_up == 1 &&
  3529. tp->link_config.active_speed == SPEED_1000 &&
  3530. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3531. udelay(120);
  3532. tw32_f(MAC_STATUS,
  3533. (MAC_STATUS_SYNC_CHANGED |
  3534. MAC_STATUS_CFG_CHANGED));
  3535. udelay(40);
  3536. tg3_write_mem(tp,
  3537. NIC_SRAM_FIRMWARE_MBOX,
  3538. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3539. }
  3540. /* Prevent send BD corruption. */
  3541. if (tg3_flag(tp, CLKREQ_BUG)) {
  3542. u16 oldlnkctl, newlnkctl;
  3543. pci_read_config_word(tp->pdev,
  3544. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  3545. &oldlnkctl);
  3546. if (tp->link_config.active_speed == SPEED_100 ||
  3547. tp->link_config.active_speed == SPEED_10)
  3548. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  3549. else
  3550. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  3551. if (newlnkctl != oldlnkctl)
  3552. pci_write_config_word(tp->pdev,
  3553. pci_pcie_cap(tp->pdev) +
  3554. PCI_EXP_LNKCTL, newlnkctl);
  3555. }
  3556. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3557. if (current_link_up)
  3558. netif_carrier_on(tp->dev);
  3559. else
  3560. netif_carrier_off(tp->dev);
  3561. tg3_link_report(tp);
  3562. }
  3563. return 0;
  3564. }
  3565. struct tg3_fiber_aneginfo {
  3566. int state;
  3567. #define ANEG_STATE_UNKNOWN 0
  3568. #define ANEG_STATE_AN_ENABLE 1
  3569. #define ANEG_STATE_RESTART_INIT 2
  3570. #define ANEG_STATE_RESTART 3
  3571. #define ANEG_STATE_DISABLE_LINK_OK 4
  3572. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3573. #define ANEG_STATE_ABILITY_DETECT 6
  3574. #define ANEG_STATE_ACK_DETECT_INIT 7
  3575. #define ANEG_STATE_ACK_DETECT 8
  3576. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3577. #define ANEG_STATE_COMPLETE_ACK 10
  3578. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3579. #define ANEG_STATE_IDLE_DETECT 12
  3580. #define ANEG_STATE_LINK_OK 13
  3581. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3582. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3583. u32 flags;
  3584. #define MR_AN_ENABLE 0x00000001
  3585. #define MR_RESTART_AN 0x00000002
  3586. #define MR_AN_COMPLETE 0x00000004
  3587. #define MR_PAGE_RX 0x00000008
  3588. #define MR_NP_LOADED 0x00000010
  3589. #define MR_TOGGLE_TX 0x00000020
  3590. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3591. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3592. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3593. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3594. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3595. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3596. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3597. #define MR_TOGGLE_RX 0x00002000
  3598. #define MR_NP_RX 0x00004000
  3599. #define MR_LINK_OK 0x80000000
  3600. unsigned long link_time, cur_time;
  3601. u32 ability_match_cfg;
  3602. int ability_match_count;
  3603. char ability_match, idle_match, ack_match;
  3604. u32 txconfig, rxconfig;
  3605. #define ANEG_CFG_NP 0x00000080
  3606. #define ANEG_CFG_ACK 0x00000040
  3607. #define ANEG_CFG_RF2 0x00000020
  3608. #define ANEG_CFG_RF1 0x00000010
  3609. #define ANEG_CFG_PS2 0x00000001
  3610. #define ANEG_CFG_PS1 0x00008000
  3611. #define ANEG_CFG_HD 0x00004000
  3612. #define ANEG_CFG_FD 0x00002000
  3613. #define ANEG_CFG_INVAL 0x00001f06
  3614. };
  3615. #define ANEG_OK 0
  3616. #define ANEG_DONE 1
  3617. #define ANEG_TIMER_ENAB 2
  3618. #define ANEG_FAILED -1
  3619. #define ANEG_STATE_SETTLE_TIME 10000
  3620. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3621. struct tg3_fiber_aneginfo *ap)
  3622. {
  3623. u16 flowctrl;
  3624. unsigned long delta;
  3625. u32 rx_cfg_reg;
  3626. int ret;
  3627. if (ap->state == ANEG_STATE_UNKNOWN) {
  3628. ap->rxconfig = 0;
  3629. ap->link_time = 0;
  3630. ap->cur_time = 0;
  3631. ap->ability_match_cfg = 0;
  3632. ap->ability_match_count = 0;
  3633. ap->ability_match = 0;
  3634. ap->idle_match = 0;
  3635. ap->ack_match = 0;
  3636. }
  3637. ap->cur_time++;
  3638. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3639. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3640. if (rx_cfg_reg != ap->ability_match_cfg) {
  3641. ap->ability_match_cfg = rx_cfg_reg;
  3642. ap->ability_match = 0;
  3643. ap->ability_match_count = 0;
  3644. } else {
  3645. if (++ap->ability_match_count > 1) {
  3646. ap->ability_match = 1;
  3647. ap->ability_match_cfg = rx_cfg_reg;
  3648. }
  3649. }
  3650. if (rx_cfg_reg & ANEG_CFG_ACK)
  3651. ap->ack_match = 1;
  3652. else
  3653. ap->ack_match = 0;
  3654. ap->idle_match = 0;
  3655. } else {
  3656. ap->idle_match = 1;
  3657. ap->ability_match_cfg = 0;
  3658. ap->ability_match_count = 0;
  3659. ap->ability_match = 0;
  3660. ap->ack_match = 0;
  3661. rx_cfg_reg = 0;
  3662. }
  3663. ap->rxconfig = rx_cfg_reg;
  3664. ret = ANEG_OK;
  3665. switch (ap->state) {
  3666. case ANEG_STATE_UNKNOWN:
  3667. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3668. ap->state = ANEG_STATE_AN_ENABLE;
  3669. /* fallthru */
  3670. case ANEG_STATE_AN_ENABLE:
  3671. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3672. if (ap->flags & MR_AN_ENABLE) {
  3673. ap->link_time = 0;
  3674. ap->cur_time = 0;
  3675. ap->ability_match_cfg = 0;
  3676. ap->ability_match_count = 0;
  3677. ap->ability_match = 0;
  3678. ap->idle_match = 0;
  3679. ap->ack_match = 0;
  3680. ap->state = ANEG_STATE_RESTART_INIT;
  3681. } else {
  3682. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3683. }
  3684. break;
  3685. case ANEG_STATE_RESTART_INIT:
  3686. ap->link_time = ap->cur_time;
  3687. ap->flags &= ~(MR_NP_LOADED);
  3688. ap->txconfig = 0;
  3689. tw32(MAC_TX_AUTO_NEG, 0);
  3690. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3691. tw32_f(MAC_MODE, tp->mac_mode);
  3692. udelay(40);
  3693. ret = ANEG_TIMER_ENAB;
  3694. ap->state = ANEG_STATE_RESTART;
  3695. /* fallthru */
  3696. case ANEG_STATE_RESTART:
  3697. delta = ap->cur_time - ap->link_time;
  3698. if (delta > ANEG_STATE_SETTLE_TIME)
  3699. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3700. else
  3701. ret = ANEG_TIMER_ENAB;
  3702. break;
  3703. case ANEG_STATE_DISABLE_LINK_OK:
  3704. ret = ANEG_DONE;
  3705. break;
  3706. case ANEG_STATE_ABILITY_DETECT_INIT:
  3707. ap->flags &= ~(MR_TOGGLE_TX);
  3708. ap->txconfig = ANEG_CFG_FD;
  3709. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3710. if (flowctrl & ADVERTISE_1000XPAUSE)
  3711. ap->txconfig |= ANEG_CFG_PS1;
  3712. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3713. ap->txconfig |= ANEG_CFG_PS2;
  3714. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3715. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3716. tw32_f(MAC_MODE, tp->mac_mode);
  3717. udelay(40);
  3718. ap->state = ANEG_STATE_ABILITY_DETECT;
  3719. break;
  3720. case ANEG_STATE_ABILITY_DETECT:
  3721. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3722. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3723. break;
  3724. case ANEG_STATE_ACK_DETECT_INIT:
  3725. ap->txconfig |= ANEG_CFG_ACK;
  3726. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3727. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3728. tw32_f(MAC_MODE, tp->mac_mode);
  3729. udelay(40);
  3730. ap->state = ANEG_STATE_ACK_DETECT;
  3731. /* fallthru */
  3732. case ANEG_STATE_ACK_DETECT:
  3733. if (ap->ack_match != 0) {
  3734. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3735. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3736. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3737. } else {
  3738. ap->state = ANEG_STATE_AN_ENABLE;
  3739. }
  3740. } else if (ap->ability_match != 0 &&
  3741. ap->rxconfig == 0) {
  3742. ap->state = ANEG_STATE_AN_ENABLE;
  3743. }
  3744. break;
  3745. case ANEG_STATE_COMPLETE_ACK_INIT:
  3746. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3747. ret = ANEG_FAILED;
  3748. break;
  3749. }
  3750. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3751. MR_LP_ADV_HALF_DUPLEX |
  3752. MR_LP_ADV_SYM_PAUSE |
  3753. MR_LP_ADV_ASYM_PAUSE |
  3754. MR_LP_ADV_REMOTE_FAULT1 |
  3755. MR_LP_ADV_REMOTE_FAULT2 |
  3756. MR_LP_ADV_NEXT_PAGE |
  3757. MR_TOGGLE_RX |
  3758. MR_NP_RX);
  3759. if (ap->rxconfig & ANEG_CFG_FD)
  3760. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3761. if (ap->rxconfig & ANEG_CFG_HD)
  3762. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3763. if (ap->rxconfig & ANEG_CFG_PS1)
  3764. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3765. if (ap->rxconfig & ANEG_CFG_PS2)
  3766. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3767. if (ap->rxconfig & ANEG_CFG_RF1)
  3768. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3769. if (ap->rxconfig & ANEG_CFG_RF2)
  3770. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3771. if (ap->rxconfig & ANEG_CFG_NP)
  3772. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3773. ap->link_time = ap->cur_time;
  3774. ap->flags ^= (MR_TOGGLE_TX);
  3775. if (ap->rxconfig & 0x0008)
  3776. ap->flags |= MR_TOGGLE_RX;
  3777. if (ap->rxconfig & ANEG_CFG_NP)
  3778. ap->flags |= MR_NP_RX;
  3779. ap->flags |= MR_PAGE_RX;
  3780. ap->state = ANEG_STATE_COMPLETE_ACK;
  3781. ret = ANEG_TIMER_ENAB;
  3782. break;
  3783. case ANEG_STATE_COMPLETE_ACK:
  3784. if (ap->ability_match != 0 &&
  3785. ap->rxconfig == 0) {
  3786. ap->state = ANEG_STATE_AN_ENABLE;
  3787. break;
  3788. }
  3789. delta = ap->cur_time - ap->link_time;
  3790. if (delta > ANEG_STATE_SETTLE_TIME) {
  3791. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3792. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3793. } else {
  3794. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3795. !(ap->flags & MR_NP_RX)) {
  3796. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3797. } else {
  3798. ret = ANEG_FAILED;
  3799. }
  3800. }
  3801. }
  3802. break;
  3803. case ANEG_STATE_IDLE_DETECT_INIT:
  3804. ap->link_time = ap->cur_time;
  3805. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3806. tw32_f(MAC_MODE, tp->mac_mode);
  3807. udelay(40);
  3808. ap->state = ANEG_STATE_IDLE_DETECT;
  3809. ret = ANEG_TIMER_ENAB;
  3810. break;
  3811. case ANEG_STATE_IDLE_DETECT:
  3812. if (ap->ability_match != 0 &&
  3813. ap->rxconfig == 0) {
  3814. ap->state = ANEG_STATE_AN_ENABLE;
  3815. break;
  3816. }
  3817. delta = ap->cur_time - ap->link_time;
  3818. if (delta > ANEG_STATE_SETTLE_TIME) {
  3819. /* XXX another gem from the Broadcom driver :( */
  3820. ap->state = ANEG_STATE_LINK_OK;
  3821. }
  3822. break;
  3823. case ANEG_STATE_LINK_OK:
  3824. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3825. ret = ANEG_DONE;
  3826. break;
  3827. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3828. /* ??? unimplemented */
  3829. break;
  3830. case ANEG_STATE_NEXT_PAGE_WAIT:
  3831. /* ??? unimplemented */
  3832. break;
  3833. default:
  3834. ret = ANEG_FAILED;
  3835. break;
  3836. }
  3837. return ret;
  3838. }
  3839. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3840. {
  3841. int res = 0;
  3842. struct tg3_fiber_aneginfo aninfo;
  3843. int status = ANEG_FAILED;
  3844. unsigned int tick;
  3845. u32 tmp;
  3846. tw32_f(MAC_TX_AUTO_NEG, 0);
  3847. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3848. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3849. udelay(40);
  3850. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3851. udelay(40);
  3852. memset(&aninfo, 0, sizeof(aninfo));
  3853. aninfo.flags |= MR_AN_ENABLE;
  3854. aninfo.state = ANEG_STATE_UNKNOWN;
  3855. aninfo.cur_time = 0;
  3856. tick = 0;
  3857. while (++tick < 195000) {
  3858. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3859. if (status == ANEG_DONE || status == ANEG_FAILED)
  3860. break;
  3861. udelay(1);
  3862. }
  3863. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3864. tw32_f(MAC_MODE, tp->mac_mode);
  3865. udelay(40);
  3866. *txflags = aninfo.txconfig;
  3867. *rxflags = aninfo.flags;
  3868. if (status == ANEG_DONE &&
  3869. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3870. MR_LP_ADV_FULL_DUPLEX)))
  3871. res = 1;
  3872. return res;
  3873. }
  3874. static void tg3_init_bcm8002(struct tg3 *tp)
  3875. {
  3876. u32 mac_status = tr32(MAC_STATUS);
  3877. int i;
  3878. /* Reset when initting first time or we have a link. */
  3879. if (tg3_flag(tp, INIT_COMPLETE) &&
  3880. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3881. return;
  3882. /* Set PLL lock range. */
  3883. tg3_writephy(tp, 0x16, 0x8007);
  3884. /* SW reset */
  3885. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3886. /* Wait for reset to complete. */
  3887. /* XXX schedule_timeout() ... */
  3888. for (i = 0; i < 500; i++)
  3889. udelay(10);
  3890. /* Config mode; select PMA/Ch 1 regs. */
  3891. tg3_writephy(tp, 0x10, 0x8411);
  3892. /* Enable auto-lock and comdet, select txclk for tx. */
  3893. tg3_writephy(tp, 0x11, 0x0a10);
  3894. tg3_writephy(tp, 0x18, 0x00a0);
  3895. tg3_writephy(tp, 0x16, 0x41ff);
  3896. /* Assert and deassert POR. */
  3897. tg3_writephy(tp, 0x13, 0x0400);
  3898. udelay(40);
  3899. tg3_writephy(tp, 0x13, 0x0000);
  3900. tg3_writephy(tp, 0x11, 0x0a50);
  3901. udelay(40);
  3902. tg3_writephy(tp, 0x11, 0x0a10);
  3903. /* Wait for signal to stabilize */
  3904. /* XXX schedule_timeout() ... */
  3905. for (i = 0; i < 15000; i++)
  3906. udelay(10);
  3907. /* Deselect the channel register so we can read the PHYID
  3908. * later.
  3909. */
  3910. tg3_writephy(tp, 0x10, 0x8011);
  3911. }
  3912. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3913. {
  3914. u16 flowctrl;
  3915. u32 sg_dig_ctrl, sg_dig_status;
  3916. u32 serdes_cfg, expected_sg_dig_ctrl;
  3917. int workaround, port_a;
  3918. int current_link_up;
  3919. serdes_cfg = 0;
  3920. expected_sg_dig_ctrl = 0;
  3921. workaround = 0;
  3922. port_a = 1;
  3923. current_link_up = 0;
  3924. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3925. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3926. workaround = 1;
  3927. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3928. port_a = 0;
  3929. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3930. /* preserve bits 20-23 for voltage regulator */
  3931. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3932. }
  3933. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3934. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3935. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3936. if (workaround) {
  3937. u32 val = serdes_cfg;
  3938. if (port_a)
  3939. val |= 0xc010000;
  3940. else
  3941. val |= 0x4010000;
  3942. tw32_f(MAC_SERDES_CFG, val);
  3943. }
  3944. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3945. }
  3946. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3947. tg3_setup_flow_control(tp, 0, 0);
  3948. current_link_up = 1;
  3949. }
  3950. goto out;
  3951. }
  3952. /* Want auto-negotiation. */
  3953. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3954. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3955. if (flowctrl & ADVERTISE_1000XPAUSE)
  3956. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3957. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3958. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3959. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3960. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3961. tp->serdes_counter &&
  3962. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3963. MAC_STATUS_RCVD_CFG)) ==
  3964. MAC_STATUS_PCS_SYNCED)) {
  3965. tp->serdes_counter--;
  3966. current_link_up = 1;
  3967. goto out;
  3968. }
  3969. restart_autoneg:
  3970. if (workaround)
  3971. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3972. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3973. udelay(5);
  3974. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3975. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3976. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3977. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3978. MAC_STATUS_SIGNAL_DET)) {
  3979. sg_dig_status = tr32(SG_DIG_STATUS);
  3980. mac_status = tr32(MAC_STATUS);
  3981. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3982. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3983. u32 local_adv = 0, remote_adv = 0;
  3984. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3985. local_adv |= ADVERTISE_1000XPAUSE;
  3986. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3987. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3988. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3989. remote_adv |= LPA_1000XPAUSE;
  3990. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3991. remote_adv |= LPA_1000XPAUSE_ASYM;
  3992. tp->link_config.rmt_adv =
  3993. mii_adv_to_ethtool_adv_x(remote_adv);
  3994. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3995. current_link_up = 1;
  3996. tp->serdes_counter = 0;
  3997. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3998. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3999. if (tp->serdes_counter)
  4000. tp->serdes_counter--;
  4001. else {
  4002. if (workaround) {
  4003. u32 val = serdes_cfg;
  4004. if (port_a)
  4005. val |= 0xc010000;
  4006. else
  4007. val |= 0x4010000;
  4008. tw32_f(MAC_SERDES_CFG, val);
  4009. }
  4010. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4011. udelay(40);
  4012. /* Link parallel detection - link is up */
  4013. /* only if we have PCS_SYNC and not */
  4014. /* receiving config code words */
  4015. mac_status = tr32(MAC_STATUS);
  4016. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4017. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4018. tg3_setup_flow_control(tp, 0, 0);
  4019. current_link_up = 1;
  4020. tp->phy_flags |=
  4021. TG3_PHYFLG_PARALLEL_DETECT;
  4022. tp->serdes_counter =
  4023. SERDES_PARALLEL_DET_TIMEOUT;
  4024. } else
  4025. goto restart_autoneg;
  4026. }
  4027. }
  4028. } else {
  4029. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4030. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4031. }
  4032. out:
  4033. return current_link_up;
  4034. }
  4035. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4036. {
  4037. int current_link_up = 0;
  4038. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4039. goto out;
  4040. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4041. u32 txflags, rxflags;
  4042. int i;
  4043. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4044. u32 local_adv = 0, remote_adv = 0;
  4045. if (txflags & ANEG_CFG_PS1)
  4046. local_adv |= ADVERTISE_1000XPAUSE;
  4047. if (txflags & ANEG_CFG_PS2)
  4048. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4049. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4050. remote_adv |= LPA_1000XPAUSE;
  4051. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4052. remote_adv |= LPA_1000XPAUSE_ASYM;
  4053. tp->link_config.rmt_adv =
  4054. mii_adv_to_ethtool_adv_x(remote_adv);
  4055. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4056. current_link_up = 1;
  4057. }
  4058. for (i = 0; i < 30; i++) {
  4059. udelay(20);
  4060. tw32_f(MAC_STATUS,
  4061. (MAC_STATUS_SYNC_CHANGED |
  4062. MAC_STATUS_CFG_CHANGED));
  4063. udelay(40);
  4064. if ((tr32(MAC_STATUS) &
  4065. (MAC_STATUS_SYNC_CHANGED |
  4066. MAC_STATUS_CFG_CHANGED)) == 0)
  4067. break;
  4068. }
  4069. mac_status = tr32(MAC_STATUS);
  4070. if (current_link_up == 0 &&
  4071. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4072. !(mac_status & MAC_STATUS_RCVD_CFG))
  4073. current_link_up = 1;
  4074. } else {
  4075. tg3_setup_flow_control(tp, 0, 0);
  4076. /* Forcing 1000FD link up. */
  4077. current_link_up = 1;
  4078. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4079. udelay(40);
  4080. tw32_f(MAC_MODE, tp->mac_mode);
  4081. udelay(40);
  4082. }
  4083. out:
  4084. return current_link_up;
  4085. }
  4086. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4087. {
  4088. u32 orig_pause_cfg;
  4089. u16 orig_active_speed;
  4090. u8 orig_active_duplex;
  4091. u32 mac_status;
  4092. int current_link_up;
  4093. int i;
  4094. orig_pause_cfg = tp->link_config.active_flowctrl;
  4095. orig_active_speed = tp->link_config.active_speed;
  4096. orig_active_duplex = tp->link_config.active_duplex;
  4097. if (!tg3_flag(tp, HW_AUTONEG) &&
  4098. netif_carrier_ok(tp->dev) &&
  4099. tg3_flag(tp, INIT_COMPLETE)) {
  4100. mac_status = tr32(MAC_STATUS);
  4101. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4102. MAC_STATUS_SIGNAL_DET |
  4103. MAC_STATUS_CFG_CHANGED |
  4104. MAC_STATUS_RCVD_CFG);
  4105. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4106. MAC_STATUS_SIGNAL_DET)) {
  4107. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4108. MAC_STATUS_CFG_CHANGED));
  4109. return 0;
  4110. }
  4111. }
  4112. tw32_f(MAC_TX_AUTO_NEG, 0);
  4113. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4114. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4115. tw32_f(MAC_MODE, tp->mac_mode);
  4116. udelay(40);
  4117. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4118. tg3_init_bcm8002(tp);
  4119. /* Enable link change event even when serdes polling. */
  4120. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4121. udelay(40);
  4122. current_link_up = 0;
  4123. tp->link_config.rmt_adv = 0;
  4124. mac_status = tr32(MAC_STATUS);
  4125. if (tg3_flag(tp, HW_AUTONEG))
  4126. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4127. else
  4128. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4129. tp->napi[0].hw_status->status =
  4130. (SD_STATUS_UPDATED |
  4131. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4132. for (i = 0; i < 100; i++) {
  4133. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4134. MAC_STATUS_CFG_CHANGED));
  4135. udelay(5);
  4136. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4137. MAC_STATUS_CFG_CHANGED |
  4138. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4139. break;
  4140. }
  4141. mac_status = tr32(MAC_STATUS);
  4142. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4143. current_link_up = 0;
  4144. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4145. tp->serdes_counter == 0) {
  4146. tw32_f(MAC_MODE, (tp->mac_mode |
  4147. MAC_MODE_SEND_CONFIGS));
  4148. udelay(1);
  4149. tw32_f(MAC_MODE, tp->mac_mode);
  4150. }
  4151. }
  4152. if (current_link_up == 1) {
  4153. tp->link_config.active_speed = SPEED_1000;
  4154. tp->link_config.active_duplex = DUPLEX_FULL;
  4155. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4156. LED_CTRL_LNKLED_OVERRIDE |
  4157. LED_CTRL_1000MBPS_ON));
  4158. } else {
  4159. tp->link_config.active_speed = SPEED_UNKNOWN;
  4160. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4161. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4162. LED_CTRL_LNKLED_OVERRIDE |
  4163. LED_CTRL_TRAFFIC_OVERRIDE));
  4164. }
  4165. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4166. if (current_link_up)
  4167. netif_carrier_on(tp->dev);
  4168. else
  4169. netif_carrier_off(tp->dev);
  4170. tg3_link_report(tp);
  4171. } else {
  4172. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4173. if (orig_pause_cfg != now_pause_cfg ||
  4174. orig_active_speed != tp->link_config.active_speed ||
  4175. orig_active_duplex != tp->link_config.active_duplex)
  4176. tg3_link_report(tp);
  4177. }
  4178. return 0;
  4179. }
  4180. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4181. {
  4182. int current_link_up, err = 0;
  4183. u32 bmsr, bmcr;
  4184. u16 current_speed;
  4185. u8 current_duplex;
  4186. u32 local_adv, remote_adv;
  4187. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4188. tw32_f(MAC_MODE, tp->mac_mode);
  4189. udelay(40);
  4190. tw32(MAC_EVENT, 0);
  4191. tw32_f(MAC_STATUS,
  4192. (MAC_STATUS_SYNC_CHANGED |
  4193. MAC_STATUS_CFG_CHANGED |
  4194. MAC_STATUS_MI_COMPLETION |
  4195. MAC_STATUS_LNKSTATE_CHANGED));
  4196. udelay(40);
  4197. if (force_reset)
  4198. tg3_phy_reset(tp);
  4199. current_link_up = 0;
  4200. current_speed = SPEED_UNKNOWN;
  4201. current_duplex = DUPLEX_UNKNOWN;
  4202. tp->link_config.rmt_adv = 0;
  4203. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4204. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4205. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4206. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4207. bmsr |= BMSR_LSTATUS;
  4208. else
  4209. bmsr &= ~BMSR_LSTATUS;
  4210. }
  4211. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4212. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4213. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4214. /* do nothing, just check for link up at the end */
  4215. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4216. u32 adv, newadv;
  4217. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4218. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4219. ADVERTISE_1000XPAUSE |
  4220. ADVERTISE_1000XPSE_ASYM |
  4221. ADVERTISE_SLCT);
  4222. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4223. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4224. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4225. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4226. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4227. tg3_writephy(tp, MII_BMCR, bmcr);
  4228. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4229. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4230. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4231. return err;
  4232. }
  4233. } else {
  4234. u32 new_bmcr;
  4235. bmcr &= ~BMCR_SPEED1000;
  4236. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4237. if (tp->link_config.duplex == DUPLEX_FULL)
  4238. new_bmcr |= BMCR_FULLDPLX;
  4239. if (new_bmcr != bmcr) {
  4240. /* BMCR_SPEED1000 is a reserved bit that needs
  4241. * to be set on write.
  4242. */
  4243. new_bmcr |= BMCR_SPEED1000;
  4244. /* Force a linkdown */
  4245. if (netif_carrier_ok(tp->dev)) {
  4246. u32 adv;
  4247. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4248. adv &= ~(ADVERTISE_1000XFULL |
  4249. ADVERTISE_1000XHALF |
  4250. ADVERTISE_SLCT);
  4251. tg3_writephy(tp, MII_ADVERTISE, adv);
  4252. tg3_writephy(tp, MII_BMCR, bmcr |
  4253. BMCR_ANRESTART |
  4254. BMCR_ANENABLE);
  4255. udelay(10);
  4256. netif_carrier_off(tp->dev);
  4257. }
  4258. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4259. bmcr = new_bmcr;
  4260. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4261. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4262. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4263. ASIC_REV_5714) {
  4264. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4265. bmsr |= BMSR_LSTATUS;
  4266. else
  4267. bmsr &= ~BMSR_LSTATUS;
  4268. }
  4269. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4270. }
  4271. }
  4272. if (bmsr & BMSR_LSTATUS) {
  4273. current_speed = SPEED_1000;
  4274. current_link_up = 1;
  4275. if (bmcr & BMCR_FULLDPLX)
  4276. current_duplex = DUPLEX_FULL;
  4277. else
  4278. current_duplex = DUPLEX_HALF;
  4279. local_adv = 0;
  4280. remote_adv = 0;
  4281. if (bmcr & BMCR_ANENABLE) {
  4282. u32 common;
  4283. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4284. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4285. common = local_adv & remote_adv;
  4286. if (common & (ADVERTISE_1000XHALF |
  4287. ADVERTISE_1000XFULL)) {
  4288. if (common & ADVERTISE_1000XFULL)
  4289. current_duplex = DUPLEX_FULL;
  4290. else
  4291. current_duplex = DUPLEX_HALF;
  4292. tp->link_config.rmt_adv =
  4293. mii_adv_to_ethtool_adv_x(remote_adv);
  4294. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4295. /* Link is up via parallel detect */
  4296. } else {
  4297. current_link_up = 0;
  4298. }
  4299. }
  4300. }
  4301. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4302. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4303. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4304. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4305. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4306. tw32_f(MAC_MODE, tp->mac_mode);
  4307. udelay(40);
  4308. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4309. tp->link_config.active_speed = current_speed;
  4310. tp->link_config.active_duplex = current_duplex;
  4311. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4312. if (current_link_up)
  4313. netif_carrier_on(tp->dev);
  4314. else {
  4315. netif_carrier_off(tp->dev);
  4316. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4317. }
  4318. tg3_link_report(tp);
  4319. }
  4320. return err;
  4321. }
  4322. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4323. {
  4324. if (tp->serdes_counter) {
  4325. /* Give autoneg time to complete. */
  4326. tp->serdes_counter--;
  4327. return;
  4328. }
  4329. if (!netif_carrier_ok(tp->dev) &&
  4330. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4331. u32 bmcr;
  4332. tg3_readphy(tp, MII_BMCR, &bmcr);
  4333. if (bmcr & BMCR_ANENABLE) {
  4334. u32 phy1, phy2;
  4335. /* Select shadow register 0x1f */
  4336. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4337. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4338. /* Select expansion interrupt status register */
  4339. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4340. MII_TG3_DSP_EXP1_INT_STAT);
  4341. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4342. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4343. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4344. /* We have signal detect and not receiving
  4345. * config code words, link is up by parallel
  4346. * detection.
  4347. */
  4348. bmcr &= ~BMCR_ANENABLE;
  4349. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4350. tg3_writephy(tp, MII_BMCR, bmcr);
  4351. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4352. }
  4353. }
  4354. } else if (netif_carrier_ok(tp->dev) &&
  4355. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4356. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4357. u32 phy2;
  4358. /* Select expansion interrupt status register */
  4359. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4360. MII_TG3_DSP_EXP1_INT_STAT);
  4361. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4362. if (phy2 & 0x20) {
  4363. u32 bmcr;
  4364. /* Config code words received, turn on autoneg. */
  4365. tg3_readphy(tp, MII_BMCR, &bmcr);
  4366. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4367. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4368. }
  4369. }
  4370. }
  4371. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4372. {
  4373. u32 val;
  4374. int err;
  4375. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4376. err = tg3_setup_fiber_phy(tp, force_reset);
  4377. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4378. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4379. else
  4380. err = tg3_setup_copper_phy(tp, force_reset);
  4381. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4382. u32 scale;
  4383. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4384. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4385. scale = 65;
  4386. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4387. scale = 6;
  4388. else
  4389. scale = 12;
  4390. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4391. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4392. tw32(GRC_MISC_CFG, val);
  4393. }
  4394. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4395. (6 << TX_LENGTHS_IPG_SHIFT);
  4396. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4397. val |= tr32(MAC_TX_LENGTHS) &
  4398. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4399. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4400. if (tp->link_config.active_speed == SPEED_1000 &&
  4401. tp->link_config.active_duplex == DUPLEX_HALF)
  4402. tw32(MAC_TX_LENGTHS, val |
  4403. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4404. else
  4405. tw32(MAC_TX_LENGTHS, val |
  4406. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4407. if (!tg3_flag(tp, 5705_PLUS)) {
  4408. if (netif_carrier_ok(tp->dev)) {
  4409. tw32(HOSTCC_STAT_COAL_TICKS,
  4410. tp->coal.stats_block_coalesce_usecs);
  4411. } else {
  4412. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4413. }
  4414. }
  4415. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4416. val = tr32(PCIE_PWR_MGMT_THRESH);
  4417. if (!netif_carrier_ok(tp->dev))
  4418. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4419. tp->pwrmgmt_thresh;
  4420. else
  4421. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4422. tw32(PCIE_PWR_MGMT_THRESH, val);
  4423. }
  4424. return err;
  4425. }
  4426. static inline int tg3_irq_sync(struct tg3 *tp)
  4427. {
  4428. return tp->irq_sync;
  4429. }
  4430. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4431. {
  4432. int i;
  4433. dst = (u32 *)((u8 *)dst + off);
  4434. for (i = 0; i < len; i += sizeof(u32))
  4435. *dst++ = tr32(off + i);
  4436. }
  4437. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4438. {
  4439. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4440. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4441. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4442. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4443. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4444. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4445. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4446. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4447. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4448. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4449. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4450. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4451. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4452. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4453. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4454. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4455. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4456. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4457. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4458. if (tg3_flag(tp, SUPPORT_MSIX))
  4459. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4460. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4461. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4462. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4463. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4464. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4465. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4466. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4467. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4468. if (!tg3_flag(tp, 5705_PLUS)) {
  4469. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4470. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4471. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4472. }
  4473. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4474. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4475. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4476. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4477. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4478. if (tg3_flag(tp, NVRAM))
  4479. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4480. }
  4481. static void tg3_dump_state(struct tg3 *tp)
  4482. {
  4483. int i;
  4484. u32 *regs;
  4485. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4486. if (!regs) {
  4487. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4488. return;
  4489. }
  4490. if (tg3_flag(tp, PCI_EXPRESS)) {
  4491. /* Read up to but not including private PCI registers */
  4492. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4493. regs[i / sizeof(u32)] = tr32(i);
  4494. } else
  4495. tg3_dump_legacy_regs(tp, regs);
  4496. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4497. if (!regs[i + 0] && !regs[i + 1] &&
  4498. !regs[i + 2] && !regs[i + 3])
  4499. continue;
  4500. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4501. i * 4,
  4502. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4503. }
  4504. kfree(regs);
  4505. for (i = 0; i < tp->irq_cnt; i++) {
  4506. struct tg3_napi *tnapi = &tp->napi[i];
  4507. /* SW status block */
  4508. netdev_err(tp->dev,
  4509. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4510. i,
  4511. tnapi->hw_status->status,
  4512. tnapi->hw_status->status_tag,
  4513. tnapi->hw_status->rx_jumbo_consumer,
  4514. tnapi->hw_status->rx_consumer,
  4515. tnapi->hw_status->rx_mini_consumer,
  4516. tnapi->hw_status->idx[0].rx_producer,
  4517. tnapi->hw_status->idx[0].tx_consumer);
  4518. netdev_err(tp->dev,
  4519. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4520. i,
  4521. tnapi->last_tag, tnapi->last_irq_tag,
  4522. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4523. tnapi->rx_rcb_ptr,
  4524. tnapi->prodring.rx_std_prod_idx,
  4525. tnapi->prodring.rx_std_cons_idx,
  4526. tnapi->prodring.rx_jmb_prod_idx,
  4527. tnapi->prodring.rx_jmb_cons_idx);
  4528. }
  4529. }
  4530. /* This is called whenever we suspect that the system chipset is re-
  4531. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4532. * is bogus tx completions. We try to recover by setting the
  4533. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4534. * in the workqueue.
  4535. */
  4536. static void tg3_tx_recover(struct tg3 *tp)
  4537. {
  4538. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4539. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4540. netdev_warn(tp->dev,
  4541. "The system may be re-ordering memory-mapped I/O "
  4542. "cycles to the network device, attempting to recover. "
  4543. "Please report the problem to the driver maintainer "
  4544. "and include system chipset information.\n");
  4545. spin_lock(&tp->lock);
  4546. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4547. spin_unlock(&tp->lock);
  4548. }
  4549. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4550. {
  4551. /* Tell compiler to fetch tx indices from memory. */
  4552. barrier();
  4553. return tnapi->tx_pending -
  4554. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4555. }
  4556. /* Tigon3 never reports partial packet sends. So we do not
  4557. * need special logic to handle SKBs that have not had all
  4558. * of their frags sent yet, like SunGEM does.
  4559. */
  4560. static void tg3_tx(struct tg3_napi *tnapi)
  4561. {
  4562. struct tg3 *tp = tnapi->tp;
  4563. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4564. u32 sw_idx = tnapi->tx_cons;
  4565. struct netdev_queue *txq;
  4566. int index = tnapi - tp->napi;
  4567. unsigned int pkts_compl = 0, bytes_compl = 0;
  4568. if (tg3_flag(tp, ENABLE_TSS))
  4569. index--;
  4570. txq = netdev_get_tx_queue(tp->dev, index);
  4571. while (sw_idx != hw_idx) {
  4572. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4573. struct sk_buff *skb = ri->skb;
  4574. int i, tx_bug = 0;
  4575. if (unlikely(skb == NULL)) {
  4576. tg3_tx_recover(tp);
  4577. return;
  4578. }
  4579. pci_unmap_single(tp->pdev,
  4580. dma_unmap_addr(ri, mapping),
  4581. skb_headlen(skb),
  4582. PCI_DMA_TODEVICE);
  4583. ri->skb = NULL;
  4584. while (ri->fragmented) {
  4585. ri->fragmented = false;
  4586. sw_idx = NEXT_TX(sw_idx);
  4587. ri = &tnapi->tx_buffers[sw_idx];
  4588. }
  4589. sw_idx = NEXT_TX(sw_idx);
  4590. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4591. ri = &tnapi->tx_buffers[sw_idx];
  4592. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4593. tx_bug = 1;
  4594. pci_unmap_page(tp->pdev,
  4595. dma_unmap_addr(ri, mapping),
  4596. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4597. PCI_DMA_TODEVICE);
  4598. while (ri->fragmented) {
  4599. ri->fragmented = false;
  4600. sw_idx = NEXT_TX(sw_idx);
  4601. ri = &tnapi->tx_buffers[sw_idx];
  4602. }
  4603. sw_idx = NEXT_TX(sw_idx);
  4604. }
  4605. pkts_compl++;
  4606. bytes_compl += skb->len;
  4607. dev_kfree_skb(skb);
  4608. if (unlikely(tx_bug)) {
  4609. tg3_tx_recover(tp);
  4610. return;
  4611. }
  4612. }
  4613. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4614. tnapi->tx_cons = sw_idx;
  4615. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4616. * before checking for netif_queue_stopped(). Without the
  4617. * memory barrier, there is a small possibility that tg3_start_xmit()
  4618. * will miss it and cause the queue to be stopped forever.
  4619. */
  4620. smp_mb();
  4621. if (unlikely(netif_tx_queue_stopped(txq) &&
  4622. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4623. __netif_tx_lock(txq, smp_processor_id());
  4624. if (netif_tx_queue_stopped(txq) &&
  4625. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4626. netif_tx_wake_queue(txq);
  4627. __netif_tx_unlock(txq);
  4628. }
  4629. }
  4630. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4631. {
  4632. if (!ri->data)
  4633. return;
  4634. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4635. map_sz, PCI_DMA_FROMDEVICE);
  4636. kfree(ri->data);
  4637. ri->data = NULL;
  4638. }
  4639. /* Returns size of skb allocated or < 0 on error.
  4640. *
  4641. * We only need to fill in the address because the other members
  4642. * of the RX descriptor are invariant, see tg3_init_rings.
  4643. *
  4644. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4645. * posting buffers we only dirty the first cache line of the RX
  4646. * descriptor (containing the address). Whereas for the RX status
  4647. * buffers the cpu only reads the last cacheline of the RX descriptor
  4648. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4649. */
  4650. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4651. u32 opaque_key, u32 dest_idx_unmasked)
  4652. {
  4653. struct tg3_rx_buffer_desc *desc;
  4654. struct ring_info *map;
  4655. u8 *data;
  4656. dma_addr_t mapping;
  4657. int skb_size, data_size, dest_idx;
  4658. switch (opaque_key) {
  4659. case RXD_OPAQUE_RING_STD:
  4660. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4661. desc = &tpr->rx_std[dest_idx];
  4662. map = &tpr->rx_std_buffers[dest_idx];
  4663. data_size = tp->rx_pkt_map_sz;
  4664. break;
  4665. case RXD_OPAQUE_RING_JUMBO:
  4666. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4667. desc = &tpr->rx_jmb[dest_idx].std;
  4668. map = &tpr->rx_jmb_buffers[dest_idx];
  4669. data_size = TG3_RX_JMB_MAP_SZ;
  4670. break;
  4671. default:
  4672. return -EINVAL;
  4673. }
  4674. /* Do not overwrite any of the map or rp information
  4675. * until we are sure we can commit to a new buffer.
  4676. *
  4677. * Callers depend upon this behavior and assume that
  4678. * we leave everything unchanged if we fail.
  4679. */
  4680. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4681. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4682. data = kmalloc(skb_size, GFP_ATOMIC);
  4683. if (!data)
  4684. return -ENOMEM;
  4685. mapping = pci_map_single(tp->pdev,
  4686. data + TG3_RX_OFFSET(tp),
  4687. data_size,
  4688. PCI_DMA_FROMDEVICE);
  4689. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4690. kfree(data);
  4691. return -EIO;
  4692. }
  4693. map->data = data;
  4694. dma_unmap_addr_set(map, mapping, mapping);
  4695. desc->addr_hi = ((u64)mapping >> 32);
  4696. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4697. return data_size;
  4698. }
  4699. /* We only need to move over in the address because the other
  4700. * members of the RX descriptor are invariant. See notes above
  4701. * tg3_alloc_rx_data for full details.
  4702. */
  4703. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4704. struct tg3_rx_prodring_set *dpr,
  4705. u32 opaque_key, int src_idx,
  4706. u32 dest_idx_unmasked)
  4707. {
  4708. struct tg3 *tp = tnapi->tp;
  4709. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4710. struct ring_info *src_map, *dest_map;
  4711. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4712. int dest_idx;
  4713. switch (opaque_key) {
  4714. case RXD_OPAQUE_RING_STD:
  4715. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4716. dest_desc = &dpr->rx_std[dest_idx];
  4717. dest_map = &dpr->rx_std_buffers[dest_idx];
  4718. src_desc = &spr->rx_std[src_idx];
  4719. src_map = &spr->rx_std_buffers[src_idx];
  4720. break;
  4721. case RXD_OPAQUE_RING_JUMBO:
  4722. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4723. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4724. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4725. src_desc = &spr->rx_jmb[src_idx].std;
  4726. src_map = &spr->rx_jmb_buffers[src_idx];
  4727. break;
  4728. default:
  4729. return;
  4730. }
  4731. dest_map->data = src_map->data;
  4732. dma_unmap_addr_set(dest_map, mapping,
  4733. dma_unmap_addr(src_map, mapping));
  4734. dest_desc->addr_hi = src_desc->addr_hi;
  4735. dest_desc->addr_lo = src_desc->addr_lo;
  4736. /* Ensure that the update to the skb happens after the physical
  4737. * addresses have been transferred to the new BD location.
  4738. */
  4739. smp_wmb();
  4740. src_map->data = NULL;
  4741. }
  4742. /* The RX ring scheme is composed of multiple rings which post fresh
  4743. * buffers to the chip, and one special ring the chip uses to report
  4744. * status back to the host.
  4745. *
  4746. * The special ring reports the status of received packets to the
  4747. * host. The chip does not write into the original descriptor the
  4748. * RX buffer was obtained from. The chip simply takes the original
  4749. * descriptor as provided by the host, updates the status and length
  4750. * field, then writes this into the next status ring entry.
  4751. *
  4752. * Each ring the host uses to post buffers to the chip is described
  4753. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4754. * it is first placed into the on-chip ram. When the packet's length
  4755. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4756. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4757. * which is within the range of the new packet's length is chosen.
  4758. *
  4759. * The "separate ring for rx status" scheme may sound queer, but it makes
  4760. * sense from a cache coherency perspective. If only the host writes
  4761. * to the buffer post rings, and only the chip writes to the rx status
  4762. * rings, then cache lines never move beyond shared-modified state.
  4763. * If both the host and chip were to write into the same ring, cache line
  4764. * eviction could occur since both entities want it in an exclusive state.
  4765. */
  4766. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4767. {
  4768. struct tg3 *tp = tnapi->tp;
  4769. u32 work_mask, rx_std_posted = 0;
  4770. u32 std_prod_idx, jmb_prod_idx;
  4771. u32 sw_idx = tnapi->rx_rcb_ptr;
  4772. u16 hw_idx;
  4773. int received;
  4774. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4775. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4776. /*
  4777. * We need to order the read of hw_idx and the read of
  4778. * the opaque cookie.
  4779. */
  4780. rmb();
  4781. work_mask = 0;
  4782. received = 0;
  4783. std_prod_idx = tpr->rx_std_prod_idx;
  4784. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4785. while (sw_idx != hw_idx && budget > 0) {
  4786. struct ring_info *ri;
  4787. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4788. unsigned int len;
  4789. struct sk_buff *skb;
  4790. dma_addr_t dma_addr;
  4791. u32 opaque_key, desc_idx, *post_ptr;
  4792. u8 *data;
  4793. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4794. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4795. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4796. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4797. dma_addr = dma_unmap_addr(ri, mapping);
  4798. data = ri->data;
  4799. post_ptr = &std_prod_idx;
  4800. rx_std_posted++;
  4801. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4802. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4803. dma_addr = dma_unmap_addr(ri, mapping);
  4804. data = ri->data;
  4805. post_ptr = &jmb_prod_idx;
  4806. } else
  4807. goto next_pkt_nopost;
  4808. work_mask |= opaque_key;
  4809. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4810. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4811. drop_it:
  4812. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4813. desc_idx, *post_ptr);
  4814. drop_it_no_recycle:
  4815. /* Other statistics kept track of by card. */
  4816. tp->rx_dropped++;
  4817. goto next_pkt;
  4818. }
  4819. prefetch(data + TG3_RX_OFFSET(tp));
  4820. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4821. ETH_FCS_LEN;
  4822. if (len > TG3_RX_COPY_THRESH(tp)) {
  4823. int skb_size;
  4824. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  4825. *post_ptr);
  4826. if (skb_size < 0)
  4827. goto drop_it;
  4828. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4829. PCI_DMA_FROMDEVICE);
  4830. skb = build_skb(data);
  4831. if (!skb) {
  4832. kfree(data);
  4833. goto drop_it_no_recycle;
  4834. }
  4835. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4836. /* Ensure that the update to the data happens
  4837. * after the usage of the old DMA mapping.
  4838. */
  4839. smp_wmb();
  4840. ri->data = NULL;
  4841. } else {
  4842. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4843. desc_idx, *post_ptr);
  4844. skb = netdev_alloc_skb(tp->dev,
  4845. len + TG3_RAW_IP_ALIGN);
  4846. if (skb == NULL)
  4847. goto drop_it_no_recycle;
  4848. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  4849. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4850. memcpy(skb->data,
  4851. data + TG3_RX_OFFSET(tp),
  4852. len);
  4853. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4854. }
  4855. skb_put(skb, len);
  4856. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4857. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4858. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4859. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4860. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4861. else
  4862. skb_checksum_none_assert(skb);
  4863. skb->protocol = eth_type_trans(skb, tp->dev);
  4864. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4865. skb->protocol != htons(ETH_P_8021Q)) {
  4866. dev_kfree_skb(skb);
  4867. goto drop_it_no_recycle;
  4868. }
  4869. if (desc->type_flags & RXD_FLAG_VLAN &&
  4870. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4871. __vlan_hwaccel_put_tag(skb,
  4872. desc->err_vlan & RXD_VLAN_MASK);
  4873. napi_gro_receive(&tnapi->napi, skb);
  4874. received++;
  4875. budget--;
  4876. next_pkt:
  4877. (*post_ptr)++;
  4878. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4879. tpr->rx_std_prod_idx = std_prod_idx &
  4880. tp->rx_std_ring_mask;
  4881. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4882. tpr->rx_std_prod_idx);
  4883. work_mask &= ~RXD_OPAQUE_RING_STD;
  4884. rx_std_posted = 0;
  4885. }
  4886. next_pkt_nopost:
  4887. sw_idx++;
  4888. sw_idx &= tp->rx_ret_ring_mask;
  4889. /* Refresh hw_idx to see if there is new work */
  4890. if (sw_idx == hw_idx) {
  4891. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4892. rmb();
  4893. }
  4894. }
  4895. /* ACK the status ring. */
  4896. tnapi->rx_rcb_ptr = sw_idx;
  4897. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4898. /* Refill RX ring(s). */
  4899. if (!tg3_flag(tp, ENABLE_RSS)) {
  4900. /* Sync BD data before updating mailbox */
  4901. wmb();
  4902. if (work_mask & RXD_OPAQUE_RING_STD) {
  4903. tpr->rx_std_prod_idx = std_prod_idx &
  4904. tp->rx_std_ring_mask;
  4905. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4906. tpr->rx_std_prod_idx);
  4907. }
  4908. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4909. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4910. tp->rx_jmb_ring_mask;
  4911. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4912. tpr->rx_jmb_prod_idx);
  4913. }
  4914. mmiowb();
  4915. } else if (work_mask) {
  4916. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4917. * updated before the producer indices can be updated.
  4918. */
  4919. smp_wmb();
  4920. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4921. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4922. if (tnapi != &tp->napi[1])
  4923. napi_schedule(&tp->napi[1].napi);
  4924. }
  4925. return received;
  4926. }
  4927. static void tg3_poll_link(struct tg3 *tp)
  4928. {
  4929. /* handle link change and other phy events */
  4930. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4931. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4932. if (sblk->status & SD_STATUS_LINK_CHG) {
  4933. sblk->status = SD_STATUS_UPDATED |
  4934. (sblk->status & ~SD_STATUS_LINK_CHG);
  4935. spin_lock(&tp->lock);
  4936. if (tg3_flag(tp, USE_PHYLIB)) {
  4937. tw32_f(MAC_STATUS,
  4938. (MAC_STATUS_SYNC_CHANGED |
  4939. MAC_STATUS_CFG_CHANGED |
  4940. MAC_STATUS_MI_COMPLETION |
  4941. MAC_STATUS_LNKSTATE_CHANGED));
  4942. udelay(40);
  4943. } else
  4944. tg3_setup_phy(tp, 0);
  4945. spin_unlock(&tp->lock);
  4946. }
  4947. }
  4948. }
  4949. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4950. struct tg3_rx_prodring_set *dpr,
  4951. struct tg3_rx_prodring_set *spr)
  4952. {
  4953. u32 si, di, cpycnt, src_prod_idx;
  4954. int i, err = 0;
  4955. while (1) {
  4956. src_prod_idx = spr->rx_std_prod_idx;
  4957. /* Make sure updates to the rx_std_buffers[] entries and the
  4958. * standard producer index are seen in the correct order.
  4959. */
  4960. smp_rmb();
  4961. if (spr->rx_std_cons_idx == src_prod_idx)
  4962. break;
  4963. if (spr->rx_std_cons_idx < src_prod_idx)
  4964. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4965. else
  4966. cpycnt = tp->rx_std_ring_mask + 1 -
  4967. spr->rx_std_cons_idx;
  4968. cpycnt = min(cpycnt,
  4969. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4970. si = spr->rx_std_cons_idx;
  4971. di = dpr->rx_std_prod_idx;
  4972. for (i = di; i < di + cpycnt; i++) {
  4973. if (dpr->rx_std_buffers[i].data) {
  4974. cpycnt = i - di;
  4975. err = -ENOSPC;
  4976. break;
  4977. }
  4978. }
  4979. if (!cpycnt)
  4980. break;
  4981. /* Ensure that updates to the rx_std_buffers ring and the
  4982. * shadowed hardware producer ring from tg3_recycle_skb() are
  4983. * ordered correctly WRT the skb check above.
  4984. */
  4985. smp_rmb();
  4986. memcpy(&dpr->rx_std_buffers[di],
  4987. &spr->rx_std_buffers[si],
  4988. cpycnt * sizeof(struct ring_info));
  4989. for (i = 0; i < cpycnt; i++, di++, si++) {
  4990. struct tg3_rx_buffer_desc *sbd, *dbd;
  4991. sbd = &spr->rx_std[si];
  4992. dbd = &dpr->rx_std[di];
  4993. dbd->addr_hi = sbd->addr_hi;
  4994. dbd->addr_lo = sbd->addr_lo;
  4995. }
  4996. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4997. tp->rx_std_ring_mask;
  4998. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4999. tp->rx_std_ring_mask;
  5000. }
  5001. while (1) {
  5002. src_prod_idx = spr->rx_jmb_prod_idx;
  5003. /* Make sure updates to the rx_jmb_buffers[] entries and
  5004. * the jumbo producer index are seen in the correct order.
  5005. */
  5006. smp_rmb();
  5007. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5008. break;
  5009. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5010. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5011. else
  5012. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5013. spr->rx_jmb_cons_idx;
  5014. cpycnt = min(cpycnt,
  5015. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5016. si = spr->rx_jmb_cons_idx;
  5017. di = dpr->rx_jmb_prod_idx;
  5018. for (i = di; i < di + cpycnt; i++) {
  5019. if (dpr->rx_jmb_buffers[i].data) {
  5020. cpycnt = i - di;
  5021. err = -ENOSPC;
  5022. break;
  5023. }
  5024. }
  5025. if (!cpycnt)
  5026. break;
  5027. /* Ensure that updates to the rx_jmb_buffers ring and the
  5028. * shadowed hardware producer ring from tg3_recycle_skb() are
  5029. * ordered correctly WRT the skb check above.
  5030. */
  5031. smp_rmb();
  5032. memcpy(&dpr->rx_jmb_buffers[di],
  5033. &spr->rx_jmb_buffers[si],
  5034. cpycnt * sizeof(struct ring_info));
  5035. for (i = 0; i < cpycnt; i++, di++, si++) {
  5036. struct tg3_rx_buffer_desc *sbd, *dbd;
  5037. sbd = &spr->rx_jmb[si].std;
  5038. dbd = &dpr->rx_jmb[di].std;
  5039. dbd->addr_hi = sbd->addr_hi;
  5040. dbd->addr_lo = sbd->addr_lo;
  5041. }
  5042. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5043. tp->rx_jmb_ring_mask;
  5044. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5045. tp->rx_jmb_ring_mask;
  5046. }
  5047. return err;
  5048. }
  5049. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5050. {
  5051. struct tg3 *tp = tnapi->tp;
  5052. /* run TX completion thread */
  5053. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5054. tg3_tx(tnapi);
  5055. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5056. return work_done;
  5057. }
  5058. /* run RX thread, within the bounds set by NAPI.
  5059. * All RX "locking" is done by ensuring outside
  5060. * code synchronizes with tg3->napi.poll()
  5061. */
  5062. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5063. work_done += tg3_rx(tnapi, budget - work_done);
  5064. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5065. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5066. int i, err = 0;
  5067. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5068. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5069. for (i = 1; i < tp->irq_cnt; i++)
  5070. err |= tg3_rx_prodring_xfer(tp, dpr,
  5071. &tp->napi[i].prodring);
  5072. wmb();
  5073. if (std_prod_idx != dpr->rx_std_prod_idx)
  5074. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5075. dpr->rx_std_prod_idx);
  5076. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5077. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5078. dpr->rx_jmb_prod_idx);
  5079. mmiowb();
  5080. if (err)
  5081. tw32_f(HOSTCC_MODE, tp->coal_now);
  5082. }
  5083. return work_done;
  5084. }
  5085. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5086. {
  5087. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5088. schedule_work(&tp->reset_task);
  5089. }
  5090. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5091. {
  5092. cancel_work_sync(&tp->reset_task);
  5093. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5094. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5095. }
  5096. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5097. {
  5098. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5099. struct tg3 *tp = tnapi->tp;
  5100. int work_done = 0;
  5101. struct tg3_hw_status *sblk = tnapi->hw_status;
  5102. while (1) {
  5103. work_done = tg3_poll_work(tnapi, work_done, budget);
  5104. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5105. goto tx_recovery;
  5106. if (unlikely(work_done >= budget))
  5107. break;
  5108. /* tp->last_tag is used in tg3_int_reenable() below
  5109. * to tell the hw how much work has been processed,
  5110. * so we must read it before checking for more work.
  5111. */
  5112. tnapi->last_tag = sblk->status_tag;
  5113. tnapi->last_irq_tag = tnapi->last_tag;
  5114. rmb();
  5115. /* check for RX/TX work to do */
  5116. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5117. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5118. napi_complete(napi);
  5119. /* Reenable interrupts. */
  5120. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5121. mmiowb();
  5122. break;
  5123. }
  5124. }
  5125. return work_done;
  5126. tx_recovery:
  5127. /* work_done is guaranteed to be less than budget. */
  5128. napi_complete(napi);
  5129. tg3_reset_task_schedule(tp);
  5130. return work_done;
  5131. }
  5132. static void tg3_process_error(struct tg3 *tp)
  5133. {
  5134. u32 val;
  5135. bool real_error = false;
  5136. if (tg3_flag(tp, ERROR_PROCESSED))
  5137. return;
  5138. /* Check Flow Attention register */
  5139. val = tr32(HOSTCC_FLOW_ATTN);
  5140. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5141. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5142. real_error = true;
  5143. }
  5144. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5145. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5146. real_error = true;
  5147. }
  5148. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5149. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5150. real_error = true;
  5151. }
  5152. if (!real_error)
  5153. return;
  5154. tg3_dump_state(tp);
  5155. tg3_flag_set(tp, ERROR_PROCESSED);
  5156. tg3_reset_task_schedule(tp);
  5157. }
  5158. static int tg3_poll(struct napi_struct *napi, int budget)
  5159. {
  5160. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5161. struct tg3 *tp = tnapi->tp;
  5162. int work_done = 0;
  5163. struct tg3_hw_status *sblk = tnapi->hw_status;
  5164. while (1) {
  5165. if (sblk->status & SD_STATUS_ERROR)
  5166. tg3_process_error(tp);
  5167. tg3_poll_link(tp);
  5168. work_done = tg3_poll_work(tnapi, work_done, budget);
  5169. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5170. goto tx_recovery;
  5171. if (unlikely(work_done >= budget))
  5172. break;
  5173. if (tg3_flag(tp, TAGGED_STATUS)) {
  5174. /* tp->last_tag is used in tg3_int_reenable() below
  5175. * to tell the hw how much work has been processed,
  5176. * so we must read it before checking for more work.
  5177. */
  5178. tnapi->last_tag = sblk->status_tag;
  5179. tnapi->last_irq_tag = tnapi->last_tag;
  5180. rmb();
  5181. } else
  5182. sblk->status &= ~SD_STATUS_UPDATED;
  5183. if (likely(!tg3_has_work(tnapi))) {
  5184. napi_complete(napi);
  5185. tg3_int_reenable(tnapi);
  5186. break;
  5187. }
  5188. }
  5189. return work_done;
  5190. tx_recovery:
  5191. /* work_done is guaranteed to be less than budget. */
  5192. napi_complete(napi);
  5193. tg3_reset_task_schedule(tp);
  5194. return work_done;
  5195. }
  5196. static void tg3_napi_disable(struct tg3 *tp)
  5197. {
  5198. int i;
  5199. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5200. napi_disable(&tp->napi[i].napi);
  5201. }
  5202. static void tg3_napi_enable(struct tg3 *tp)
  5203. {
  5204. int i;
  5205. for (i = 0; i < tp->irq_cnt; i++)
  5206. napi_enable(&tp->napi[i].napi);
  5207. }
  5208. static void tg3_napi_init(struct tg3 *tp)
  5209. {
  5210. int i;
  5211. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5212. for (i = 1; i < tp->irq_cnt; i++)
  5213. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5214. }
  5215. static void tg3_napi_fini(struct tg3 *tp)
  5216. {
  5217. int i;
  5218. for (i = 0; i < tp->irq_cnt; i++)
  5219. netif_napi_del(&tp->napi[i].napi);
  5220. }
  5221. static inline void tg3_netif_stop(struct tg3 *tp)
  5222. {
  5223. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5224. tg3_napi_disable(tp);
  5225. netif_tx_disable(tp->dev);
  5226. }
  5227. static inline void tg3_netif_start(struct tg3 *tp)
  5228. {
  5229. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5230. * appropriate so long as all callers are assured to
  5231. * have free tx slots (such as after tg3_init_hw)
  5232. */
  5233. netif_tx_wake_all_queues(tp->dev);
  5234. tg3_napi_enable(tp);
  5235. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5236. tg3_enable_ints(tp);
  5237. }
  5238. static void tg3_irq_quiesce(struct tg3 *tp)
  5239. {
  5240. int i;
  5241. BUG_ON(tp->irq_sync);
  5242. tp->irq_sync = 1;
  5243. smp_mb();
  5244. for (i = 0; i < tp->irq_cnt; i++)
  5245. synchronize_irq(tp->napi[i].irq_vec);
  5246. }
  5247. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5248. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5249. * with as well. Most of the time, this is not necessary except when
  5250. * shutting down the device.
  5251. */
  5252. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5253. {
  5254. spin_lock_bh(&tp->lock);
  5255. if (irq_sync)
  5256. tg3_irq_quiesce(tp);
  5257. }
  5258. static inline void tg3_full_unlock(struct tg3 *tp)
  5259. {
  5260. spin_unlock_bh(&tp->lock);
  5261. }
  5262. /* One-shot MSI handler - Chip automatically disables interrupt
  5263. * after sending MSI so driver doesn't have to do it.
  5264. */
  5265. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5266. {
  5267. struct tg3_napi *tnapi = dev_id;
  5268. struct tg3 *tp = tnapi->tp;
  5269. prefetch(tnapi->hw_status);
  5270. if (tnapi->rx_rcb)
  5271. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5272. if (likely(!tg3_irq_sync(tp)))
  5273. napi_schedule(&tnapi->napi);
  5274. return IRQ_HANDLED;
  5275. }
  5276. /* MSI ISR - No need to check for interrupt sharing and no need to
  5277. * flush status block and interrupt mailbox. PCI ordering rules
  5278. * guarantee that MSI will arrive after the status block.
  5279. */
  5280. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5281. {
  5282. struct tg3_napi *tnapi = dev_id;
  5283. struct tg3 *tp = tnapi->tp;
  5284. prefetch(tnapi->hw_status);
  5285. if (tnapi->rx_rcb)
  5286. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5287. /*
  5288. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5289. * chip-internal interrupt pending events.
  5290. * Writing non-zero to intr-mbox-0 additional tells the
  5291. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5292. * event coalescing.
  5293. */
  5294. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5295. if (likely(!tg3_irq_sync(tp)))
  5296. napi_schedule(&tnapi->napi);
  5297. return IRQ_RETVAL(1);
  5298. }
  5299. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5300. {
  5301. struct tg3_napi *tnapi = dev_id;
  5302. struct tg3 *tp = tnapi->tp;
  5303. struct tg3_hw_status *sblk = tnapi->hw_status;
  5304. unsigned int handled = 1;
  5305. /* In INTx mode, it is possible for the interrupt to arrive at
  5306. * the CPU before the status block posted prior to the interrupt.
  5307. * Reading the PCI State register will confirm whether the
  5308. * interrupt is ours and will flush the status block.
  5309. */
  5310. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5311. if (tg3_flag(tp, CHIP_RESETTING) ||
  5312. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5313. handled = 0;
  5314. goto out;
  5315. }
  5316. }
  5317. /*
  5318. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5319. * chip-internal interrupt pending events.
  5320. * Writing non-zero to intr-mbox-0 additional tells the
  5321. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5322. * event coalescing.
  5323. *
  5324. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5325. * spurious interrupts. The flush impacts performance but
  5326. * excessive spurious interrupts can be worse in some cases.
  5327. */
  5328. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5329. if (tg3_irq_sync(tp))
  5330. goto out;
  5331. sblk->status &= ~SD_STATUS_UPDATED;
  5332. if (likely(tg3_has_work(tnapi))) {
  5333. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5334. napi_schedule(&tnapi->napi);
  5335. } else {
  5336. /* No work, shared interrupt perhaps? re-enable
  5337. * interrupts, and flush that PCI write
  5338. */
  5339. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5340. 0x00000000);
  5341. }
  5342. out:
  5343. return IRQ_RETVAL(handled);
  5344. }
  5345. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5346. {
  5347. struct tg3_napi *tnapi = dev_id;
  5348. struct tg3 *tp = tnapi->tp;
  5349. struct tg3_hw_status *sblk = tnapi->hw_status;
  5350. unsigned int handled = 1;
  5351. /* In INTx mode, it is possible for the interrupt to arrive at
  5352. * the CPU before the status block posted prior to the interrupt.
  5353. * Reading the PCI State register will confirm whether the
  5354. * interrupt is ours and will flush the status block.
  5355. */
  5356. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5357. if (tg3_flag(tp, CHIP_RESETTING) ||
  5358. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5359. handled = 0;
  5360. goto out;
  5361. }
  5362. }
  5363. /*
  5364. * writing any value to intr-mbox-0 clears PCI INTA# and
  5365. * chip-internal interrupt pending events.
  5366. * writing non-zero to intr-mbox-0 additional tells the
  5367. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5368. * event coalescing.
  5369. *
  5370. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5371. * spurious interrupts. The flush impacts performance but
  5372. * excessive spurious interrupts can be worse in some cases.
  5373. */
  5374. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5375. /*
  5376. * In a shared interrupt configuration, sometimes other devices'
  5377. * interrupts will scream. We record the current status tag here
  5378. * so that the above check can report that the screaming interrupts
  5379. * are unhandled. Eventually they will be silenced.
  5380. */
  5381. tnapi->last_irq_tag = sblk->status_tag;
  5382. if (tg3_irq_sync(tp))
  5383. goto out;
  5384. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5385. napi_schedule(&tnapi->napi);
  5386. out:
  5387. return IRQ_RETVAL(handled);
  5388. }
  5389. /* ISR for interrupt test */
  5390. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5391. {
  5392. struct tg3_napi *tnapi = dev_id;
  5393. struct tg3 *tp = tnapi->tp;
  5394. struct tg3_hw_status *sblk = tnapi->hw_status;
  5395. if ((sblk->status & SD_STATUS_UPDATED) ||
  5396. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5397. tg3_disable_ints(tp);
  5398. return IRQ_RETVAL(1);
  5399. }
  5400. return IRQ_RETVAL(0);
  5401. }
  5402. #ifdef CONFIG_NET_POLL_CONTROLLER
  5403. static void tg3_poll_controller(struct net_device *dev)
  5404. {
  5405. int i;
  5406. struct tg3 *tp = netdev_priv(dev);
  5407. for (i = 0; i < tp->irq_cnt; i++)
  5408. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5409. }
  5410. #endif
  5411. static void tg3_tx_timeout(struct net_device *dev)
  5412. {
  5413. struct tg3 *tp = netdev_priv(dev);
  5414. if (netif_msg_tx_err(tp)) {
  5415. netdev_err(dev, "transmit timed out, resetting\n");
  5416. tg3_dump_state(tp);
  5417. }
  5418. tg3_reset_task_schedule(tp);
  5419. }
  5420. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5421. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5422. {
  5423. u32 base = (u32) mapping & 0xffffffff;
  5424. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5425. }
  5426. /* Test for DMA addresses > 40-bit */
  5427. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5428. int len)
  5429. {
  5430. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5431. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5432. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5433. return 0;
  5434. #else
  5435. return 0;
  5436. #endif
  5437. }
  5438. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5439. dma_addr_t mapping, u32 len, u32 flags,
  5440. u32 mss, u32 vlan)
  5441. {
  5442. txbd->addr_hi = ((u64) mapping >> 32);
  5443. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5444. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5445. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5446. }
  5447. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5448. dma_addr_t map, u32 len, u32 flags,
  5449. u32 mss, u32 vlan)
  5450. {
  5451. struct tg3 *tp = tnapi->tp;
  5452. bool hwbug = false;
  5453. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5454. hwbug = true;
  5455. if (tg3_4g_overflow_test(map, len))
  5456. hwbug = true;
  5457. if (tg3_40bit_overflow_test(tp, map, len))
  5458. hwbug = true;
  5459. if (tp->dma_limit) {
  5460. u32 prvidx = *entry;
  5461. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5462. while (len > tp->dma_limit && *budget) {
  5463. u32 frag_len = tp->dma_limit;
  5464. len -= tp->dma_limit;
  5465. /* Avoid the 8byte DMA problem */
  5466. if (len <= 8) {
  5467. len += tp->dma_limit / 2;
  5468. frag_len = tp->dma_limit / 2;
  5469. }
  5470. tnapi->tx_buffers[*entry].fragmented = true;
  5471. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5472. frag_len, tmp_flag, mss, vlan);
  5473. *budget -= 1;
  5474. prvidx = *entry;
  5475. *entry = NEXT_TX(*entry);
  5476. map += frag_len;
  5477. }
  5478. if (len) {
  5479. if (*budget) {
  5480. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5481. len, flags, mss, vlan);
  5482. *budget -= 1;
  5483. *entry = NEXT_TX(*entry);
  5484. } else {
  5485. hwbug = true;
  5486. tnapi->tx_buffers[prvidx].fragmented = false;
  5487. }
  5488. }
  5489. } else {
  5490. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5491. len, flags, mss, vlan);
  5492. *entry = NEXT_TX(*entry);
  5493. }
  5494. return hwbug;
  5495. }
  5496. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5497. {
  5498. int i;
  5499. struct sk_buff *skb;
  5500. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5501. skb = txb->skb;
  5502. txb->skb = NULL;
  5503. pci_unmap_single(tnapi->tp->pdev,
  5504. dma_unmap_addr(txb, mapping),
  5505. skb_headlen(skb),
  5506. PCI_DMA_TODEVICE);
  5507. while (txb->fragmented) {
  5508. txb->fragmented = false;
  5509. entry = NEXT_TX(entry);
  5510. txb = &tnapi->tx_buffers[entry];
  5511. }
  5512. for (i = 0; i <= last; i++) {
  5513. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5514. entry = NEXT_TX(entry);
  5515. txb = &tnapi->tx_buffers[entry];
  5516. pci_unmap_page(tnapi->tp->pdev,
  5517. dma_unmap_addr(txb, mapping),
  5518. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5519. while (txb->fragmented) {
  5520. txb->fragmented = false;
  5521. entry = NEXT_TX(entry);
  5522. txb = &tnapi->tx_buffers[entry];
  5523. }
  5524. }
  5525. }
  5526. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5527. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5528. struct sk_buff **pskb,
  5529. u32 *entry, u32 *budget,
  5530. u32 base_flags, u32 mss, u32 vlan)
  5531. {
  5532. struct tg3 *tp = tnapi->tp;
  5533. struct sk_buff *new_skb, *skb = *pskb;
  5534. dma_addr_t new_addr = 0;
  5535. int ret = 0;
  5536. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5537. new_skb = skb_copy(skb, GFP_ATOMIC);
  5538. else {
  5539. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5540. new_skb = skb_copy_expand(skb,
  5541. skb_headroom(skb) + more_headroom,
  5542. skb_tailroom(skb), GFP_ATOMIC);
  5543. }
  5544. if (!new_skb) {
  5545. ret = -1;
  5546. } else {
  5547. /* New SKB is guaranteed to be linear. */
  5548. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5549. PCI_DMA_TODEVICE);
  5550. /* Make sure the mapping succeeded */
  5551. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5552. dev_kfree_skb(new_skb);
  5553. ret = -1;
  5554. } else {
  5555. u32 save_entry = *entry;
  5556. base_flags |= TXD_FLAG_END;
  5557. tnapi->tx_buffers[*entry].skb = new_skb;
  5558. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5559. mapping, new_addr);
  5560. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5561. new_skb->len, base_flags,
  5562. mss, vlan)) {
  5563. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5564. dev_kfree_skb(new_skb);
  5565. ret = -1;
  5566. }
  5567. }
  5568. }
  5569. dev_kfree_skb(skb);
  5570. *pskb = new_skb;
  5571. return ret;
  5572. }
  5573. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5574. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5575. * TSO header is greater than 80 bytes.
  5576. */
  5577. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5578. {
  5579. struct sk_buff *segs, *nskb;
  5580. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5581. /* Estimate the number of fragments in the worst case */
  5582. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5583. netif_stop_queue(tp->dev);
  5584. /* netif_tx_stop_queue() must be done before checking
  5585. * checking tx index in tg3_tx_avail() below, because in
  5586. * tg3_tx(), we update tx index before checking for
  5587. * netif_tx_queue_stopped().
  5588. */
  5589. smp_mb();
  5590. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5591. return NETDEV_TX_BUSY;
  5592. netif_wake_queue(tp->dev);
  5593. }
  5594. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5595. if (IS_ERR(segs))
  5596. goto tg3_tso_bug_end;
  5597. do {
  5598. nskb = segs;
  5599. segs = segs->next;
  5600. nskb->next = NULL;
  5601. tg3_start_xmit(nskb, tp->dev);
  5602. } while (segs);
  5603. tg3_tso_bug_end:
  5604. dev_kfree_skb(skb);
  5605. return NETDEV_TX_OK;
  5606. }
  5607. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5608. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5609. */
  5610. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5611. {
  5612. struct tg3 *tp = netdev_priv(dev);
  5613. u32 len, entry, base_flags, mss, vlan = 0;
  5614. u32 budget;
  5615. int i = -1, would_hit_hwbug;
  5616. dma_addr_t mapping;
  5617. struct tg3_napi *tnapi;
  5618. struct netdev_queue *txq;
  5619. unsigned int last;
  5620. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5621. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5622. if (tg3_flag(tp, ENABLE_TSS))
  5623. tnapi++;
  5624. budget = tg3_tx_avail(tnapi);
  5625. /* We are running in BH disabled context with netif_tx_lock
  5626. * and TX reclaim runs via tp->napi.poll inside of a software
  5627. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5628. * no IRQ context deadlocks to worry about either. Rejoice!
  5629. */
  5630. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5631. if (!netif_tx_queue_stopped(txq)) {
  5632. netif_tx_stop_queue(txq);
  5633. /* This is a hard error, log it. */
  5634. netdev_err(dev,
  5635. "BUG! Tx Ring full when queue awake!\n");
  5636. }
  5637. return NETDEV_TX_BUSY;
  5638. }
  5639. entry = tnapi->tx_prod;
  5640. base_flags = 0;
  5641. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5642. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5643. mss = skb_shinfo(skb)->gso_size;
  5644. if (mss) {
  5645. struct iphdr *iph;
  5646. u32 tcp_opt_len, hdr_len;
  5647. if (skb_header_cloned(skb) &&
  5648. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5649. goto drop;
  5650. iph = ip_hdr(skb);
  5651. tcp_opt_len = tcp_optlen(skb);
  5652. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5653. if (!skb_is_gso_v6(skb)) {
  5654. iph->check = 0;
  5655. iph->tot_len = htons(mss + hdr_len);
  5656. }
  5657. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5658. tg3_flag(tp, TSO_BUG))
  5659. return tg3_tso_bug(tp, skb);
  5660. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5661. TXD_FLAG_CPU_POST_DMA);
  5662. if (tg3_flag(tp, HW_TSO_1) ||
  5663. tg3_flag(tp, HW_TSO_2) ||
  5664. tg3_flag(tp, HW_TSO_3)) {
  5665. tcp_hdr(skb)->check = 0;
  5666. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5667. } else
  5668. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5669. iph->daddr, 0,
  5670. IPPROTO_TCP,
  5671. 0);
  5672. if (tg3_flag(tp, HW_TSO_3)) {
  5673. mss |= (hdr_len & 0xc) << 12;
  5674. if (hdr_len & 0x10)
  5675. base_flags |= 0x00000010;
  5676. base_flags |= (hdr_len & 0x3e0) << 5;
  5677. } else if (tg3_flag(tp, HW_TSO_2))
  5678. mss |= hdr_len << 9;
  5679. else if (tg3_flag(tp, HW_TSO_1) ||
  5680. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5681. if (tcp_opt_len || iph->ihl > 5) {
  5682. int tsflags;
  5683. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5684. mss |= (tsflags << 11);
  5685. }
  5686. } else {
  5687. if (tcp_opt_len || iph->ihl > 5) {
  5688. int tsflags;
  5689. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5690. base_flags |= tsflags << 12;
  5691. }
  5692. }
  5693. }
  5694. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5695. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5696. base_flags |= TXD_FLAG_JMB_PKT;
  5697. if (vlan_tx_tag_present(skb)) {
  5698. base_flags |= TXD_FLAG_VLAN;
  5699. vlan = vlan_tx_tag_get(skb);
  5700. }
  5701. len = skb_headlen(skb);
  5702. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5703. if (pci_dma_mapping_error(tp->pdev, mapping))
  5704. goto drop;
  5705. tnapi->tx_buffers[entry].skb = skb;
  5706. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5707. would_hit_hwbug = 0;
  5708. if (tg3_flag(tp, 5701_DMA_BUG))
  5709. would_hit_hwbug = 1;
  5710. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5711. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5712. mss, vlan)) {
  5713. would_hit_hwbug = 1;
  5714. } else if (skb_shinfo(skb)->nr_frags > 0) {
  5715. u32 tmp_mss = mss;
  5716. if (!tg3_flag(tp, HW_TSO_1) &&
  5717. !tg3_flag(tp, HW_TSO_2) &&
  5718. !tg3_flag(tp, HW_TSO_3))
  5719. tmp_mss = 0;
  5720. /* Now loop through additional data
  5721. * fragments, and queue them.
  5722. */
  5723. last = skb_shinfo(skb)->nr_frags - 1;
  5724. for (i = 0; i <= last; i++) {
  5725. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5726. len = skb_frag_size(frag);
  5727. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5728. len, DMA_TO_DEVICE);
  5729. tnapi->tx_buffers[entry].skb = NULL;
  5730. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5731. mapping);
  5732. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5733. goto dma_error;
  5734. if (!budget ||
  5735. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5736. len, base_flags |
  5737. ((i == last) ? TXD_FLAG_END : 0),
  5738. tmp_mss, vlan)) {
  5739. would_hit_hwbug = 1;
  5740. break;
  5741. }
  5742. }
  5743. }
  5744. if (would_hit_hwbug) {
  5745. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5746. /* If the workaround fails due to memory/mapping
  5747. * failure, silently drop this packet.
  5748. */
  5749. entry = tnapi->tx_prod;
  5750. budget = tg3_tx_avail(tnapi);
  5751. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  5752. base_flags, mss, vlan))
  5753. goto drop_nofree;
  5754. }
  5755. skb_tx_timestamp(skb);
  5756. netdev_tx_sent_queue(txq, skb->len);
  5757. /* Sync BD data before updating mailbox */
  5758. wmb();
  5759. /* Packets are ready, update Tx producer idx local and on card. */
  5760. tw32_tx_mbox(tnapi->prodmbox, entry);
  5761. tnapi->tx_prod = entry;
  5762. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5763. netif_tx_stop_queue(txq);
  5764. /* netif_tx_stop_queue() must be done before checking
  5765. * checking tx index in tg3_tx_avail() below, because in
  5766. * tg3_tx(), we update tx index before checking for
  5767. * netif_tx_queue_stopped().
  5768. */
  5769. smp_mb();
  5770. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5771. netif_tx_wake_queue(txq);
  5772. }
  5773. mmiowb();
  5774. return NETDEV_TX_OK;
  5775. dma_error:
  5776. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  5777. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5778. drop:
  5779. dev_kfree_skb(skb);
  5780. drop_nofree:
  5781. tp->tx_dropped++;
  5782. return NETDEV_TX_OK;
  5783. }
  5784. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5785. {
  5786. if (enable) {
  5787. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5788. MAC_MODE_PORT_MODE_MASK);
  5789. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5790. if (!tg3_flag(tp, 5705_PLUS))
  5791. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5792. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5793. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5794. else
  5795. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5796. } else {
  5797. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5798. if (tg3_flag(tp, 5705_PLUS) ||
  5799. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5800. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5801. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5802. }
  5803. tw32(MAC_MODE, tp->mac_mode);
  5804. udelay(40);
  5805. }
  5806. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5807. {
  5808. u32 val, bmcr, mac_mode, ptest = 0;
  5809. tg3_phy_toggle_apd(tp, false);
  5810. tg3_phy_toggle_automdix(tp, 0);
  5811. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5812. return -EIO;
  5813. bmcr = BMCR_FULLDPLX;
  5814. switch (speed) {
  5815. case SPEED_10:
  5816. break;
  5817. case SPEED_100:
  5818. bmcr |= BMCR_SPEED100;
  5819. break;
  5820. case SPEED_1000:
  5821. default:
  5822. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5823. speed = SPEED_100;
  5824. bmcr |= BMCR_SPEED100;
  5825. } else {
  5826. speed = SPEED_1000;
  5827. bmcr |= BMCR_SPEED1000;
  5828. }
  5829. }
  5830. if (extlpbk) {
  5831. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5832. tg3_readphy(tp, MII_CTRL1000, &val);
  5833. val |= CTL1000_AS_MASTER |
  5834. CTL1000_ENABLE_MASTER;
  5835. tg3_writephy(tp, MII_CTRL1000, val);
  5836. } else {
  5837. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5838. MII_TG3_FET_PTEST_TRIM_2;
  5839. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5840. }
  5841. } else
  5842. bmcr |= BMCR_LOOPBACK;
  5843. tg3_writephy(tp, MII_BMCR, bmcr);
  5844. /* The write needs to be flushed for the FETs */
  5845. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5846. tg3_readphy(tp, MII_BMCR, &bmcr);
  5847. udelay(40);
  5848. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5849. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5850. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5851. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5852. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5853. /* The write needs to be flushed for the AC131 */
  5854. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5855. }
  5856. /* Reset to prevent losing 1st rx packet intermittently */
  5857. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5858. tg3_flag(tp, 5780_CLASS)) {
  5859. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5860. udelay(10);
  5861. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5862. }
  5863. mac_mode = tp->mac_mode &
  5864. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5865. if (speed == SPEED_1000)
  5866. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5867. else
  5868. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5870. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5871. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5872. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5873. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5874. mac_mode |= MAC_MODE_LINK_POLARITY;
  5875. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  5876. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  5877. }
  5878. tw32(MAC_MODE, mac_mode);
  5879. udelay(40);
  5880. return 0;
  5881. }
  5882. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  5883. {
  5884. struct tg3 *tp = netdev_priv(dev);
  5885. if (features & NETIF_F_LOOPBACK) {
  5886. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5887. return;
  5888. spin_lock_bh(&tp->lock);
  5889. tg3_mac_loopback(tp, true);
  5890. netif_carrier_on(tp->dev);
  5891. spin_unlock_bh(&tp->lock);
  5892. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5893. } else {
  5894. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5895. return;
  5896. spin_lock_bh(&tp->lock);
  5897. tg3_mac_loopback(tp, false);
  5898. /* Force link status check */
  5899. tg3_setup_phy(tp, 1);
  5900. spin_unlock_bh(&tp->lock);
  5901. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5902. }
  5903. }
  5904. static netdev_features_t tg3_fix_features(struct net_device *dev,
  5905. netdev_features_t features)
  5906. {
  5907. struct tg3 *tp = netdev_priv(dev);
  5908. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5909. features &= ~NETIF_F_ALL_TSO;
  5910. return features;
  5911. }
  5912. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  5913. {
  5914. netdev_features_t changed = dev->features ^ features;
  5915. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5916. tg3_set_loopback(dev, features);
  5917. return 0;
  5918. }
  5919. static void tg3_rx_prodring_free(struct tg3 *tp,
  5920. struct tg3_rx_prodring_set *tpr)
  5921. {
  5922. int i;
  5923. if (tpr != &tp->napi[0].prodring) {
  5924. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5925. i = (i + 1) & tp->rx_std_ring_mask)
  5926. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  5927. tp->rx_pkt_map_sz);
  5928. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5929. for (i = tpr->rx_jmb_cons_idx;
  5930. i != tpr->rx_jmb_prod_idx;
  5931. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5932. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  5933. TG3_RX_JMB_MAP_SZ);
  5934. }
  5935. }
  5936. return;
  5937. }
  5938. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5939. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  5940. tp->rx_pkt_map_sz);
  5941. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5942. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5943. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  5944. TG3_RX_JMB_MAP_SZ);
  5945. }
  5946. }
  5947. /* Initialize rx rings for packet processing.
  5948. *
  5949. * The chip has been shut down and the driver detached from
  5950. * the networking, so no interrupts or new tx packets will
  5951. * end up in the driver. tp->{tx,}lock are held and thus
  5952. * we may not sleep.
  5953. */
  5954. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5955. struct tg3_rx_prodring_set *tpr)
  5956. {
  5957. u32 i, rx_pkt_dma_sz;
  5958. tpr->rx_std_cons_idx = 0;
  5959. tpr->rx_std_prod_idx = 0;
  5960. tpr->rx_jmb_cons_idx = 0;
  5961. tpr->rx_jmb_prod_idx = 0;
  5962. if (tpr != &tp->napi[0].prodring) {
  5963. memset(&tpr->rx_std_buffers[0], 0,
  5964. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5965. if (tpr->rx_jmb_buffers)
  5966. memset(&tpr->rx_jmb_buffers[0], 0,
  5967. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5968. goto done;
  5969. }
  5970. /* Zero out all descriptors. */
  5971. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5972. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5973. if (tg3_flag(tp, 5780_CLASS) &&
  5974. tp->dev->mtu > ETH_DATA_LEN)
  5975. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5976. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5977. /* Initialize invariants of the rings, we only set this
  5978. * stuff once. This works because the card does not
  5979. * write into the rx buffer posting rings.
  5980. */
  5981. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5982. struct tg3_rx_buffer_desc *rxd;
  5983. rxd = &tpr->rx_std[i];
  5984. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5985. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5986. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5987. (i << RXD_OPAQUE_INDEX_SHIFT));
  5988. }
  5989. /* Now allocate fresh SKBs for each rx ring. */
  5990. for (i = 0; i < tp->rx_pending; i++) {
  5991. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5992. netdev_warn(tp->dev,
  5993. "Using a smaller RX standard ring. Only "
  5994. "%d out of %d buffers were allocated "
  5995. "successfully\n", i, tp->rx_pending);
  5996. if (i == 0)
  5997. goto initfail;
  5998. tp->rx_pending = i;
  5999. break;
  6000. }
  6001. }
  6002. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6003. goto done;
  6004. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6005. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6006. goto done;
  6007. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6008. struct tg3_rx_buffer_desc *rxd;
  6009. rxd = &tpr->rx_jmb[i].std;
  6010. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6011. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6012. RXD_FLAG_JUMBO;
  6013. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6014. (i << RXD_OPAQUE_INDEX_SHIFT));
  6015. }
  6016. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6017. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  6018. netdev_warn(tp->dev,
  6019. "Using a smaller RX jumbo ring. Only %d "
  6020. "out of %d buffers were allocated "
  6021. "successfully\n", i, tp->rx_jumbo_pending);
  6022. if (i == 0)
  6023. goto initfail;
  6024. tp->rx_jumbo_pending = i;
  6025. break;
  6026. }
  6027. }
  6028. done:
  6029. return 0;
  6030. initfail:
  6031. tg3_rx_prodring_free(tp, tpr);
  6032. return -ENOMEM;
  6033. }
  6034. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6035. struct tg3_rx_prodring_set *tpr)
  6036. {
  6037. kfree(tpr->rx_std_buffers);
  6038. tpr->rx_std_buffers = NULL;
  6039. kfree(tpr->rx_jmb_buffers);
  6040. tpr->rx_jmb_buffers = NULL;
  6041. if (tpr->rx_std) {
  6042. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6043. tpr->rx_std, tpr->rx_std_mapping);
  6044. tpr->rx_std = NULL;
  6045. }
  6046. if (tpr->rx_jmb) {
  6047. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6048. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6049. tpr->rx_jmb = NULL;
  6050. }
  6051. }
  6052. static int tg3_rx_prodring_init(struct tg3 *tp,
  6053. struct tg3_rx_prodring_set *tpr)
  6054. {
  6055. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6056. GFP_KERNEL);
  6057. if (!tpr->rx_std_buffers)
  6058. return -ENOMEM;
  6059. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6060. TG3_RX_STD_RING_BYTES(tp),
  6061. &tpr->rx_std_mapping,
  6062. GFP_KERNEL);
  6063. if (!tpr->rx_std)
  6064. goto err_out;
  6065. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6066. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6067. GFP_KERNEL);
  6068. if (!tpr->rx_jmb_buffers)
  6069. goto err_out;
  6070. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6071. TG3_RX_JMB_RING_BYTES(tp),
  6072. &tpr->rx_jmb_mapping,
  6073. GFP_KERNEL);
  6074. if (!tpr->rx_jmb)
  6075. goto err_out;
  6076. }
  6077. return 0;
  6078. err_out:
  6079. tg3_rx_prodring_fini(tp, tpr);
  6080. return -ENOMEM;
  6081. }
  6082. /* Free up pending packets in all rx/tx rings.
  6083. *
  6084. * The chip has been shut down and the driver detached from
  6085. * the networking, so no interrupts or new tx packets will
  6086. * end up in the driver. tp->{tx,}lock is not held and we are not
  6087. * in an interrupt context and thus may sleep.
  6088. */
  6089. static void tg3_free_rings(struct tg3 *tp)
  6090. {
  6091. int i, j;
  6092. for (j = 0; j < tp->irq_cnt; j++) {
  6093. struct tg3_napi *tnapi = &tp->napi[j];
  6094. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6095. if (!tnapi->tx_buffers)
  6096. continue;
  6097. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6098. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6099. if (!skb)
  6100. continue;
  6101. tg3_tx_skb_unmap(tnapi, i,
  6102. skb_shinfo(skb)->nr_frags - 1);
  6103. dev_kfree_skb_any(skb);
  6104. }
  6105. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6106. }
  6107. }
  6108. /* Initialize tx/rx rings for packet processing.
  6109. *
  6110. * The chip has been shut down and the driver detached from
  6111. * the networking, so no interrupts or new tx packets will
  6112. * end up in the driver. tp->{tx,}lock are held and thus
  6113. * we may not sleep.
  6114. */
  6115. static int tg3_init_rings(struct tg3 *tp)
  6116. {
  6117. int i;
  6118. /* Free up all the SKBs. */
  6119. tg3_free_rings(tp);
  6120. for (i = 0; i < tp->irq_cnt; i++) {
  6121. struct tg3_napi *tnapi = &tp->napi[i];
  6122. tnapi->last_tag = 0;
  6123. tnapi->last_irq_tag = 0;
  6124. tnapi->hw_status->status = 0;
  6125. tnapi->hw_status->status_tag = 0;
  6126. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6127. tnapi->tx_prod = 0;
  6128. tnapi->tx_cons = 0;
  6129. if (tnapi->tx_ring)
  6130. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6131. tnapi->rx_rcb_ptr = 0;
  6132. if (tnapi->rx_rcb)
  6133. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6134. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6135. tg3_free_rings(tp);
  6136. return -ENOMEM;
  6137. }
  6138. }
  6139. return 0;
  6140. }
  6141. /*
  6142. * Must not be invoked with interrupt sources disabled and
  6143. * the hardware shutdown down.
  6144. */
  6145. static void tg3_free_consistent(struct tg3 *tp)
  6146. {
  6147. int i;
  6148. for (i = 0; i < tp->irq_cnt; i++) {
  6149. struct tg3_napi *tnapi = &tp->napi[i];
  6150. if (tnapi->tx_ring) {
  6151. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6152. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6153. tnapi->tx_ring = NULL;
  6154. }
  6155. kfree(tnapi->tx_buffers);
  6156. tnapi->tx_buffers = NULL;
  6157. if (tnapi->rx_rcb) {
  6158. dma_free_coherent(&tp->pdev->dev,
  6159. TG3_RX_RCB_RING_BYTES(tp),
  6160. tnapi->rx_rcb,
  6161. tnapi->rx_rcb_mapping);
  6162. tnapi->rx_rcb = NULL;
  6163. }
  6164. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6165. if (tnapi->hw_status) {
  6166. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6167. tnapi->hw_status,
  6168. tnapi->status_mapping);
  6169. tnapi->hw_status = NULL;
  6170. }
  6171. }
  6172. if (tp->hw_stats) {
  6173. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6174. tp->hw_stats, tp->stats_mapping);
  6175. tp->hw_stats = NULL;
  6176. }
  6177. }
  6178. /*
  6179. * Must not be invoked with interrupt sources disabled and
  6180. * the hardware shutdown down. Can sleep.
  6181. */
  6182. static int tg3_alloc_consistent(struct tg3 *tp)
  6183. {
  6184. int i;
  6185. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6186. sizeof(struct tg3_hw_stats),
  6187. &tp->stats_mapping,
  6188. GFP_KERNEL);
  6189. if (!tp->hw_stats)
  6190. goto err_out;
  6191. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6192. for (i = 0; i < tp->irq_cnt; i++) {
  6193. struct tg3_napi *tnapi = &tp->napi[i];
  6194. struct tg3_hw_status *sblk;
  6195. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6196. TG3_HW_STATUS_SIZE,
  6197. &tnapi->status_mapping,
  6198. GFP_KERNEL);
  6199. if (!tnapi->hw_status)
  6200. goto err_out;
  6201. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6202. sblk = tnapi->hw_status;
  6203. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6204. goto err_out;
  6205. /* If multivector TSS is enabled, vector 0 does not handle
  6206. * tx interrupts. Don't allocate any resources for it.
  6207. */
  6208. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  6209. (i && tg3_flag(tp, ENABLE_TSS))) {
  6210. tnapi->tx_buffers = kzalloc(
  6211. sizeof(struct tg3_tx_ring_info) *
  6212. TG3_TX_RING_SIZE, GFP_KERNEL);
  6213. if (!tnapi->tx_buffers)
  6214. goto err_out;
  6215. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6216. TG3_TX_RING_BYTES,
  6217. &tnapi->tx_desc_mapping,
  6218. GFP_KERNEL);
  6219. if (!tnapi->tx_ring)
  6220. goto err_out;
  6221. }
  6222. /*
  6223. * When RSS is enabled, the status block format changes
  6224. * slightly. The "rx_jumbo_consumer", "reserved",
  6225. * and "rx_mini_consumer" members get mapped to the
  6226. * other three rx return ring producer indexes.
  6227. */
  6228. switch (i) {
  6229. default:
  6230. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6231. break;
  6232. case 2:
  6233. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  6234. break;
  6235. case 3:
  6236. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  6237. break;
  6238. case 4:
  6239. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  6240. break;
  6241. }
  6242. /*
  6243. * If multivector RSS is enabled, vector 0 does not handle
  6244. * rx or tx interrupts. Don't allocate any resources for it.
  6245. */
  6246. if (!i && tg3_flag(tp, ENABLE_RSS))
  6247. continue;
  6248. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6249. TG3_RX_RCB_RING_BYTES(tp),
  6250. &tnapi->rx_rcb_mapping,
  6251. GFP_KERNEL);
  6252. if (!tnapi->rx_rcb)
  6253. goto err_out;
  6254. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6255. }
  6256. return 0;
  6257. err_out:
  6258. tg3_free_consistent(tp);
  6259. return -ENOMEM;
  6260. }
  6261. #define MAX_WAIT_CNT 1000
  6262. /* To stop a block, clear the enable bit and poll till it
  6263. * clears. tp->lock is held.
  6264. */
  6265. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6266. {
  6267. unsigned int i;
  6268. u32 val;
  6269. if (tg3_flag(tp, 5705_PLUS)) {
  6270. switch (ofs) {
  6271. case RCVLSC_MODE:
  6272. case DMAC_MODE:
  6273. case MBFREE_MODE:
  6274. case BUFMGR_MODE:
  6275. case MEMARB_MODE:
  6276. /* We can't enable/disable these bits of the
  6277. * 5705/5750, just say success.
  6278. */
  6279. return 0;
  6280. default:
  6281. break;
  6282. }
  6283. }
  6284. val = tr32(ofs);
  6285. val &= ~enable_bit;
  6286. tw32_f(ofs, val);
  6287. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6288. udelay(100);
  6289. val = tr32(ofs);
  6290. if ((val & enable_bit) == 0)
  6291. break;
  6292. }
  6293. if (i == MAX_WAIT_CNT && !silent) {
  6294. dev_err(&tp->pdev->dev,
  6295. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6296. ofs, enable_bit);
  6297. return -ENODEV;
  6298. }
  6299. return 0;
  6300. }
  6301. /* tp->lock is held. */
  6302. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6303. {
  6304. int i, err;
  6305. tg3_disable_ints(tp);
  6306. tp->rx_mode &= ~RX_MODE_ENABLE;
  6307. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6308. udelay(10);
  6309. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6310. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6311. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6312. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6313. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6314. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6315. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6316. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6317. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6318. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6319. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6320. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6321. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6322. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6323. tw32_f(MAC_MODE, tp->mac_mode);
  6324. udelay(40);
  6325. tp->tx_mode &= ~TX_MODE_ENABLE;
  6326. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6327. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6328. udelay(100);
  6329. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6330. break;
  6331. }
  6332. if (i >= MAX_WAIT_CNT) {
  6333. dev_err(&tp->pdev->dev,
  6334. "%s timed out, TX_MODE_ENABLE will not clear "
  6335. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6336. err |= -ENODEV;
  6337. }
  6338. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6339. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6340. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6341. tw32(FTQ_RESET, 0xffffffff);
  6342. tw32(FTQ_RESET, 0x00000000);
  6343. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6344. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6345. for (i = 0; i < tp->irq_cnt; i++) {
  6346. struct tg3_napi *tnapi = &tp->napi[i];
  6347. if (tnapi->hw_status)
  6348. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6349. }
  6350. return err;
  6351. }
  6352. /* Save PCI command register before chip reset */
  6353. static void tg3_save_pci_state(struct tg3 *tp)
  6354. {
  6355. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6356. }
  6357. /* Restore PCI state after chip reset */
  6358. static void tg3_restore_pci_state(struct tg3 *tp)
  6359. {
  6360. u32 val;
  6361. /* Re-enable indirect register accesses. */
  6362. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6363. tp->misc_host_ctrl);
  6364. /* Set MAX PCI retry to zero. */
  6365. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6366. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6367. tg3_flag(tp, PCIX_MODE))
  6368. val |= PCISTATE_RETRY_SAME_DMA;
  6369. /* Allow reads and writes to the APE register and memory space. */
  6370. if (tg3_flag(tp, ENABLE_APE))
  6371. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6372. PCISTATE_ALLOW_APE_SHMEM_WR |
  6373. PCISTATE_ALLOW_APE_PSPACE_WR;
  6374. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6375. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6376. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6377. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6378. tp->pci_cacheline_sz);
  6379. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6380. tp->pci_lat_timer);
  6381. }
  6382. /* Make sure PCI-X relaxed ordering bit is clear. */
  6383. if (tg3_flag(tp, PCIX_MODE)) {
  6384. u16 pcix_cmd;
  6385. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6386. &pcix_cmd);
  6387. pcix_cmd &= ~PCI_X_CMD_ERO;
  6388. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6389. pcix_cmd);
  6390. }
  6391. if (tg3_flag(tp, 5780_CLASS)) {
  6392. /* Chip reset on 5780 will reset MSI enable bit,
  6393. * so need to restore it.
  6394. */
  6395. if (tg3_flag(tp, USING_MSI)) {
  6396. u16 ctrl;
  6397. pci_read_config_word(tp->pdev,
  6398. tp->msi_cap + PCI_MSI_FLAGS,
  6399. &ctrl);
  6400. pci_write_config_word(tp->pdev,
  6401. tp->msi_cap + PCI_MSI_FLAGS,
  6402. ctrl | PCI_MSI_FLAGS_ENABLE);
  6403. val = tr32(MSGINT_MODE);
  6404. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6405. }
  6406. }
  6407. }
  6408. /* tp->lock is held. */
  6409. static int tg3_chip_reset(struct tg3 *tp)
  6410. {
  6411. u32 val;
  6412. void (*write_op)(struct tg3 *, u32, u32);
  6413. int i, err;
  6414. tg3_nvram_lock(tp);
  6415. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6416. /* No matching tg3_nvram_unlock() after this because
  6417. * chip reset below will undo the nvram lock.
  6418. */
  6419. tp->nvram_lock_cnt = 0;
  6420. /* GRC_MISC_CFG core clock reset will clear the memory
  6421. * enable bit in PCI register 4 and the MSI enable bit
  6422. * on some chips, so we save relevant registers here.
  6423. */
  6424. tg3_save_pci_state(tp);
  6425. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6426. tg3_flag(tp, 5755_PLUS))
  6427. tw32(GRC_FASTBOOT_PC, 0);
  6428. /*
  6429. * We must avoid the readl() that normally takes place.
  6430. * It locks machines, causes machine checks, and other
  6431. * fun things. So, temporarily disable the 5701
  6432. * hardware workaround, while we do the reset.
  6433. */
  6434. write_op = tp->write32;
  6435. if (write_op == tg3_write_flush_reg32)
  6436. tp->write32 = tg3_write32;
  6437. /* Prevent the irq handler from reading or writing PCI registers
  6438. * during chip reset when the memory enable bit in the PCI command
  6439. * register may be cleared. The chip does not generate interrupt
  6440. * at this time, but the irq handler may still be called due to irq
  6441. * sharing or irqpoll.
  6442. */
  6443. tg3_flag_set(tp, CHIP_RESETTING);
  6444. for (i = 0; i < tp->irq_cnt; i++) {
  6445. struct tg3_napi *tnapi = &tp->napi[i];
  6446. if (tnapi->hw_status) {
  6447. tnapi->hw_status->status = 0;
  6448. tnapi->hw_status->status_tag = 0;
  6449. }
  6450. tnapi->last_tag = 0;
  6451. tnapi->last_irq_tag = 0;
  6452. }
  6453. smp_mb();
  6454. for (i = 0; i < tp->irq_cnt; i++)
  6455. synchronize_irq(tp->napi[i].irq_vec);
  6456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6457. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6458. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6459. }
  6460. /* do the reset */
  6461. val = GRC_MISC_CFG_CORECLK_RESET;
  6462. if (tg3_flag(tp, PCI_EXPRESS)) {
  6463. /* Force PCIe 1.0a mode */
  6464. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6465. !tg3_flag(tp, 57765_PLUS) &&
  6466. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6467. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6468. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6469. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6470. tw32(GRC_MISC_CFG, (1 << 29));
  6471. val |= (1 << 29);
  6472. }
  6473. }
  6474. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6475. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6476. tw32(GRC_VCPU_EXT_CTRL,
  6477. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6478. }
  6479. /* Manage gphy power for all CPMU absent PCIe devices. */
  6480. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6481. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6482. tw32(GRC_MISC_CFG, val);
  6483. /* restore 5701 hardware bug workaround write method */
  6484. tp->write32 = write_op;
  6485. /* Unfortunately, we have to delay before the PCI read back.
  6486. * Some 575X chips even will not respond to a PCI cfg access
  6487. * when the reset command is given to the chip.
  6488. *
  6489. * How do these hardware designers expect things to work
  6490. * properly if the PCI write is posted for a long period
  6491. * of time? It is always necessary to have some method by
  6492. * which a register read back can occur to push the write
  6493. * out which does the reset.
  6494. *
  6495. * For most tg3 variants the trick below was working.
  6496. * Ho hum...
  6497. */
  6498. udelay(120);
  6499. /* Flush PCI posted writes. The normal MMIO registers
  6500. * are inaccessible at this time so this is the only
  6501. * way to make this reliably (actually, this is no longer
  6502. * the case, see above). I tried to use indirect
  6503. * register read/write but this upset some 5701 variants.
  6504. */
  6505. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6506. udelay(120);
  6507. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6508. u16 val16;
  6509. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6510. int i;
  6511. u32 cfg_val;
  6512. /* Wait for link training to complete. */
  6513. for (i = 0; i < 5000; i++)
  6514. udelay(100);
  6515. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6516. pci_write_config_dword(tp->pdev, 0xc4,
  6517. cfg_val | (1 << 15));
  6518. }
  6519. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6520. pci_read_config_word(tp->pdev,
  6521. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6522. &val16);
  6523. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6524. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6525. /*
  6526. * Older PCIe devices only support the 128 byte
  6527. * MPS setting. Enforce the restriction.
  6528. */
  6529. if (!tg3_flag(tp, CPMU_PRESENT))
  6530. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6531. pci_write_config_word(tp->pdev,
  6532. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6533. val16);
  6534. /* Clear error status */
  6535. pci_write_config_word(tp->pdev,
  6536. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6537. PCI_EXP_DEVSTA_CED |
  6538. PCI_EXP_DEVSTA_NFED |
  6539. PCI_EXP_DEVSTA_FED |
  6540. PCI_EXP_DEVSTA_URD);
  6541. }
  6542. tg3_restore_pci_state(tp);
  6543. tg3_flag_clear(tp, CHIP_RESETTING);
  6544. tg3_flag_clear(tp, ERROR_PROCESSED);
  6545. val = 0;
  6546. if (tg3_flag(tp, 5780_CLASS))
  6547. val = tr32(MEMARB_MODE);
  6548. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6549. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6550. tg3_stop_fw(tp);
  6551. tw32(0x5000, 0x400);
  6552. }
  6553. tw32(GRC_MODE, tp->grc_mode);
  6554. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6555. val = tr32(0xc4);
  6556. tw32(0xc4, val | (1 << 15));
  6557. }
  6558. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6559. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6560. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6561. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6562. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6563. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6564. }
  6565. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6566. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6567. val = tp->mac_mode;
  6568. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6569. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6570. val = tp->mac_mode;
  6571. } else
  6572. val = 0;
  6573. tw32_f(MAC_MODE, val);
  6574. udelay(40);
  6575. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6576. err = tg3_poll_fw(tp);
  6577. if (err)
  6578. return err;
  6579. tg3_mdio_start(tp);
  6580. if (tg3_flag(tp, PCI_EXPRESS) &&
  6581. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6582. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6583. !tg3_flag(tp, 57765_PLUS)) {
  6584. val = tr32(0x7c00);
  6585. tw32(0x7c00, val | (1 << 25));
  6586. }
  6587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6588. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6589. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6590. }
  6591. /* Reprobe ASF enable state. */
  6592. tg3_flag_clear(tp, ENABLE_ASF);
  6593. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6594. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6595. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6596. u32 nic_cfg;
  6597. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6598. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6599. tg3_flag_set(tp, ENABLE_ASF);
  6600. tp->last_event_jiffies = jiffies;
  6601. if (tg3_flag(tp, 5750_PLUS))
  6602. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6603. }
  6604. }
  6605. return 0;
  6606. }
  6607. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6608. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6609. /* tp->lock is held. */
  6610. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6611. {
  6612. int err;
  6613. tg3_stop_fw(tp);
  6614. tg3_write_sig_pre_reset(tp, kind);
  6615. tg3_abort_hw(tp, silent);
  6616. err = tg3_chip_reset(tp);
  6617. __tg3_set_mac_addr(tp, 0);
  6618. tg3_write_sig_legacy(tp, kind);
  6619. tg3_write_sig_post_reset(tp, kind);
  6620. if (tp->hw_stats) {
  6621. /* Save the stats across chip resets... */
  6622. tg3_get_nstats(tp, &tp->net_stats_prev);
  6623. tg3_get_estats(tp, &tp->estats_prev);
  6624. /* And make sure the next sample is new data */
  6625. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6626. }
  6627. if (err)
  6628. return err;
  6629. return 0;
  6630. }
  6631. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6632. {
  6633. struct tg3 *tp = netdev_priv(dev);
  6634. struct sockaddr *addr = p;
  6635. int err = 0, skip_mac_1 = 0;
  6636. if (!is_valid_ether_addr(addr->sa_data))
  6637. return -EADDRNOTAVAIL;
  6638. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6639. if (!netif_running(dev))
  6640. return 0;
  6641. if (tg3_flag(tp, ENABLE_ASF)) {
  6642. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6643. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6644. addr0_low = tr32(MAC_ADDR_0_LOW);
  6645. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6646. addr1_low = tr32(MAC_ADDR_1_LOW);
  6647. /* Skip MAC addr 1 if ASF is using it. */
  6648. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6649. !(addr1_high == 0 && addr1_low == 0))
  6650. skip_mac_1 = 1;
  6651. }
  6652. spin_lock_bh(&tp->lock);
  6653. __tg3_set_mac_addr(tp, skip_mac_1);
  6654. spin_unlock_bh(&tp->lock);
  6655. return err;
  6656. }
  6657. /* tp->lock is held. */
  6658. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6659. dma_addr_t mapping, u32 maxlen_flags,
  6660. u32 nic_addr)
  6661. {
  6662. tg3_write_mem(tp,
  6663. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6664. ((u64) mapping >> 32));
  6665. tg3_write_mem(tp,
  6666. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6667. ((u64) mapping & 0xffffffff));
  6668. tg3_write_mem(tp,
  6669. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6670. maxlen_flags);
  6671. if (!tg3_flag(tp, 5705_PLUS))
  6672. tg3_write_mem(tp,
  6673. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6674. nic_addr);
  6675. }
  6676. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6677. {
  6678. int i;
  6679. if (!tg3_flag(tp, ENABLE_TSS)) {
  6680. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6681. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6682. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6683. } else {
  6684. tw32(HOSTCC_TXCOL_TICKS, 0);
  6685. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6686. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6687. }
  6688. if (!tg3_flag(tp, ENABLE_RSS)) {
  6689. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6690. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6691. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6692. } else {
  6693. tw32(HOSTCC_RXCOL_TICKS, 0);
  6694. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6695. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6696. }
  6697. if (!tg3_flag(tp, 5705_PLUS)) {
  6698. u32 val = ec->stats_block_coalesce_usecs;
  6699. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6700. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6701. if (!netif_carrier_ok(tp->dev))
  6702. val = 0;
  6703. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6704. }
  6705. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6706. u32 reg;
  6707. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6708. tw32(reg, ec->rx_coalesce_usecs);
  6709. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6710. tw32(reg, ec->rx_max_coalesced_frames);
  6711. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6712. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6713. if (tg3_flag(tp, ENABLE_TSS)) {
  6714. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6715. tw32(reg, ec->tx_coalesce_usecs);
  6716. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6717. tw32(reg, ec->tx_max_coalesced_frames);
  6718. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6719. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6720. }
  6721. }
  6722. for (; i < tp->irq_max - 1; i++) {
  6723. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6724. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6725. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6726. if (tg3_flag(tp, ENABLE_TSS)) {
  6727. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6728. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6729. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6730. }
  6731. }
  6732. }
  6733. /* tp->lock is held. */
  6734. static void tg3_rings_reset(struct tg3 *tp)
  6735. {
  6736. int i;
  6737. u32 stblk, txrcb, rxrcb, limit;
  6738. struct tg3_napi *tnapi = &tp->napi[0];
  6739. /* Disable all transmit rings but the first. */
  6740. if (!tg3_flag(tp, 5705_PLUS))
  6741. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6742. else if (tg3_flag(tp, 5717_PLUS))
  6743. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6744. else if (tg3_flag(tp, 57765_CLASS))
  6745. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6746. else
  6747. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6748. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6749. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6750. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6751. BDINFO_FLAGS_DISABLED);
  6752. /* Disable all receive return rings but the first. */
  6753. if (tg3_flag(tp, 5717_PLUS))
  6754. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6755. else if (!tg3_flag(tp, 5705_PLUS))
  6756. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6757. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6758. tg3_flag(tp, 57765_CLASS))
  6759. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6760. else
  6761. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6762. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6763. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6764. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6765. BDINFO_FLAGS_DISABLED);
  6766. /* Disable interrupts */
  6767. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6768. tp->napi[0].chk_msi_cnt = 0;
  6769. tp->napi[0].last_rx_cons = 0;
  6770. tp->napi[0].last_tx_cons = 0;
  6771. /* Zero mailbox registers. */
  6772. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6773. for (i = 1; i < tp->irq_max; i++) {
  6774. tp->napi[i].tx_prod = 0;
  6775. tp->napi[i].tx_cons = 0;
  6776. if (tg3_flag(tp, ENABLE_TSS))
  6777. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6778. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6779. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6780. tp->napi[i].chk_msi_cnt = 0;
  6781. tp->napi[i].last_rx_cons = 0;
  6782. tp->napi[i].last_tx_cons = 0;
  6783. }
  6784. if (!tg3_flag(tp, ENABLE_TSS))
  6785. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6786. } else {
  6787. tp->napi[0].tx_prod = 0;
  6788. tp->napi[0].tx_cons = 0;
  6789. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6790. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6791. }
  6792. /* Make sure the NIC-based send BD rings are disabled. */
  6793. if (!tg3_flag(tp, 5705_PLUS)) {
  6794. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6795. for (i = 0; i < 16; i++)
  6796. tw32_tx_mbox(mbox + i * 8, 0);
  6797. }
  6798. txrcb = NIC_SRAM_SEND_RCB;
  6799. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6800. /* Clear status block in ram. */
  6801. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6802. /* Set status block DMA address */
  6803. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6804. ((u64) tnapi->status_mapping >> 32));
  6805. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6806. ((u64) tnapi->status_mapping & 0xffffffff));
  6807. if (tnapi->tx_ring) {
  6808. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6809. (TG3_TX_RING_SIZE <<
  6810. BDINFO_FLAGS_MAXLEN_SHIFT),
  6811. NIC_SRAM_TX_BUFFER_DESC);
  6812. txrcb += TG3_BDINFO_SIZE;
  6813. }
  6814. if (tnapi->rx_rcb) {
  6815. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6816. (tp->rx_ret_ring_mask + 1) <<
  6817. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6818. rxrcb += TG3_BDINFO_SIZE;
  6819. }
  6820. stblk = HOSTCC_STATBLCK_RING1;
  6821. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6822. u64 mapping = (u64)tnapi->status_mapping;
  6823. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6824. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6825. /* Clear status block in ram. */
  6826. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6827. if (tnapi->tx_ring) {
  6828. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6829. (TG3_TX_RING_SIZE <<
  6830. BDINFO_FLAGS_MAXLEN_SHIFT),
  6831. NIC_SRAM_TX_BUFFER_DESC);
  6832. txrcb += TG3_BDINFO_SIZE;
  6833. }
  6834. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6835. ((tp->rx_ret_ring_mask + 1) <<
  6836. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6837. stblk += 8;
  6838. rxrcb += TG3_BDINFO_SIZE;
  6839. }
  6840. }
  6841. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6842. {
  6843. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6844. if (!tg3_flag(tp, 5750_PLUS) ||
  6845. tg3_flag(tp, 5780_CLASS) ||
  6846. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6848. tg3_flag(tp, 57765_PLUS))
  6849. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6850. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6852. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6853. else
  6854. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6855. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6856. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6857. val = min(nic_rep_thresh, host_rep_thresh);
  6858. tw32(RCVBDI_STD_THRESH, val);
  6859. if (tg3_flag(tp, 57765_PLUS))
  6860. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6861. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6862. return;
  6863. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6864. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6865. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6866. tw32(RCVBDI_JUMBO_THRESH, val);
  6867. if (tg3_flag(tp, 57765_PLUS))
  6868. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6869. }
  6870. static inline u32 calc_crc(unsigned char *buf, int len)
  6871. {
  6872. u32 reg;
  6873. u32 tmp;
  6874. int j, k;
  6875. reg = 0xffffffff;
  6876. for (j = 0; j < len; j++) {
  6877. reg ^= buf[j];
  6878. for (k = 0; k < 8; k++) {
  6879. tmp = reg & 0x01;
  6880. reg >>= 1;
  6881. if (tmp)
  6882. reg ^= 0xedb88320;
  6883. }
  6884. }
  6885. return ~reg;
  6886. }
  6887. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6888. {
  6889. /* accept or reject all multicast frames */
  6890. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6891. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6892. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6893. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6894. }
  6895. static void __tg3_set_rx_mode(struct net_device *dev)
  6896. {
  6897. struct tg3 *tp = netdev_priv(dev);
  6898. u32 rx_mode;
  6899. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6900. RX_MODE_KEEP_VLAN_TAG);
  6901. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  6902. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6903. * flag clear.
  6904. */
  6905. if (!tg3_flag(tp, ENABLE_ASF))
  6906. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6907. #endif
  6908. if (dev->flags & IFF_PROMISC) {
  6909. /* Promiscuous mode. */
  6910. rx_mode |= RX_MODE_PROMISC;
  6911. } else if (dev->flags & IFF_ALLMULTI) {
  6912. /* Accept all multicast. */
  6913. tg3_set_multi(tp, 1);
  6914. } else if (netdev_mc_empty(dev)) {
  6915. /* Reject all multicast. */
  6916. tg3_set_multi(tp, 0);
  6917. } else {
  6918. /* Accept one or more multicast(s). */
  6919. struct netdev_hw_addr *ha;
  6920. u32 mc_filter[4] = { 0, };
  6921. u32 regidx;
  6922. u32 bit;
  6923. u32 crc;
  6924. netdev_for_each_mc_addr(ha, dev) {
  6925. crc = calc_crc(ha->addr, ETH_ALEN);
  6926. bit = ~crc & 0x7f;
  6927. regidx = (bit & 0x60) >> 5;
  6928. bit &= 0x1f;
  6929. mc_filter[regidx] |= (1 << bit);
  6930. }
  6931. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6932. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6933. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6934. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6935. }
  6936. if (rx_mode != tp->rx_mode) {
  6937. tp->rx_mode = rx_mode;
  6938. tw32_f(MAC_RX_MODE, rx_mode);
  6939. udelay(10);
  6940. }
  6941. }
  6942. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
  6943. {
  6944. int i;
  6945. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  6946. tp->rss_ind_tbl[i] =
  6947. ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
  6948. }
  6949. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  6950. {
  6951. int i;
  6952. if (!tg3_flag(tp, SUPPORT_MSIX))
  6953. return;
  6954. if (tp->irq_cnt <= 2) {
  6955. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  6956. return;
  6957. }
  6958. /* Validate table against current IRQ count */
  6959. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6960. if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
  6961. break;
  6962. }
  6963. if (i != TG3_RSS_INDIR_TBL_SIZE)
  6964. tg3_rss_init_dflt_indir_tbl(tp);
  6965. }
  6966. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  6967. {
  6968. int i = 0;
  6969. u32 reg = MAC_RSS_INDIR_TBL_0;
  6970. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  6971. u32 val = tp->rss_ind_tbl[i];
  6972. i++;
  6973. for (; i % 8; i++) {
  6974. val <<= 4;
  6975. val |= tp->rss_ind_tbl[i];
  6976. }
  6977. tw32(reg, val);
  6978. reg += 4;
  6979. }
  6980. }
  6981. /* tp->lock is held. */
  6982. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6983. {
  6984. u32 val, rdmac_mode;
  6985. int i, err, limit;
  6986. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6987. tg3_disable_ints(tp);
  6988. tg3_stop_fw(tp);
  6989. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6990. if (tg3_flag(tp, INIT_COMPLETE))
  6991. tg3_abort_hw(tp, 1);
  6992. /* Enable MAC control of LPI */
  6993. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6994. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6995. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6996. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6997. tw32_f(TG3_CPMU_EEE_CTRL,
  6998. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6999. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7000. TG3_CPMU_EEEMD_LPI_IN_TX |
  7001. TG3_CPMU_EEEMD_LPI_IN_RX |
  7002. TG3_CPMU_EEEMD_EEE_ENABLE;
  7003. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7004. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7005. if (tg3_flag(tp, ENABLE_APE))
  7006. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7007. tw32_f(TG3_CPMU_EEE_MODE, val);
  7008. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7009. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7010. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7011. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7012. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7013. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7014. }
  7015. if (reset_phy)
  7016. tg3_phy_reset(tp);
  7017. err = tg3_chip_reset(tp);
  7018. if (err)
  7019. return err;
  7020. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7021. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7022. val = tr32(TG3_CPMU_CTRL);
  7023. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7024. tw32(TG3_CPMU_CTRL, val);
  7025. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7026. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7027. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7028. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7029. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7030. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7031. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7032. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7033. val = tr32(TG3_CPMU_HST_ACC);
  7034. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7035. val |= CPMU_HST_ACC_MACCLK_6_25;
  7036. tw32(TG3_CPMU_HST_ACC, val);
  7037. }
  7038. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7039. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7040. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7041. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7042. tw32(PCIE_PWR_MGMT_THRESH, val);
  7043. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7044. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7045. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7046. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7047. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7048. }
  7049. if (tg3_flag(tp, L1PLLPD_EN)) {
  7050. u32 grc_mode = tr32(GRC_MODE);
  7051. /* Access the lower 1K of PL PCIE block registers. */
  7052. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7053. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7054. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7055. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7056. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7057. tw32(GRC_MODE, grc_mode);
  7058. }
  7059. if (tg3_flag(tp, 57765_CLASS)) {
  7060. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7061. u32 grc_mode = tr32(GRC_MODE);
  7062. /* Access the lower 1K of PL PCIE block registers. */
  7063. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7064. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7065. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7066. TG3_PCIE_PL_LO_PHYCTL5);
  7067. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7068. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7069. tw32(GRC_MODE, grc_mode);
  7070. }
  7071. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7072. u32 grc_mode = tr32(GRC_MODE);
  7073. /* Access the lower 1K of DL PCIE block registers. */
  7074. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7075. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7076. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7077. TG3_PCIE_DL_LO_FTSMAX);
  7078. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7079. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7080. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7081. tw32(GRC_MODE, grc_mode);
  7082. }
  7083. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7084. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7085. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7086. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7087. }
  7088. /* This works around an issue with Athlon chipsets on
  7089. * B3 tigon3 silicon. This bit has no effect on any
  7090. * other revision. But do not set this on PCI Express
  7091. * chips and don't even touch the clocks if the CPMU is present.
  7092. */
  7093. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7094. if (!tg3_flag(tp, PCI_EXPRESS))
  7095. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7096. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7097. }
  7098. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7099. tg3_flag(tp, PCIX_MODE)) {
  7100. val = tr32(TG3PCI_PCISTATE);
  7101. val |= PCISTATE_RETRY_SAME_DMA;
  7102. tw32(TG3PCI_PCISTATE, val);
  7103. }
  7104. if (tg3_flag(tp, ENABLE_APE)) {
  7105. /* Allow reads and writes to the
  7106. * APE register and memory space.
  7107. */
  7108. val = tr32(TG3PCI_PCISTATE);
  7109. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7110. PCISTATE_ALLOW_APE_SHMEM_WR |
  7111. PCISTATE_ALLOW_APE_PSPACE_WR;
  7112. tw32(TG3PCI_PCISTATE, val);
  7113. }
  7114. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7115. /* Enable some hw fixes. */
  7116. val = tr32(TG3PCI_MSI_DATA);
  7117. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7118. tw32(TG3PCI_MSI_DATA, val);
  7119. }
  7120. /* Descriptor ring init may make accesses to the
  7121. * NIC SRAM area to setup the TX descriptors, so we
  7122. * can only do this after the hardware has been
  7123. * successfully reset.
  7124. */
  7125. err = tg3_init_rings(tp);
  7126. if (err)
  7127. return err;
  7128. if (tg3_flag(tp, 57765_PLUS)) {
  7129. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7130. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7131. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7132. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7133. if (!tg3_flag(tp, 57765_CLASS) &&
  7134. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7135. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7136. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7137. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7138. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7139. /* This value is determined during the probe time DMA
  7140. * engine test, tg3_test_dma.
  7141. */
  7142. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7143. }
  7144. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7145. GRC_MODE_4X_NIC_SEND_RINGS |
  7146. GRC_MODE_NO_TX_PHDR_CSUM |
  7147. GRC_MODE_NO_RX_PHDR_CSUM);
  7148. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7149. /* Pseudo-header checksum is done by hardware logic and not
  7150. * the offload processers, so make the chip do the pseudo-
  7151. * header checksums on receive. For transmit it is more
  7152. * convenient to do the pseudo-header checksum in software
  7153. * as Linux does that on transmit for us in all cases.
  7154. */
  7155. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7156. tw32(GRC_MODE,
  7157. tp->grc_mode |
  7158. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  7159. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7160. val = tr32(GRC_MISC_CFG);
  7161. val &= ~0xff;
  7162. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7163. tw32(GRC_MISC_CFG, val);
  7164. /* Initialize MBUF/DESC pool. */
  7165. if (tg3_flag(tp, 5750_PLUS)) {
  7166. /* Do nothing. */
  7167. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7168. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7169. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7170. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7171. else
  7172. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7173. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7174. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7175. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7176. int fw_len;
  7177. fw_len = tp->fw_len;
  7178. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7179. tw32(BUFMGR_MB_POOL_ADDR,
  7180. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7181. tw32(BUFMGR_MB_POOL_SIZE,
  7182. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7183. }
  7184. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7185. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7186. tp->bufmgr_config.mbuf_read_dma_low_water);
  7187. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7188. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7189. tw32(BUFMGR_MB_HIGH_WATER,
  7190. tp->bufmgr_config.mbuf_high_water);
  7191. } else {
  7192. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7193. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7194. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7195. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7196. tw32(BUFMGR_MB_HIGH_WATER,
  7197. tp->bufmgr_config.mbuf_high_water_jumbo);
  7198. }
  7199. tw32(BUFMGR_DMA_LOW_WATER,
  7200. tp->bufmgr_config.dma_low_water);
  7201. tw32(BUFMGR_DMA_HIGH_WATER,
  7202. tp->bufmgr_config.dma_high_water);
  7203. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7204. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7205. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7206. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7207. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7208. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7209. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7210. tw32(BUFMGR_MODE, val);
  7211. for (i = 0; i < 2000; i++) {
  7212. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7213. break;
  7214. udelay(10);
  7215. }
  7216. if (i >= 2000) {
  7217. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7218. return -ENODEV;
  7219. }
  7220. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7221. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7222. tg3_setup_rxbd_thresholds(tp);
  7223. /* Initialize TG3_BDINFO's at:
  7224. * RCVDBDI_STD_BD: standard eth size rx ring
  7225. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7226. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7227. *
  7228. * like so:
  7229. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7230. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7231. * ring attribute flags
  7232. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7233. *
  7234. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7235. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7236. *
  7237. * The size of each ring is fixed in the firmware, but the location is
  7238. * configurable.
  7239. */
  7240. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7241. ((u64) tpr->rx_std_mapping >> 32));
  7242. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7243. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7244. if (!tg3_flag(tp, 5717_PLUS))
  7245. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7246. NIC_SRAM_RX_BUFFER_DESC);
  7247. /* Disable the mini ring */
  7248. if (!tg3_flag(tp, 5705_PLUS))
  7249. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7250. BDINFO_FLAGS_DISABLED);
  7251. /* Program the jumbo buffer descriptor ring control
  7252. * blocks on those devices that have them.
  7253. */
  7254. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7255. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7256. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7257. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7258. ((u64) tpr->rx_jmb_mapping >> 32));
  7259. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7260. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7261. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7262. BDINFO_FLAGS_MAXLEN_SHIFT;
  7263. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7264. val | BDINFO_FLAGS_USE_EXT_RECV);
  7265. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7266. tg3_flag(tp, 57765_CLASS))
  7267. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7268. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7269. } else {
  7270. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7271. BDINFO_FLAGS_DISABLED);
  7272. }
  7273. if (tg3_flag(tp, 57765_PLUS)) {
  7274. val = TG3_RX_STD_RING_SIZE(tp);
  7275. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7276. val |= (TG3_RX_STD_DMA_SZ << 2);
  7277. } else
  7278. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7279. } else
  7280. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7281. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7282. tpr->rx_std_prod_idx = tp->rx_pending;
  7283. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7284. tpr->rx_jmb_prod_idx =
  7285. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7286. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7287. tg3_rings_reset(tp);
  7288. /* Initialize MAC address and backoff seed. */
  7289. __tg3_set_mac_addr(tp, 0);
  7290. /* MTU + ethernet header + FCS + optional VLAN tag */
  7291. tw32(MAC_RX_MTU_SIZE,
  7292. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7293. /* The slot time is changed by tg3_setup_phy if we
  7294. * run at gigabit with half duplex.
  7295. */
  7296. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7297. (6 << TX_LENGTHS_IPG_SHIFT) |
  7298. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7299. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7300. val |= tr32(MAC_TX_LENGTHS) &
  7301. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7302. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7303. tw32(MAC_TX_LENGTHS, val);
  7304. /* Receive rules. */
  7305. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7306. tw32(RCVLPC_CONFIG, 0x0181);
  7307. /* Calculate RDMAC_MODE setting early, we need it to determine
  7308. * the RCVLPC_STATE_ENABLE mask.
  7309. */
  7310. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7311. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7312. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7313. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7314. RDMAC_MODE_LNGREAD_ENAB);
  7315. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7316. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7317. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7318. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7319. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7320. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7321. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7322. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7323. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7324. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7325. if (tg3_flag(tp, TSO_CAPABLE) &&
  7326. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7327. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7328. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7329. !tg3_flag(tp, IS_5788)) {
  7330. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7331. }
  7332. }
  7333. if (tg3_flag(tp, PCI_EXPRESS))
  7334. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7335. if (tg3_flag(tp, HW_TSO_1) ||
  7336. tg3_flag(tp, HW_TSO_2) ||
  7337. tg3_flag(tp, HW_TSO_3))
  7338. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7339. if (tg3_flag(tp, 57765_PLUS) ||
  7340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7341. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7342. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7343. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7344. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7345. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7346. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7347. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7348. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7349. tg3_flag(tp, 57765_PLUS)) {
  7350. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7351. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7352. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7353. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7354. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7355. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7356. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7357. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7358. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7359. }
  7360. tw32(TG3_RDMA_RSRVCTRL_REG,
  7361. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7362. }
  7363. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7364. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7365. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7366. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7367. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7368. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7369. }
  7370. /* Receive/send statistics. */
  7371. if (tg3_flag(tp, 5750_PLUS)) {
  7372. val = tr32(RCVLPC_STATS_ENABLE);
  7373. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7374. tw32(RCVLPC_STATS_ENABLE, val);
  7375. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7376. tg3_flag(tp, TSO_CAPABLE)) {
  7377. val = tr32(RCVLPC_STATS_ENABLE);
  7378. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7379. tw32(RCVLPC_STATS_ENABLE, val);
  7380. } else {
  7381. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7382. }
  7383. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7384. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7385. tw32(SNDDATAI_STATSCTRL,
  7386. (SNDDATAI_SCTRL_ENABLE |
  7387. SNDDATAI_SCTRL_FASTUPD));
  7388. /* Setup host coalescing engine. */
  7389. tw32(HOSTCC_MODE, 0);
  7390. for (i = 0; i < 2000; i++) {
  7391. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7392. break;
  7393. udelay(10);
  7394. }
  7395. __tg3_set_coalesce(tp, &tp->coal);
  7396. if (!tg3_flag(tp, 5705_PLUS)) {
  7397. /* Status/statistics block address. See tg3_timer,
  7398. * the tg3_periodic_fetch_stats call there, and
  7399. * tg3_get_stats to see how this works for 5705/5750 chips.
  7400. */
  7401. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7402. ((u64) tp->stats_mapping >> 32));
  7403. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7404. ((u64) tp->stats_mapping & 0xffffffff));
  7405. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7406. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7407. /* Clear statistics and status block memory areas */
  7408. for (i = NIC_SRAM_STATS_BLK;
  7409. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7410. i += sizeof(u32)) {
  7411. tg3_write_mem(tp, i, 0);
  7412. udelay(40);
  7413. }
  7414. }
  7415. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7416. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7417. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7418. if (!tg3_flag(tp, 5705_PLUS))
  7419. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7420. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7421. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7422. /* reset to prevent losing 1st rx packet intermittently */
  7423. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7424. udelay(10);
  7425. }
  7426. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7427. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7428. MAC_MODE_FHDE_ENABLE;
  7429. if (tg3_flag(tp, ENABLE_APE))
  7430. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7431. if (!tg3_flag(tp, 5705_PLUS) &&
  7432. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7433. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7434. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7435. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7436. udelay(40);
  7437. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7438. * If TG3_FLAG_IS_NIC is zero, we should read the
  7439. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7440. * whether used as inputs or outputs, are set by boot code after
  7441. * reset.
  7442. */
  7443. if (!tg3_flag(tp, IS_NIC)) {
  7444. u32 gpio_mask;
  7445. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7446. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7447. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7448. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7449. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7450. GRC_LCLCTRL_GPIO_OUTPUT3;
  7451. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7452. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7453. tp->grc_local_ctrl &= ~gpio_mask;
  7454. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7455. /* GPIO1 must be driven high for eeprom write protect */
  7456. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7457. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7458. GRC_LCLCTRL_GPIO_OUTPUT1);
  7459. }
  7460. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7461. udelay(100);
  7462. if (tg3_flag(tp, USING_MSIX)) {
  7463. val = tr32(MSGINT_MODE);
  7464. val |= MSGINT_MODE_ENABLE;
  7465. if (tp->irq_cnt > 1)
  7466. val |= MSGINT_MODE_MULTIVEC_EN;
  7467. if (!tg3_flag(tp, 1SHOT_MSI))
  7468. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7469. tw32(MSGINT_MODE, val);
  7470. }
  7471. if (!tg3_flag(tp, 5705_PLUS)) {
  7472. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7473. udelay(40);
  7474. }
  7475. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7476. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7477. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7478. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7479. WDMAC_MODE_LNGREAD_ENAB);
  7480. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7481. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7482. if (tg3_flag(tp, TSO_CAPABLE) &&
  7483. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7484. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7485. /* nothing */
  7486. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7487. !tg3_flag(tp, IS_5788)) {
  7488. val |= WDMAC_MODE_RX_ACCEL;
  7489. }
  7490. }
  7491. /* Enable host coalescing bug fix */
  7492. if (tg3_flag(tp, 5755_PLUS))
  7493. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7494. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7495. val |= WDMAC_MODE_BURST_ALL_DATA;
  7496. tw32_f(WDMAC_MODE, val);
  7497. udelay(40);
  7498. if (tg3_flag(tp, PCIX_MODE)) {
  7499. u16 pcix_cmd;
  7500. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7501. &pcix_cmd);
  7502. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7503. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7504. pcix_cmd |= PCI_X_CMD_READ_2K;
  7505. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7506. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7507. pcix_cmd |= PCI_X_CMD_READ_2K;
  7508. }
  7509. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7510. pcix_cmd);
  7511. }
  7512. tw32_f(RDMAC_MODE, rdmac_mode);
  7513. udelay(40);
  7514. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7515. if (!tg3_flag(tp, 5705_PLUS))
  7516. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7518. tw32(SNDDATAC_MODE,
  7519. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7520. else
  7521. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7522. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7523. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7524. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7525. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7526. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7527. tw32(RCVDBDI_MODE, val);
  7528. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7529. if (tg3_flag(tp, HW_TSO_1) ||
  7530. tg3_flag(tp, HW_TSO_2) ||
  7531. tg3_flag(tp, HW_TSO_3))
  7532. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7533. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7534. if (tg3_flag(tp, ENABLE_TSS))
  7535. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7536. tw32(SNDBDI_MODE, val);
  7537. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7538. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7539. err = tg3_load_5701_a0_firmware_fix(tp);
  7540. if (err)
  7541. return err;
  7542. }
  7543. if (tg3_flag(tp, TSO_CAPABLE)) {
  7544. err = tg3_load_tso_firmware(tp);
  7545. if (err)
  7546. return err;
  7547. }
  7548. tp->tx_mode = TX_MODE_ENABLE;
  7549. if (tg3_flag(tp, 5755_PLUS) ||
  7550. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7551. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7552. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7553. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7554. tp->tx_mode &= ~val;
  7555. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7556. }
  7557. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7558. udelay(100);
  7559. if (tg3_flag(tp, ENABLE_RSS)) {
  7560. tg3_rss_write_indir_tbl(tp);
  7561. /* Setup the "secret" hash key. */
  7562. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7563. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7564. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7565. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7566. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7567. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7568. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7569. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7570. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7571. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7572. }
  7573. tp->rx_mode = RX_MODE_ENABLE;
  7574. if (tg3_flag(tp, 5755_PLUS))
  7575. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7576. if (tg3_flag(tp, ENABLE_RSS))
  7577. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7578. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7579. RX_MODE_RSS_IPV6_HASH_EN |
  7580. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7581. RX_MODE_RSS_IPV4_HASH_EN |
  7582. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7583. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7584. udelay(10);
  7585. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7586. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7587. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7588. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7589. udelay(10);
  7590. }
  7591. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7592. udelay(10);
  7593. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7594. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7595. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7596. /* Set drive transmission level to 1.2V */
  7597. /* only if the signal pre-emphasis bit is not set */
  7598. val = tr32(MAC_SERDES_CFG);
  7599. val &= 0xfffff000;
  7600. val |= 0x880;
  7601. tw32(MAC_SERDES_CFG, val);
  7602. }
  7603. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7604. tw32(MAC_SERDES_CFG, 0x616000);
  7605. }
  7606. /* Prevent chip from dropping frames when flow control
  7607. * is enabled.
  7608. */
  7609. if (tg3_flag(tp, 57765_CLASS))
  7610. val = 1;
  7611. else
  7612. val = 2;
  7613. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7614. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7615. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7616. /* Use hardware link auto-negotiation */
  7617. tg3_flag_set(tp, HW_AUTONEG);
  7618. }
  7619. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7620. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7621. u32 tmp;
  7622. tmp = tr32(SERDES_RX_CTRL);
  7623. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7624. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7625. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7626. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7627. }
  7628. if (!tg3_flag(tp, USE_PHYLIB)) {
  7629. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7630. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7631. err = tg3_setup_phy(tp, 0);
  7632. if (err)
  7633. return err;
  7634. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7635. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7636. u32 tmp;
  7637. /* Clear CRC stats. */
  7638. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7639. tg3_writephy(tp, MII_TG3_TEST1,
  7640. tmp | MII_TG3_TEST1_CRC_EN);
  7641. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7642. }
  7643. }
  7644. }
  7645. __tg3_set_rx_mode(tp->dev);
  7646. /* Initialize receive rules. */
  7647. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7648. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7649. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7650. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7651. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7652. limit = 8;
  7653. else
  7654. limit = 16;
  7655. if (tg3_flag(tp, ENABLE_ASF))
  7656. limit -= 4;
  7657. switch (limit) {
  7658. case 16:
  7659. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7660. case 15:
  7661. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7662. case 14:
  7663. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7664. case 13:
  7665. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7666. case 12:
  7667. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7668. case 11:
  7669. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7670. case 10:
  7671. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7672. case 9:
  7673. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7674. case 8:
  7675. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7676. case 7:
  7677. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7678. case 6:
  7679. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7680. case 5:
  7681. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7682. case 4:
  7683. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7684. case 3:
  7685. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7686. case 2:
  7687. case 1:
  7688. default:
  7689. break;
  7690. }
  7691. if (tg3_flag(tp, ENABLE_APE))
  7692. /* Write our heartbeat update interval to APE. */
  7693. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7694. APE_HOST_HEARTBEAT_INT_DISABLE);
  7695. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7696. return 0;
  7697. }
  7698. /* Called at device open time to get the chip ready for
  7699. * packet processing. Invoked with tp->lock held.
  7700. */
  7701. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7702. {
  7703. tg3_switch_clocks(tp);
  7704. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7705. return tg3_reset_hw(tp, reset_phy);
  7706. }
  7707. #define TG3_STAT_ADD32(PSTAT, REG) \
  7708. do { u32 __val = tr32(REG); \
  7709. (PSTAT)->low += __val; \
  7710. if ((PSTAT)->low < __val) \
  7711. (PSTAT)->high += 1; \
  7712. } while (0)
  7713. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7714. {
  7715. struct tg3_hw_stats *sp = tp->hw_stats;
  7716. if (!netif_carrier_ok(tp->dev))
  7717. return;
  7718. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7719. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7720. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7721. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7722. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7723. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7724. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7725. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7726. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7727. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7728. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7729. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7730. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7731. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7732. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7733. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7734. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7735. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7736. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7737. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7738. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7739. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7740. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7741. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7742. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7743. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7744. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7745. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7746. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7747. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7748. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7749. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7750. } else {
  7751. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7752. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7753. if (val) {
  7754. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7755. sp->rx_discards.low += val;
  7756. if (sp->rx_discards.low < val)
  7757. sp->rx_discards.high += 1;
  7758. }
  7759. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7760. }
  7761. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7762. }
  7763. static void tg3_chk_missed_msi(struct tg3 *tp)
  7764. {
  7765. u32 i;
  7766. for (i = 0; i < tp->irq_cnt; i++) {
  7767. struct tg3_napi *tnapi = &tp->napi[i];
  7768. if (tg3_has_work(tnapi)) {
  7769. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7770. tnapi->last_tx_cons == tnapi->tx_cons) {
  7771. if (tnapi->chk_msi_cnt < 1) {
  7772. tnapi->chk_msi_cnt++;
  7773. return;
  7774. }
  7775. tg3_msi(0, tnapi);
  7776. }
  7777. }
  7778. tnapi->chk_msi_cnt = 0;
  7779. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7780. tnapi->last_tx_cons = tnapi->tx_cons;
  7781. }
  7782. }
  7783. static void tg3_timer(unsigned long __opaque)
  7784. {
  7785. struct tg3 *tp = (struct tg3 *) __opaque;
  7786. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  7787. goto restart_timer;
  7788. spin_lock(&tp->lock);
  7789. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7790. tg3_flag(tp, 57765_CLASS))
  7791. tg3_chk_missed_msi(tp);
  7792. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7793. /* All of this garbage is because when using non-tagged
  7794. * IRQ status the mailbox/status_block protocol the chip
  7795. * uses with the cpu is race prone.
  7796. */
  7797. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7798. tw32(GRC_LOCAL_CTRL,
  7799. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7800. } else {
  7801. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7802. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7803. }
  7804. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7805. spin_unlock(&tp->lock);
  7806. tg3_reset_task_schedule(tp);
  7807. goto restart_timer;
  7808. }
  7809. }
  7810. /* This part only runs once per second. */
  7811. if (!--tp->timer_counter) {
  7812. if (tg3_flag(tp, 5705_PLUS))
  7813. tg3_periodic_fetch_stats(tp);
  7814. if (tp->setlpicnt && !--tp->setlpicnt)
  7815. tg3_phy_eee_enable(tp);
  7816. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7817. u32 mac_stat;
  7818. int phy_event;
  7819. mac_stat = tr32(MAC_STATUS);
  7820. phy_event = 0;
  7821. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7822. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7823. phy_event = 1;
  7824. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7825. phy_event = 1;
  7826. if (phy_event)
  7827. tg3_setup_phy(tp, 0);
  7828. } else if (tg3_flag(tp, POLL_SERDES)) {
  7829. u32 mac_stat = tr32(MAC_STATUS);
  7830. int need_setup = 0;
  7831. if (netif_carrier_ok(tp->dev) &&
  7832. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7833. need_setup = 1;
  7834. }
  7835. if (!netif_carrier_ok(tp->dev) &&
  7836. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7837. MAC_STATUS_SIGNAL_DET))) {
  7838. need_setup = 1;
  7839. }
  7840. if (need_setup) {
  7841. if (!tp->serdes_counter) {
  7842. tw32_f(MAC_MODE,
  7843. (tp->mac_mode &
  7844. ~MAC_MODE_PORT_MODE_MASK));
  7845. udelay(40);
  7846. tw32_f(MAC_MODE, tp->mac_mode);
  7847. udelay(40);
  7848. }
  7849. tg3_setup_phy(tp, 0);
  7850. }
  7851. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7852. tg3_flag(tp, 5780_CLASS)) {
  7853. tg3_serdes_parallel_detect(tp);
  7854. }
  7855. tp->timer_counter = tp->timer_multiplier;
  7856. }
  7857. /* Heartbeat is only sent once every 2 seconds.
  7858. *
  7859. * The heartbeat is to tell the ASF firmware that the host
  7860. * driver is still alive. In the event that the OS crashes,
  7861. * ASF needs to reset the hardware to free up the FIFO space
  7862. * that may be filled with rx packets destined for the host.
  7863. * If the FIFO is full, ASF will no longer function properly.
  7864. *
  7865. * Unintended resets have been reported on real time kernels
  7866. * where the timer doesn't run on time. Netpoll will also have
  7867. * same problem.
  7868. *
  7869. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7870. * to check the ring condition when the heartbeat is expiring
  7871. * before doing the reset. This will prevent most unintended
  7872. * resets.
  7873. */
  7874. if (!--tp->asf_counter) {
  7875. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7876. tg3_wait_for_event_ack(tp);
  7877. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7878. FWCMD_NICDRV_ALIVE3);
  7879. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7880. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7881. TG3_FW_UPDATE_TIMEOUT_SEC);
  7882. tg3_generate_fw_event(tp);
  7883. }
  7884. tp->asf_counter = tp->asf_multiplier;
  7885. }
  7886. spin_unlock(&tp->lock);
  7887. restart_timer:
  7888. tp->timer.expires = jiffies + tp->timer_offset;
  7889. add_timer(&tp->timer);
  7890. }
  7891. static void __devinit tg3_timer_init(struct tg3 *tp)
  7892. {
  7893. if (tg3_flag(tp, TAGGED_STATUS) &&
  7894. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7895. !tg3_flag(tp, 57765_CLASS))
  7896. tp->timer_offset = HZ;
  7897. else
  7898. tp->timer_offset = HZ / 10;
  7899. BUG_ON(tp->timer_offset > HZ);
  7900. tp->timer_multiplier = (HZ / tp->timer_offset);
  7901. tp->asf_multiplier = (HZ / tp->timer_offset) *
  7902. TG3_FW_UPDATE_FREQ_SEC;
  7903. init_timer(&tp->timer);
  7904. tp->timer.data = (unsigned long) tp;
  7905. tp->timer.function = tg3_timer;
  7906. }
  7907. static void tg3_timer_start(struct tg3 *tp)
  7908. {
  7909. tp->asf_counter = tp->asf_multiplier;
  7910. tp->timer_counter = tp->timer_multiplier;
  7911. tp->timer.expires = jiffies + tp->timer_offset;
  7912. add_timer(&tp->timer);
  7913. }
  7914. static void tg3_timer_stop(struct tg3 *tp)
  7915. {
  7916. del_timer_sync(&tp->timer);
  7917. }
  7918. /* Restart hardware after configuration changes, self-test, etc.
  7919. * Invoked with tp->lock held.
  7920. */
  7921. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  7922. __releases(tp->lock)
  7923. __acquires(tp->lock)
  7924. {
  7925. int err;
  7926. err = tg3_init_hw(tp, reset_phy);
  7927. if (err) {
  7928. netdev_err(tp->dev,
  7929. "Failed to re-initialize device, aborting\n");
  7930. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7931. tg3_full_unlock(tp);
  7932. tg3_timer_stop(tp);
  7933. tp->irq_sync = 0;
  7934. tg3_napi_enable(tp);
  7935. dev_close(tp->dev);
  7936. tg3_full_lock(tp, 0);
  7937. }
  7938. return err;
  7939. }
  7940. static void tg3_reset_task(struct work_struct *work)
  7941. {
  7942. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  7943. int err;
  7944. tg3_full_lock(tp, 0);
  7945. if (!netif_running(tp->dev)) {
  7946. tg3_flag_clear(tp, RESET_TASK_PENDING);
  7947. tg3_full_unlock(tp);
  7948. return;
  7949. }
  7950. tg3_full_unlock(tp);
  7951. tg3_phy_stop(tp);
  7952. tg3_netif_stop(tp);
  7953. tg3_full_lock(tp, 1);
  7954. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  7955. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  7956. tp->write32_rx_mbox = tg3_write_flush_reg32;
  7957. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  7958. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  7959. }
  7960. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  7961. err = tg3_init_hw(tp, 1);
  7962. if (err)
  7963. goto out;
  7964. tg3_netif_start(tp);
  7965. out:
  7966. tg3_full_unlock(tp);
  7967. if (!err)
  7968. tg3_phy_start(tp);
  7969. tg3_flag_clear(tp, RESET_TASK_PENDING);
  7970. }
  7971. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7972. {
  7973. irq_handler_t fn;
  7974. unsigned long flags;
  7975. char *name;
  7976. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7977. if (tp->irq_cnt == 1)
  7978. name = tp->dev->name;
  7979. else {
  7980. name = &tnapi->irq_lbl[0];
  7981. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7982. name[IFNAMSIZ-1] = 0;
  7983. }
  7984. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7985. fn = tg3_msi;
  7986. if (tg3_flag(tp, 1SHOT_MSI))
  7987. fn = tg3_msi_1shot;
  7988. flags = 0;
  7989. } else {
  7990. fn = tg3_interrupt;
  7991. if (tg3_flag(tp, TAGGED_STATUS))
  7992. fn = tg3_interrupt_tagged;
  7993. flags = IRQF_SHARED;
  7994. }
  7995. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7996. }
  7997. static int tg3_test_interrupt(struct tg3 *tp)
  7998. {
  7999. struct tg3_napi *tnapi = &tp->napi[0];
  8000. struct net_device *dev = tp->dev;
  8001. int err, i, intr_ok = 0;
  8002. u32 val;
  8003. if (!netif_running(dev))
  8004. return -ENODEV;
  8005. tg3_disable_ints(tp);
  8006. free_irq(tnapi->irq_vec, tnapi);
  8007. /*
  8008. * Turn off MSI one shot mode. Otherwise this test has no
  8009. * observable way to know whether the interrupt was delivered.
  8010. */
  8011. if (tg3_flag(tp, 57765_PLUS)) {
  8012. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8013. tw32(MSGINT_MODE, val);
  8014. }
  8015. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8016. IRQF_SHARED, dev->name, tnapi);
  8017. if (err)
  8018. return err;
  8019. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8020. tg3_enable_ints(tp);
  8021. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8022. tnapi->coal_now);
  8023. for (i = 0; i < 5; i++) {
  8024. u32 int_mbox, misc_host_ctrl;
  8025. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8026. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8027. if ((int_mbox != 0) ||
  8028. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8029. intr_ok = 1;
  8030. break;
  8031. }
  8032. if (tg3_flag(tp, 57765_PLUS) &&
  8033. tnapi->hw_status->status_tag != tnapi->last_tag)
  8034. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8035. msleep(10);
  8036. }
  8037. tg3_disable_ints(tp);
  8038. free_irq(tnapi->irq_vec, tnapi);
  8039. err = tg3_request_irq(tp, 0);
  8040. if (err)
  8041. return err;
  8042. if (intr_ok) {
  8043. /* Reenable MSI one shot mode. */
  8044. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8045. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8046. tw32(MSGINT_MODE, val);
  8047. }
  8048. return 0;
  8049. }
  8050. return -EIO;
  8051. }
  8052. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8053. * successfully restored
  8054. */
  8055. static int tg3_test_msi(struct tg3 *tp)
  8056. {
  8057. int err;
  8058. u16 pci_cmd;
  8059. if (!tg3_flag(tp, USING_MSI))
  8060. return 0;
  8061. /* Turn off SERR reporting in case MSI terminates with Master
  8062. * Abort.
  8063. */
  8064. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8065. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8066. pci_cmd & ~PCI_COMMAND_SERR);
  8067. err = tg3_test_interrupt(tp);
  8068. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8069. if (!err)
  8070. return 0;
  8071. /* other failures */
  8072. if (err != -EIO)
  8073. return err;
  8074. /* MSI test failed, go back to INTx mode */
  8075. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8076. "to INTx mode. Please report this failure to the PCI "
  8077. "maintainer and include system chipset information\n");
  8078. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8079. pci_disable_msi(tp->pdev);
  8080. tg3_flag_clear(tp, USING_MSI);
  8081. tp->napi[0].irq_vec = tp->pdev->irq;
  8082. err = tg3_request_irq(tp, 0);
  8083. if (err)
  8084. return err;
  8085. /* Need to reset the chip because the MSI cycle may have terminated
  8086. * with Master Abort.
  8087. */
  8088. tg3_full_lock(tp, 1);
  8089. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8090. err = tg3_init_hw(tp, 1);
  8091. tg3_full_unlock(tp);
  8092. if (err)
  8093. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8094. return err;
  8095. }
  8096. static int tg3_request_firmware(struct tg3 *tp)
  8097. {
  8098. const __be32 *fw_data;
  8099. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8100. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8101. tp->fw_needed);
  8102. return -ENOENT;
  8103. }
  8104. fw_data = (void *)tp->fw->data;
  8105. /* Firmware blob starts with version numbers, followed by
  8106. * start address and _full_ length including BSS sections
  8107. * (which must be longer than the actual data, of course
  8108. */
  8109. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8110. if (tp->fw_len < (tp->fw->size - 12)) {
  8111. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8112. tp->fw_len, tp->fw_needed);
  8113. release_firmware(tp->fw);
  8114. tp->fw = NULL;
  8115. return -EINVAL;
  8116. }
  8117. /* We no longer need firmware; we have it. */
  8118. tp->fw_needed = NULL;
  8119. return 0;
  8120. }
  8121. static bool tg3_enable_msix(struct tg3 *tp)
  8122. {
  8123. int i, rc;
  8124. struct msix_entry msix_ent[tp->irq_max];
  8125. tp->irq_cnt = num_online_cpus();
  8126. if (tp->irq_cnt > 1) {
  8127. /* We want as many rx rings enabled as there are cpus.
  8128. * In multiqueue MSI-X mode, the first MSI-X vector
  8129. * only deals with link interrupts, etc, so we add
  8130. * one to the number of vectors we are requesting.
  8131. */
  8132. tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
  8133. }
  8134. for (i = 0; i < tp->irq_max; i++) {
  8135. msix_ent[i].entry = i;
  8136. msix_ent[i].vector = 0;
  8137. }
  8138. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8139. if (rc < 0) {
  8140. return false;
  8141. } else if (rc != 0) {
  8142. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8143. return false;
  8144. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8145. tp->irq_cnt, rc);
  8146. tp->irq_cnt = rc;
  8147. }
  8148. for (i = 0; i < tp->irq_max; i++)
  8149. tp->napi[i].irq_vec = msix_ent[i].vector;
  8150. netif_set_real_num_tx_queues(tp->dev, 1);
  8151. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  8152. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  8153. pci_disable_msix(tp->pdev);
  8154. return false;
  8155. }
  8156. if (tp->irq_cnt > 1) {
  8157. tg3_flag_set(tp, ENABLE_RSS);
  8158. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  8159. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  8160. tg3_flag_set(tp, ENABLE_TSS);
  8161. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  8162. }
  8163. }
  8164. return true;
  8165. }
  8166. static void tg3_ints_init(struct tg3 *tp)
  8167. {
  8168. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8169. !tg3_flag(tp, TAGGED_STATUS)) {
  8170. /* All MSI supporting chips should support tagged
  8171. * status. Assert that this is the case.
  8172. */
  8173. netdev_warn(tp->dev,
  8174. "MSI without TAGGED_STATUS? Not using MSI\n");
  8175. goto defcfg;
  8176. }
  8177. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8178. tg3_flag_set(tp, USING_MSIX);
  8179. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8180. tg3_flag_set(tp, USING_MSI);
  8181. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8182. u32 msi_mode = tr32(MSGINT_MODE);
  8183. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8184. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8185. if (!tg3_flag(tp, 1SHOT_MSI))
  8186. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8187. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8188. }
  8189. defcfg:
  8190. if (!tg3_flag(tp, USING_MSIX)) {
  8191. tp->irq_cnt = 1;
  8192. tp->napi[0].irq_vec = tp->pdev->irq;
  8193. netif_set_real_num_tx_queues(tp->dev, 1);
  8194. netif_set_real_num_rx_queues(tp->dev, 1);
  8195. }
  8196. }
  8197. static void tg3_ints_fini(struct tg3 *tp)
  8198. {
  8199. if (tg3_flag(tp, USING_MSIX))
  8200. pci_disable_msix(tp->pdev);
  8201. else if (tg3_flag(tp, USING_MSI))
  8202. pci_disable_msi(tp->pdev);
  8203. tg3_flag_clear(tp, USING_MSI);
  8204. tg3_flag_clear(tp, USING_MSIX);
  8205. tg3_flag_clear(tp, ENABLE_RSS);
  8206. tg3_flag_clear(tp, ENABLE_TSS);
  8207. }
  8208. static int tg3_open(struct net_device *dev)
  8209. {
  8210. struct tg3 *tp = netdev_priv(dev);
  8211. int i, err;
  8212. if (tp->fw_needed) {
  8213. err = tg3_request_firmware(tp);
  8214. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8215. if (err)
  8216. return err;
  8217. } else if (err) {
  8218. netdev_warn(tp->dev, "TSO capability disabled\n");
  8219. tg3_flag_clear(tp, TSO_CAPABLE);
  8220. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8221. netdev_notice(tp->dev, "TSO capability restored\n");
  8222. tg3_flag_set(tp, TSO_CAPABLE);
  8223. }
  8224. }
  8225. netif_carrier_off(tp->dev);
  8226. err = tg3_power_up(tp);
  8227. if (err)
  8228. return err;
  8229. tg3_full_lock(tp, 0);
  8230. tg3_disable_ints(tp);
  8231. tg3_flag_clear(tp, INIT_COMPLETE);
  8232. tg3_full_unlock(tp);
  8233. /*
  8234. * Setup interrupts first so we know how
  8235. * many NAPI resources to allocate
  8236. */
  8237. tg3_ints_init(tp);
  8238. tg3_rss_check_indir_tbl(tp);
  8239. /* The placement of this call is tied
  8240. * to the setup and use of Host TX descriptors.
  8241. */
  8242. err = tg3_alloc_consistent(tp);
  8243. if (err)
  8244. goto err_out1;
  8245. tg3_napi_init(tp);
  8246. tg3_napi_enable(tp);
  8247. for (i = 0; i < tp->irq_cnt; i++) {
  8248. struct tg3_napi *tnapi = &tp->napi[i];
  8249. err = tg3_request_irq(tp, i);
  8250. if (err) {
  8251. for (i--; i >= 0; i--) {
  8252. tnapi = &tp->napi[i];
  8253. free_irq(tnapi->irq_vec, tnapi);
  8254. }
  8255. goto err_out2;
  8256. }
  8257. }
  8258. tg3_full_lock(tp, 0);
  8259. err = tg3_init_hw(tp, 1);
  8260. if (err) {
  8261. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8262. tg3_free_rings(tp);
  8263. }
  8264. tg3_full_unlock(tp);
  8265. if (err)
  8266. goto err_out3;
  8267. if (tg3_flag(tp, USING_MSI)) {
  8268. err = tg3_test_msi(tp);
  8269. if (err) {
  8270. tg3_full_lock(tp, 0);
  8271. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8272. tg3_free_rings(tp);
  8273. tg3_full_unlock(tp);
  8274. goto err_out2;
  8275. }
  8276. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8277. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8278. tw32(PCIE_TRANSACTION_CFG,
  8279. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8280. }
  8281. }
  8282. tg3_phy_start(tp);
  8283. tg3_full_lock(tp, 0);
  8284. tg3_timer_start(tp);
  8285. tg3_flag_set(tp, INIT_COMPLETE);
  8286. tg3_enable_ints(tp);
  8287. tg3_full_unlock(tp);
  8288. netif_tx_start_all_queues(dev);
  8289. /*
  8290. * Reset loopback feature if it was turned on while the device was down
  8291. * make sure that it's installed properly now.
  8292. */
  8293. if (dev->features & NETIF_F_LOOPBACK)
  8294. tg3_set_loopback(dev, dev->features);
  8295. return 0;
  8296. err_out3:
  8297. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8298. struct tg3_napi *tnapi = &tp->napi[i];
  8299. free_irq(tnapi->irq_vec, tnapi);
  8300. }
  8301. err_out2:
  8302. tg3_napi_disable(tp);
  8303. tg3_napi_fini(tp);
  8304. tg3_free_consistent(tp);
  8305. err_out1:
  8306. tg3_ints_fini(tp);
  8307. tg3_frob_aux_power(tp, false);
  8308. pci_set_power_state(tp->pdev, PCI_D3hot);
  8309. return err;
  8310. }
  8311. static int tg3_close(struct net_device *dev)
  8312. {
  8313. int i;
  8314. struct tg3 *tp = netdev_priv(dev);
  8315. tg3_napi_disable(tp);
  8316. tg3_reset_task_cancel(tp);
  8317. netif_tx_stop_all_queues(dev);
  8318. tg3_timer_stop(tp);
  8319. tg3_phy_stop(tp);
  8320. tg3_full_lock(tp, 1);
  8321. tg3_disable_ints(tp);
  8322. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8323. tg3_free_rings(tp);
  8324. tg3_flag_clear(tp, INIT_COMPLETE);
  8325. tg3_full_unlock(tp);
  8326. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8327. struct tg3_napi *tnapi = &tp->napi[i];
  8328. free_irq(tnapi->irq_vec, tnapi);
  8329. }
  8330. tg3_ints_fini(tp);
  8331. /* Clear stats across close / open calls */
  8332. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8333. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8334. tg3_napi_fini(tp);
  8335. tg3_free_consistent(tp);
  8336. tg3_power_down(tp);
  8337. netif_carrier_off(tp->dev);
  8338. return 0;
  8339. }
  8340. static inline u64 get_stat64(tg3_stat64_t *val)
  8341. {
  8342. return ((u64)val->high << 32) | ((u64)val->low);
  8343. }
  8344. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8345. {
  8346. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8347. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8348. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8349. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8350. u32 val;
  8351. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8352. tg3_writephy(tp, MII_TG3_TEST1,
  8353. val | MII_TG3_TEST1_CRC_EN);
  8354. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8355. } else
  8356. val = 0;
  8357. tp->phy_crc_errors += val;
  8358. return tp->phy_crc_errors;
  8359. }
  8360. return get_stat64(&hw_stats->rx_fcs_errors);
  8361. }
  8362. #define ESTAT_ADD(member) \
  8363. estats->member = old_estats->member + \
  8364. get_stat64(&hw_stats->member)
  8365. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8366. {
  8367. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8368. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8369. ESTAT_ADD(rx_octets);
  8370. ESTAT_ADD(rx_fragments);
  8371. ESTAT_ADD(rx_ucast_packets);
  8372. ESTAT_ADD(rx_mcast_packets);
  8373. ESTAT_ADD(rx_bcast_packets);
  8374. ESTAT_ADD(rx_fcs_errors);
  8375. ESTAT_ADD(rx_align_errors);
  8376. ESTAT_ADD(rx_xon_pause_rcvd);
  8377. ESTAT_ADD(rx_xoff_pause_rcvd);
  8378. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8379. ESTAT_ADD(rx_xoff_entered);
  8380. ESTAT_ADD(rx_frame_too_long_errors);
  8381. ESTAT_ADD(rx_jabbers);
  8382. ESTAT_ADD(rx_undersize_packets);
  8383. ESTAT_ADD(rx_in_length_errors);
  8384. ESTAT_ADD(rx_out_length_errors);
  8385. ESTAT_ADD(rx_64_or_less_octet_packets);
  8386. ESTAT_ADD(rx_65_to_127_octet_packets);
  8387. ESTAT_ADD(rx_128_to_255_octet_packets);
  8388. ESTAT_ADD(rx_256_to_511_octet_packets);
  8389. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8390. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8391. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8392. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8393. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8394. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8395. ESTAT_ADD(tx_octets);
  8396. ESTAT_ADD(tx_collisions);
  8397. ESTAT_ADD(tx_xon_sent);
  8398. ESTAT_ADD(tx_xoff_sent);
  8399. ESTAT_ADD(tx_flow_control);
  8400. ESTAT_ADD(tx_mac_errors);
  8401. ESTAT_ADD(tx_single_collisions);
  8402. ESTAT_ADD(tx_mult_collisions);
  8403. ESTAT_ADD(tx_deferred);
  8404. ESTAT_ADD(tx_excessive_collisions);
  8405. ESTAT_ADD(tx_late_collisions);
  8406. ESTAT_ADD(tx_collide_2times);
  8407. ESTAT_ADD(tx_collide_3times);
  8408. ESTAT_ADD(tx_collide_4times);
  8409. ESTAT_ADD(tx_collide_5times);
  8410. ESTAT_ADD(tx_collide_6times);
  8411. ESTAT_ADD(tx_collide_7times);
  8412. ESTAT_ADD(tx_collide_8times);
  8413. ESTAT_ADD(tx_collide_9times);
  8414. ESTAT_ADD(tx_collide_10times);
  8415. ESTAT_ADD(tx_collide_11times);
  8416. ESTAT_ADD(tx_collide_12times);
  8417. ESTAT_ADD(tx_collide_13times);
  8418. ESTAT_ADD(tx_collide_14times);
  8419. ESTAT_ADD(tx_collide_15times);
  8420. ESTAT_ADD(tx_ucast_packets);
  8421. ESTAT_ADD(tx_mcast_packets);
  8422. ESTAT_ADD(tx_bcast_packets);
  8423. ESTAT_ADD(tx_carrier_sense_errors);
  8424. ESTAT_ADD(tx_discards);
  8425. ESTAT_ADD(tx_errors);
  8426. ESTAT_ADD(dma_writeq_full);
  8427. ESTAT_ADD(dma_write_prioq_full);
  8428. ESTAT_ADD(rxbds_empty);
  8429. ESTAT_ADD(rx_discards);
  8430. ESTAT_ADD(rx_errors);
  8431. ESTAT_ADD(rx_threshold_hit);
  8432. ESTAT_ADD(dma_readq_full);
  8433. ESTAT_ADD(dma_read_prioq_full);
  8434. ESTAT_ADD(tx_comp_queue_full);
  8435. ESTAT_ADD(ring_set_send_prod_index);
  8436. ESTAT_ADD(ring_status_update);
  8437. ESTAT_ADD(nic_irqs);
  8438. ESTAT_ADD(nic_avoided_irqs);
  8439. ESTAT_ADD(nic_tx_threshold_hit);
  8440. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8441. }
  8442. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  8443. {
  8444. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8445. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8446. stats->rx_packets = old_stats->rx_packets +
  8447. get_stat64(&hw_stats->rx_ucast_packets) +
  8448. get_stat64(&hw_stats->rx_mcast_packets) +
  8449. get_stat64(&hw_stats->rx_bcast_packets);
  8450. stats->tx_packets = old_stats->tx_packets +
  8451. get_stat64(&hw_stats->tx_ucast_packets) +
  8452. get_stat64(&hw_stats->tx_mcast_packets) +
  8453. get_stat64(&hw_stats->tx_bcast_packets);
  8454. stats->rx_bytes = old_stats->rx_bytes +
  8455. get_stat64(&hw_stats->rx_octets);
  8456. stats->tx_bytes = old_stats->tx_bytes +
  8457. get_stat64(&hw_stats->tx_octets);
  8458. stats->rx_errors = old_stats->rx_errors +
  8459. get_stat64(&hw_stats->rx_errors);
  8460. stats->tx_errors = old_stats->tx_errors +
  8461. get_stat64(&hw_stats->tx_errors) +
  8462. get_stat64(&hw_stats->tx_mac_errors) +
  8463. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8464. get_stat64(&hw_stats->tx_discards);
  8465. stats->multicast = old_stats->multicast +
  8466. get_stat64(&hw_stats->rx_mcast_packets);
  8467. stats->collisions = old_stats->collisions +
  8468. get_stat64(&hw_stats->tx_collisions);
  8469. stats->rx_length_errors = old_stats->rx_length_errors +
  8470. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8471. get_stat64(&hw_stats->rx_undersize_packets);
  8472. stats->rx_over_errors = old_stats->rx_over_errors +
  8473. get_stat64(&hw_stats->rxbds_empty);
  8474. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8475. get_stat64(&hw_stats->rx_align_errors);
  8476. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8477. get_stat64(&hw_stats->tx_discards);
  8478. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8479. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8480. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8481. tg3_calc_crc_errors(tp);
  8482. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8483. get_stat64(&hw_stats->rx_discards);
  8484. stats->rx_dropped = tp->rx_dropped;
  8485. stats->tx_dropped = tp->tx_dropped;
  8486. }
  8487. static int tg3_get_regs_len(struct net_device *dev)
  8488. {
  8489. return TG3_REG_BLK_SIZE;
  8490. }
  8491. static void tg3_get_regs(struct net_device *dev,
  8492. struct ethtool_regs *regs, void *_p)
  8493. {
  8494. struct tg3 *tp = netdev_priv(dev);
  8495. regs->version = 0;
  8496. memset(_p, 0, TG3_REG_BLK_SIZE);
  8497. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8498. return;
  8499. tg3_full_lock(tp, 0);
  8500. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8501. tg3_full_unlock(tp);
  8502. }
  8503. static int tg3_get_eeprom_len(struct net_device *dev)
  8504. {
  8505. struct tg3 *tp = netdev_priv(dev);
  8506. return tp->nvram_size;
  8507. }
  8508. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8509. {
  8510. struct tg3 *tp = netdev_priv(dev);
  8511. int ret;
  8512. u8 *pd;
  8513. u32 i, offset, len, b_offset, b_count;
  8514. __be32 val;
  8515. if (tg3_flag(tp, NO_NVRAM))
  8516. return -EINVAL;
  8517. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8518. return -EAGAIN;
  8519. offset = eeprom->offset;
  8520. len = eeprom->len;
  8521. eeprom->len = 0;
  8522. eeprom->magic = TG3_EEPROM_MAGIC;
  8523. if (offset & 3) {
  8524. /* adjustments to start on required 4 byte boundary */
  8525. b_offset = offset & 3;
  8526. b_count = 4 - b_offset;
  8527. if (b_count > len) {
  8528. /* i.e. offset=1 len=2 */
  8529. b_count = len;
  8530. }
  8531. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8532. if (ret)
  8533. return ret;
  8534. memcpy(data, ((char *)&val) + b_offset, b_count);
  8535. len -= b_count;
  8536. offset += b_count;
  8537. eeprom->len += b_count;
  8538. }
  8539. /* read bytes up to the last 4 byte boundary */
  8540. pd = &data[eeprom->len];
  8541. for (i = 0; i < (len - (len & 3)); i += 4) {
  8542. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8543. if (ret) {
  8544. eeprom->len += i;
  8545. return ret;
  8546. }
  8547. memcpy(pd + i, &val, 4);
  8548. }
  8549. eeprom->len += i;
  8550. if (len & 3) {
  8551. /* read last bytes not ending on 4 byte boundary */
  8552. pd = &data[eeprom->len];
  8553. b_count = len & 3;
  8554. b_offset = offset + len - b_count;
  8555. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8556. if (ret)
  8557. return ret;
  8558. memcpy(pd, &val, b_count);
  8559. eeprom->len += b_count;
  8560. }
  8561. return 0;
  8562. }
  8563. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8564. {
  8565. struct tg3 *tp = netdev_priv(dev);
  8566. int ret;
  8567. u32 offset, len, b_offset, odd_len;
  8568. u8 *buf;
  8569. __be32 start, end;
  8570. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8571. return -EAGAIN;
  8572. if (tg3_flag(tp, NO_NVRAM) ||
  8573. eeprom->magic != TG3_EEPROM_MAGIC)
  8574. return -EINVAL;
  8575. offset = eeprom->offset;
  8576. len = eeprom->len;
  8577. if ((b_offset = (offset & 3))) {
  8578. /* adjustments to start on required 4 byte boundary */
  8579. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8580. if (ret)
  8581. return ret;
  8582. len += b_offset;
  8583. offset &= ~3;
  8584. if (len < 4)
  8585. len = 4;
  8586. }
  8587. odd_len = 0;
  8588. if (len & 3) {
  8589. /* adjustments to end on required 4 byte boundary */
  8590. odd_len = 1;
  8591. len = (len + 3) & ~3;
  8592. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8593. if (ret)
  8594. return ret;
  8595. }
  8596. buf = data;
  8597. if (b_offset || odd_len) {
  8598. buf = kmalloc(len, GFP_KERNEL);
  8599. if (!buf)
  8600. return -ENOMEM;
  8601. if (b_offset)
  8602. memcpy(buf, &start, 4);
  8603. if (odd_len)
  8604. memcpy(buf+len-4, &end, 4);
  8605. memcpy(buf + b_offset, data, eeprom->len);
  8606. }
  8607. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8608. if (buf != data)
  8609. kfree(buf);
  8610. return ret;
  8611. }
  8612. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8613. {
  8614. struct tg3 *tp = netdev_priv(dev);
  8615. if (tg3_flag(tp, USE_PHYLIB)) {
  8616. struct phy_device *phydev;
  8617. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8618. return -EAGAIN;
  8619. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8620. return phy_ethtool_gset(phydev, cmd);
  8621. }
  8622. cmd->supported = (SUPPORTED_Autoneg);
  8623. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8624. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8625. SUPPORTED_1000baseT_Full);
  8626. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8627. cmd->supported |= (SUPPORTED_100baseT_Half |
  8628. SUPPORTED_100baseT_Full |
  8629. SUPPORTED_10baseT_Half |
  8630. SUPPORTED_10baseT_Full |
  8631. SUPPORTED_TP);
  8632. cmd->port = PORT_TP;
  8633. } else {
  8634. cmd->supported |= SUPPORTED_FIBRE;
  8635. cmd->port = PORT_FIBRE;
  8636. }
  8637. cmd->advertising = tp->link_config.advertising;
  8638. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8639. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8640. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8641. cmd->advertising |= ADVERTISED_Pause;
  8642. } else {
  8643. cmd->advertising |= ADVERTISED_Pause |
  8644. ADVERTISED_Asym_Pause;
  8645. }
  8646. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8647. cmd->advertising |= ADVERTISED_Asym_Pause;
  8648. }
  8649. }
  8650. if (netif_running(dev) && netif_carrier_ok(dev)) {
  8651. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8652. cmd->duplex = tp->link_config.active_duplex;
  8653. cmd->lp_advertising = tp->link_config.rmt_adv;
  8654. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8655. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  8656. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  8657. else
  8658. cmd->eth_tp_mdix = ETH_TP_MDI;
  8659. }
  8660. } else {
  8661. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  8662. cmd->duplex = DUPLEX_UNKNOWN;
  8663. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  8664. }
  8665. cmd->phy_address = tp->phy_addr;
  8666. cmd->transceiver = XCVR_INTERNAL;
  8667. cmd->autoneg = tp->link_config.autoneg;
  8668. cmd->maxtxpkt = 0;
  8669. cmd->maxrxpkt = 0;
  8670. return 0;
  8671. }
  8672. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8673. {
  8674. struct tg3 *tp = netdev_priv(dev);
  8675. u32 speed = ethtool_cmd_speed(cmd);
  8676. if (tg3_flag(tp, USE_PHYLIB)) {
  8677. struct phy_device *phydev;
  8678. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8679. return -EAGAIN;
  8680. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8681. return phy_ethtool_sset(phydev, cmd);
  8682. }
  8683. if (cmd->autoneg != AUTONEG_ENABLE &&
  8684. cmd->autoneg != AUTONEG_DISABLE)
  8685. return -EINVAL;
  8686. if (cmd->autoneg == AUTONEG_DISABLE &&
  8687. cmd->duplex != DUPLEX_FULL &&
  8688. cmd->duplex != DUPLEX_HALF)
  8689. return -EINVAL;
  8690. if (cmd->autoneg == AUTONEG_ENABLE) {
  8691. u32 mask = ADVERTISED_Autoneg |
  8692. ADVERTISED_Pause |
  8693. ADVERTISED_Asym_Pause;
  8694. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8695. mask |= ADVERTISED_1000baseT_Half |
  8696. ADVERTISED_1000baseT_Full;
  8697. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8698. mask |= ADVERTISED_100baseT_Half |
  8699. ADVERTISED_100baseT_Full |
  8700. ADVERTISED_10baseT_Half |
  8701. ADVERTISED_10baseT_Full |
  8702. ADVERTISED_TP;
  8703. else
  8704. mask |= ADVERTISED_FIBRE;
  8705. if (cmd->advertising & ~mask)
  8706. return -EINVAL;
  8707. mask &= (ADVERTISED_1000baseT_Half |
  8708. ADVERTISED_1000baseT_Full |
  8709. ADVERTISED_100baseT_Half |
  8710. ADVERTISED_100baseT_Full |
  8711. ADVERTISED_10baseT_Half |
  8712. ADVERTISED_10baseT_Full);
  8713. cmd->advertising &= mask;
  8714. } else {
  8715. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8716. if (speed != SPEED_1000)
  8717. return -EINVAL;
  8718. if (cmd->duplex != DUPLEX_FULL)
  8719. return -EINVAL;
  8720. } else {
  8721. if (speed != SPEED_100 &&
  8722. speed != SPEED_10)
  8723. return -EINVAL;
  8724. }
  8725. }
  8726. tg3_full_lock(tp, 0);
  8727. tp->link_config.autoneg = cmd->autoneg;
  8728. if (cmd->autoneg == AUTONEG_ENABLE) {
  8729. tp->link_config.advertising = (cmd->advertising |
  8730. ADVERTISED_Autoneg);
  8731. tp->link_config.speed = SPEED_UNKNOWN;
  8732. tp->link_config.duplex = DUPLEX_UNKNOWN;
  8733. } else {
  8734. tp->link_config.advertising = 0;
  8735. tp->link_config.speed = speed;
  8736. tp->link_config.duplex = cmd->duplex;
  8737. }
  8738. if (netif_running(dev))
  8739. tg3_setup_phy(tp, 1);
  8740. tg3_full_unlock(tp);
  8741. return 0;
  8742. }
  8743. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8744. {
  8745. struct tg3 *tp = netdev_priv(dev);
  8746. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  8747. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  8748. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  8749. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  8750. }
  8751. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8752. {
  8753. struct tg3 *tp = netdev_priv(dev);
  8754. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8755. wol->supported = WAKE_MAGIC;
  8756. else
  8757. wol->supported = 0;
  8758. wol->wolopts = 0;
  8759. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8760. wol->wolopts = WAKE_MAGIC;
  8761. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8762. }
  8763. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8764. {
  8765. struct tg3 *tp = netdev_priv(dev);
  8766. struct device *dp = &tp->pdev->dev;
  8767. if (wol->wolopts & ~WAKE_MAGIC)
  8768. return -EINVAL;
  8769. if ((wol->wolopts & WAKE_MAGIC) &&
  8770. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8771. return -EINVAL;
  8772. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8773. spin_lock_bh(&tp->lock);
  8774. if (device_may_wakeup(dp))
  8775. tg3_flag_set(tp, WOL_ENABLE);
  8776. else
  8777. tg3_flag_clear(tp, WOL_ENABLE);
  8778. spin_unlock_bh(&tp->lock);
  8779. return 0;
  8780. }
  8781. static u32 tg3_get_msglevel(struct net_device *dev)
  8782. {
  8783. struct tg3 *tp = netdev_priv(dev);
  8784. return tp->msg_enable;
  8785. }
  8786. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8787. {
  8788. struct tg3 *tp = netdev_priv(dev);
  8789. tp->msg_enable = value;
  8790. }
  8791. static int tg3_nway_reset(struct net_device *dev)
  8792. {
  8793. struct tg3 *tp = netdev_priv(dev);
  8794. int r;
  8795. if (!netif_running(dev))
  8796. return -EAGAIN;
  8797. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8798. return -EINVAL;
  8799. if (tg3_flag(tp, USE_PHYLIB)) {
  8800. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8801. return -EAGAIN;
  8802. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8803. } else {
  8804. u32 bmcr;
  8805. spin_lock_bh(&tp->lock);
  8806. r = -EINVAL;
  8807. tg3_readphy(tp, MII_BMCR, &bmcr);
  8808. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8809. ((bmcr & BMCR_ANENABLE) ||
  8810. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8811. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8812. BMCR_ANENABLE);
  8813. r = 0;
  8814. }
  8815. spin_unlock_bh(&tp->lock);
  8816. }
  8817. return r;
  8818. }
  8819. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8820. {
  8821. struct tg3 *tp = netdev_priv(dev);
  8822. ering->rx_max_pending = tp->rx_std_ring_mask;
  8823. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8824. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8825. else
  8826. ering->rx_jumbo_max_pending = 0;
  8827. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8828. ering->rx_pending = tp->rx_pending;
  8829. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8830. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8831. else
  8832. ering->rx_jumbo_pending = 0;
  8833. ering->tx_pending = tp->napi[0].tx_pending;
  8834. }
  8835. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8836. {
  8837. struct tg3 *tp = netdev_priv(dev);
  8838. int i, irq_sync = 0, err = 0;
  8839. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8840. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8841. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8842. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8843. (tg3_flag(tp, TSO_BUG) &&
  8844. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8845. return -EINVAL;
  8846. if (netif_running(dev)) {
  8847. tg3_phy_stop(tp);
  8848. tg3_netif_stop(tp);
  8849. irq_sync = 1;
  8850. }
  8851. tg3_full_lock(tp, irq_sync);
  8852. tp->rx_pending = ering->rx_pending;
  8853. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8854. tp->rx_pending > 63)
  8855. tp->rx_pending = 63;
  8856. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8857. for (i = 0; i < tp->irq_max; i++)
  8858. tp->napi[i].tx_pending = ering->tx_pending;
  8859. if (netif_running(dev)) {
  8860. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8861. err = tg3_restart_hw(tp, 1);
  8862. if (!err)
  8863. tg3_netif_start(tp);
  8864. }
  8865. tg3_full_unlock(tp);
  8866. if (irq_sync && !err)
  8867. tg3_phy_start(tp);
  8868. return err;
  8869. }
  8870. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8871. {
  8872. struct tg3 *tp = netdev_priv(dev);
  8873. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8874. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  8875. epause->rx_pause = 1;
  8876. else
  8877. epause->rx_pause = 0;
  8878. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  8879. epause->tx_pause = 1;
  8880. else
  8881. epause->tx_pause = 0;
  8882. }
  8883. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8884. {
  8885. struct tg3 *tp = netdev_priv(dev);
  8886. int err = 0;
  8887. if (tg3_flag(tp, USE_PHYLIB)) {
  8888. u32 newadv;
  8889. struct phy_device *phydev;
  8890. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8891. if (!(phydev->supported & SUPPORTED_Pause) ||
  8892. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8893. (epause->rx_pause != epause->tx_pause)))
  8894. return -EINVAL;
  8895. tp->link_config.flowctrl = 0;
  8896. if (epause->rx_pause) {
  8897. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8898. if (epause->tx_pause) {
  8899. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8900. newadv = ADVERTISED_Pause;
  8901. } else
  8902. newadv = ADVERTISED_Pause |
  8903. ADVERTISED_Asym_Pause;
  8904. } else if (epause->tx_pause) {
  8905. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8906. newadv = ADVERTISED_Asym_Pause;
  8907. } else
  8908. newadv = 0;
  8909. if (epause->autoneg)
  8910. tg3_flag_set(tp, PAUSE_AUTONEG);
  8911. else
  8912. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8913. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8914. u32 oldadv = phydev->advertising &
  8915. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8916. if (oldadv != newadv) {
  8917. phydev->advertising &=
  8918. ~(ADVERTISED_Pause |
  8919. ADVERTISED_Asym_Pause);
  8920. phydev->advertising |= newadv;
  8921. if (phydev->autoneg) {
  8922. /*
  8923. * Always renegotiate the link to
  8924. * inform our link partner of our
  8925. * flow control settings, even if the
  8926. * flow control is forced. Let
  8927. * tg3_adjust_link() do the final
  8928. * flow control setup.
  8929. */
  8930. return phy_start_aneg(phydev);
  8931. }
  8932. }
  8933. if (!epause->autoneg)
  8934. tg3_setup_flow_control(tp, 0, 0);
  8935. } else {
  8936. tp->link_config.advertising &=
  8937. ~(ADVERTISED_Pause |
  8938. ADVERTISED_Asym_Pause);
  8939. tp->link_config.advertising |= newadv;
  8940. }
  8941. } else {
  8942. int irq_sync = 0;
  8943. if (netif_running(dev)) {
  8944. tg3_netif_stop(tp);
  8945. irq_sync = 1;
  8946. }
  8947. tg3_full_lock(tp, irq_sync);
  8948. if (epause->autoneg)
  8949. tg3_flag_set(tp, PAUSE_AUTONEG);
  8950. else
  8951. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8952. if (epause->rx_pause)
  8953. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8954. else
  8955. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8956. if (epause->tx_pause)
  8957. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8958. else
  8959. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8960. if (netif_running(dev)) {
  8961. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8962. err = tg3_restart_hw(tp, 1);
  8963. if (!err)
  8964. tg3_netif_start(tp);
  8965. }
  8966. tg3_full_unlock(tp);
  8967. }
  8968. return err;
  8969. }
  8970. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8971. {
  8972. switch (sset) {
  8973. case ETH_SS_TEST:
  8974. return TG3_NUM_TEST;
  8975. case ETH_SS_STATS:
  8976. return TG3_NUM_STATS;
  8977. default:
  8978. return -EOPNOTSUPP;
  8979. }
  8980. }
  8981. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  8982. u32 *rules __always_unused)
  8983. {
  8984. struct tg3 *tp = netdev_priv(dev);
  8985. if (!tg3_flag(tp, SUPPORT_MSIX))
  8986. return -EOPNOTSUPP;
  8987. switch (info->cmd) {
  8988. case ETHTOOL_GRXRINGS:
  8989. if (netif_running(tp->dev))
  8990. info->data = tp->irq_cnt;
  8991. else {
  8992. info->data = num_online_cpus();
  8993. if (info->data > TG3_IRQ_MAX_VECS_RSS)
  8994. info->data = TG3_IRQ_MAX_VECS_RSS;
  8995. }
  8996. /* The first interrupt vector only
  8997. * handles link interrupts.
  8998. */
  8999. info->data -= 1;
  9000. return 0;
  9001. default:
  9002. return -EOPNOTSUPP;
  9003. }
  9004. }
  9005. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9006. {
  9007. u32 size = 0;
  9008. struct tg3 *tp = netdev_priv(dev);
  9009. if (tg3_flag(tp, SUPPORT_MSIX))
  9010. size = TG3_RSS_INDIR_TBL_SIZE;
  9011. return size;
  9012. }
  9013. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9014. {
  9015. struct tg3 *tp = netdev_priv(dev);
  9016. int i;
  9017. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9018. indir[i] = tp->rss_ind_tbl[i];
  9019. return 0;
  9020. }
  9021. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9022. {
  9023. struct tg3 *tp = netdev_priv(dev);
  9024. size_t i;
  9025. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9026. tp->rss_ind_tbl[i] = indir[i];
  9027. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9028. return 0;
  9029. /* It is legal to write the indirection
  9030. * table while the device is running.
  9031. */
  9032. tg3_full_lock(tp, 0);
  9033. tg3_rss_write_indir_tbl(tp);
  9034. tg3_full_unlock(tp);
  9035. return 0;
  9036. }
  9037. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9038. {
  9039. switch (stringset) {
  9040. case ETH_SS_STATS:
  9041. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9042. break;
  9043. case ETH_SS_TEST:
  9044. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9045. break;
  9046. default:
  9047. WARN_ON(1); /* we need a WARN() */
  9048. break;
  9049. }
  9050. }
  9051. static int tg3_set_phys_id(struct net_device *dev,
  9052. enum ethtool_phys_id_state state)
  9053. {
  9054. struct tg3 *tp = netdev_priv(dev);
  9055. if (!netif_running(tp->dev))
  9056. return -EAGAIN;
  9057. switch (state) {
  9058. case ETHTOOL_ID_ACTIVE:
  9059. return 1; /* cycle on/off once per second */
  9060. case ETHTOOL_ID_ON:
  9061. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9062. LED_CTRL_1000MBPS_ON |
  9063. LED_CTRL_100MBPS_ON |
  9064. LED_CTRL_10MBPS_ON |
  9065. LED_CTRL_TRAFFIC_OVERRIDE |
  9066. LED_CTRL_TRAFFIC_BLINK |
  9067. LED_CTRL_TRAFFIC_LED);
  9068. break;
  9069. case ETHTOOL_ID_OFF:
  9070. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9071. LED_CTRL_TRAFFIC_OVERRIDE);
  9072. break;
  9073. case ETHTOOL_ID_INACTIVE:
  9074. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9075. break;
  9076. }
  9077. return 0;
  9078. }
  9079. static void tg3_get_ethtool_stats(struct net_device *dev,
  9080. struct ethtool_stats *estats, u64 *tmp_stats)
  9081. {
  9082. struct tg3 *tp = netdev_priv(dev);
  9083. if (tp->hw_stats)
  9084. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9085. else
  9086. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9087. }
  9088. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9089. {
  9090. int i;
  9091. __be32 *buf;
  9092. u32 offset = 0, len = 0;
  9093. u32 magic, val;
  9094. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9095. return NULL;
  9096. if (magic == TG3_EEPROM_MAGIC) {
  9097. for (offset = TG3_NVM_DIR_START;
  9098. offset < TG3_NVM_DIR_END;
  9099. offset += TG3_NVM_DIRENT_SIZE) {
  9100. if (tg3_nvram_read(tp, offset, &val))
  9101. return NULL;
  9102. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9103. TG3_NVM_DIRTYPE_EXTVPD)
  9104. break;
  9105. }
  9106. if (offset != TG3_NVM_DIR_END) {
  9107. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9108. if (tg3_nvram_read(tp, offset + 4, &offset))
  9109. return NULL;
  9110. offset = tg3_nvram_logical_addr(tp, offset);
  9111. }
  9112. }
  9113. if (!offset || !len) {
  9114. offset = TG3_NVM_VPD_OFF;
  9115. len = TG3_NVM_VPD_LEN;
  9116. }
  9117. buf = kmalloc(len, GFP_KERNEL);
  9118. if (buf == NULL)
  9119. return NULL;
  9120. if (magic == TG3_EEPROM_MAGIC) {
  9121. for (i = 0; i < len; i += 4) {
  9122. /* The data is in little-endian format in NVRAM.
  9123. * Use the big-endian read routines to preserve
  9124. * the byte order as it exists in NVRAM.
  9125. */
  9126. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9127. goto error;
  9128. }
  9129. } else {
  9130. u8 *ptr;
  9131. ssize_t cnt;
  9132. unsigned int pos = 0;
  9133. ptr = (u8 *)&buf[0];
  9134. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9135. cnt = pci_read_vpd(tp->pdev, pos,
  9136. len - pos, ptr);
  9137. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9138. cnt = 0;
  9139. else if (cnt < 0)
  9140. goto error;
  9141. }
  9142. if (pos != len)
  9143. goto error;
  9144. }
  9145. *vpdlen = len;
  9146. return buf;
  9147. error:
  9148. kfree(buf);
  9149. return NULL;
  9150. }
  9151. #define NVRAM_TEST_SIZE 0x100
  9152. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9153. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9154. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9155. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9156. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9157. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9158. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9159. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9160. static int tg3_test_nvram(struct tg3 *tp)
  9161. {
  9162. u32 csum, magic, len;
  9163. __be32 *buf;
  9164. int i, j, k, err = 0, size;
  9165. if (tg3_flag(tp, NO_NVRAM))
  9166. return 0;
  9167. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9168. return -EIO;
  9169. if (magic == TG3_EEPROM_MAGIC)
  9170. size = NVRAM_TEST_SIZE;
  9171. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9172. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9173. TG3_EEPROM_SB_FORMAT_1) {
  9174. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9175. case TG3_EEPROM_SB_REVISION_0:
  9176. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9177. break;
  9178. case TG3_EEPROM_SB_REVISION_2:
  9179. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9180. break;
  9181. case TG3_EEPROM_SB_REVISION_3:
  9182. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9183. break;
  9184. case TG3_EEPROM_SB_REVISION_4:
  9185. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9186. break;
  9187. case TG3_EEPROM_SB_REVISION_5:
  9188. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9189. break;
  9190. case TG3_EEPROM_SB_REVISION_6:
  9191. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9192. break;
  9193. default:
  9194. return -EIO;
  9195. }
  9196. } else
  9197. return 0;
  9198. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9199. size = NVRAM_SELFBOOT_HW_SIZE;
  9200. else
  9201. return -EIO;
  9202. buf = kmalloc(size, GFP_KERNEL);
  9203. if (buf == NULL)
  9204. return -ENOMEM;
  9205. err = -EIO;
  9206. for (i = 0, j = 0; i < size; i += 4, j++) {
  9207. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9208. if (err)
  9209. break;
  9210. }
  9211. if (i < size)
  9212. goto out;
  9213. /* Selfboot format */
  9214. magic = be32_to_cpu(buf[0]);
  9215. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9216. TG3_EEPROM_MAGIC_FW) {
  9217. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9218. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9219. TG3_EEPROM_SB_REVISION_2) {
  9220. /* For rev 2, the csum doesn't include the MBA. */
  9221. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9222. csum8 += buf8[i];
  9223. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9224. csum8 += buf8[i];
  9225. } else {
  9226. for (i = 0; i < size; i++)
  9227. csum8 += buf8[i];
  9228. }
  9229. if (csum8 == 0) {
  9230. err = 0;
  9231. goto out;
  9232. }
  9233. err = -EIO;
  9234. goto out;
  9235. }
  9236. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9237. TG3_EEPROM_MAGIC_HW) {
  9238. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9239. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9240. u8 *buf8 = (u8 *) buf;
  9241. /* Separate the parity bits and the data bytes. */
  9242. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9243. if ((i == 0) || (i == 8)) {
  9244. int l;
  9245. u8 msk;
  9246. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9247. parity[k++] = buf8[i] & msk;
  9248. i++;
  9249. } else if (i == 16) {
  9250. int l;
  9251. u8 msk;
  9252. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9253. parity[k++] = buf8[i] & msk;
  9254. i++;
  9255. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9256. parity[k++] = buf8[i] & msk;
  9257. i++;
  9258. }
  9259. data[j++] = buf8[i];
  9260. }
  9261. err = -EIO;
  9262. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9263. u8 hw8 = hweight8(data[i]);
  9264. if ((hw8 & 0x1) && parity[i])
  9265. goto out;
  9266. else if (!(hw8 & 0x1) && !parity[i])
  9267. goto out;
  9268. }
  9269. err = 0;
  9270. goto out;
  9271. }
  9272. err = -EIO;
  9273. /* Bootstrap checksum at offset 0x10 */
  9274. csum = calc_crc((unsigned char *) buf, 0x10);
  9275. if (csum != le32_to_cpu(buf[0x10/4]))
  9276. goto out;
  9277. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9278. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9279. if (csum != le32_to_cpu(buf[0xfc/4]))
  9280. goto out;
  9281. kfree(buf);
  9282. buf = tg3_vpd_readblock(tp, &len);
  9283. if (!buf)
  9284. return -ENOMEM;
  9285. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9286. if (i > 0) {
  9287. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9288. if (j < 0)
  9289. goto out;
  9290. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9291. goto out;
  9292. i += PCI_VPD_LRDT_TAG_SIZE;
  9293. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9294. PCI_VPD_RO_KEYWORD_CHKSUM);
  9295. if (j > 0) {
  9296. u8 csum8 = 0;
  9297. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9298. for (i = 0; i <= j; i++)
  9299. csum8 += ((u8 *)buf)[i];
  9300. if (csum8)
  9301. goto out;
  9302. }
  9303. }
  9304. err = 0;
  9305. out:
  9306. kfree(buf);
  9307. return err;
  9308. }
  9309. #define TG3_SERDES_TIMEOUT_SEC 2
  9310. #define TG3_COPPER_TIMEOUT_SEC 6
  9311. static int tg3_test_link(struct tg3 *tp)
  9312. {
  9313. int i, max;
  9314. if (!netif_running(tp->dev))
  9315. return -ENODEV;
  9316. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9317. max = TG3_SERDES_TIMEOUT_SEC;
  9318. else
  9319. max = TG3_COPPER_TIMEOUT_SEC;
  9320. for (i = 0; i < max; i++) {
  9321. if (netif_carrier_ok(tp->dev))
  9322. return 0;
  9323. if (msleep_interruptible(1000))
  9324. break;
  9325. }
  9326. return -EIO;
  9327. }
  9328. /* Only test the commonly used registers */
  9329. static int tg3_test_registers(struct tg3 *tp)
  9330. {
  9331. int i, is_5705, is_5750;
  9332. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9333. static struct {
  9334. u16 offset;
  9335. u16 flags;
  9336. #define TG3_FL_5705 0x1
  9337. #define TG3_FL_NOT_5705 0x2
  9338. #define TG3_FL_NOT_5788 0x4
  9339. #define TG3_FL_NOT_5750 0x8
  9340. u32 read_mask;
  9341. u32 write_mask;
  9342. } reg_tbl[] = {
  9343. /* MAC Control Registers */
  9344. { MAC_MODE, TG3_FL_NOT_5705,
  9345. 0x00000000, 0x00ef6f8c },
  9346. { MAC_MODE, TG3_FL_5705,
  9347. 0x00000000, 0x01ef6b8c },
  9348. { MAC_STATUS, TG3_FL_NOT_5705,
  9349. 0x03800107, 0x00000000 },
  9350. { MAC_STATUS, TG3_FL_5705,
  9351. 0x03800100, 0x00000000 },
  9352. { MAC_ADDR_0_HIGH, 0x0000,
  9353. 0x00000000, 0x0000ffff },
  9354. { MAC_ADDR_0_LOW, 0x0000,
  9355. 0x00000000, 0xffffffff },
  9356. { MAC_RX_MTU_SIZE, 0x0000,
  9357. 0x00000000, 0x0000ffff },
  9358. { MAC_TX_MODE, 0x0000,
  9359. 0x00000000, 0x00000070 },
  9360. { MAC_TX_LENGTHS, 0x0000,
  9361. 0x00000000, 0x00003fff },
  9362. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9363. 0x00000000, 0x000007fc },
  9364. { MAC_RX_MODE, TG3_FL_5705,
  9365. 0x00000000, 0x000007dc },
  9366. { MAC_HASH_REG_0, 0x0000,
  9367. 0x00000000, 0xffffffff },
  9368. { MAC_HASH_REG_1, 0x0000,
  9369. 0x00000000, 0xffffffff },
  9370. { MAC_HASH_REG_2, 0x0000,
  9371. 0x00000000, 0xffffffff },
  9372. { MAC_HASH_REG_3, 0x0000,
  9373. 0x00000000, 0xffffffff },
  9374. /* Receive Data and Receive BD Initiator Control Registers. */
  9375. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9376. 0x00000000, 0xffffffff },
  9377. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9378. 0x00000000, 0xffffffff },
  9379. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9380. 0x00000000, 0x00000003 },
  9381. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9382. 0x00000000, 0xffffffff },
  9383. { RCVDBDI_STD_BD+0, 0x0000,
  9384. 0x00000000, 0xffffffff },
  9385. { RCVDBDI_STD_BD+4, 0x0000,
  9386. 0x00000000, 0xffffffff },
  9387. { RCVDBDI_STD_BD+8, 0x0000,
  9388. 0x00000000, 0xffff0002 },
  9389. { RCVDBDI_STD_BD+0xc, 0x0000,
  9390. 0x00000000, 0xffffffff },
  9391. /* Receive BD Initiator Control Registers. */
  9392. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9393. 0x00000000, 0xffffffff },
  9394. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9395. 0x00000000, 0x000003ff },
  9396. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9397. 0x00000000, 0xffffffff },
  9398. /* Host Coalescing Control Registers. */
  9399. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9400. 0x00000000, 0x00000004 },
  9401. { HOSTCC_MODE, TG3_FL_5705,
  9402. 0x00000000, 0x000000f6 },
  9403. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9404. 0x00000000, 0xffffffff },
  9405. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9406. 0x00000000, 0x000003ff },
  9407. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9408. 0x00000000, 0xffffffff },
  9409. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9410. 0x00000000, 0x000003ff },
  9411. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9412. 0x00000000, 0xffffffff },
  9413. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9414. 0x00000000, 0x000000ff },
  9415. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9416. 0x00000000, 0xffffffff },
  9417. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9418. 0x00000000, 0x000000ff },
  9419. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9420. 0x00000000, 0xffffffff },
  9421. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9422. 0x00000000, 0xffffffff },
  9423. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9424. 0x00000000, 0xffffffff },
  9425. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9426. 0x00000000, 0x000000ff },
  9427. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9428. 0x00000000, 0xffffffff },
  9429. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9430. 0x00000000, 0x000000ff },
  9431. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9432. 0x00000000, 0xffffffff },
  9433. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9434. 0x00000000, 0xffffffff },
  9435. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9436. 0x00000000, 0xffffffff },
  9437. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9438. 0x00000000, 0xffffffff },
  9439. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9440. 0x00000000, 0xffffffff },
  9441. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9442. 0xffffffff, 0x00000000 },
  9443. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9444. 0xffffffff, 0x00000000 },
  9445. /* Buffer Manager Control Registers. */
  9446. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9447. 0x00000000, 0x007fff80 },
  9448. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9449. 0x00000000, 0x007fffff },
  9450. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9451. 0x00000000, 0x0000003f },
  9452. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9453. 0x00000000, 0x000001ff },
  9454. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9455. 0x00000000, 0x000001ff },
  9456. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9457. 0xffffffff, 0x00000000 },
  9458. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9459. 0xffffffff, 0x00000000 },
  9460. /* Mailbox Registers */
  9461. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9462. 0x00000000, 0x000001ff },
  9463. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9464. 0x00000000, 0x000001ff },
  9465. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9466. 0x00000000, 0x000007ff },
  9467. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9468. 0x00000000, 0x000001ff },
  9469. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9470. };
  9471. is_5705 = is_5750 = 0;
  9472. if (tg3_flag(tp, 5705_PLUS)) {
  9473. is_5705 = 1;
  9474. if (tg3_flag(tp, 5750_PLUS))
  9475. is_5750 = 1;
  9476. }
  9477. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9478. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9479. continue;
  9480. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9481. continue;
  9482. if (tg3_flag(tp, IS_5788) &&
  9483. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9484. continue;
  9485. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9486. continue;
  9487. offset = (u32) reg_tbl[i].offset;
  9488. read_mask = reg_tbl[i].read_mask;
  9489. write_mask = reg_tbl[i].write_mask;
  9490. /* Save the original register content */
  9491. save_val = tr32(offset);
  9492. /* Determine the read-only value. */
  9493. read_val = save_val & read_mask;
  9494. /* Write zero to the register, then make sure the read-only bits
  9495. * are not changed and the read/write bits are all zeros.
  9496. */
  9497. tw32(offset, 0);
  9498. val = tr32(offset);
  9499. /* Test the read-only and read/write bits. */
  9500. if (((val & read_mask) != read_val) || (val & write_mask))
  9501. goto out;
  9502. /* Write ones to all the bits defined by RdMask and WrMask, then
  9503. * make sure the read-only bits are not changed and the
  9504. * read/write bits are all ones.
  9505. */
  9506. tw32(offset, read_mask | write_mask);
  9507. val = tr32(offset);
  9508. /* Test the read-only bits. */
  9509. if ((val & read_mask) != read_val)
  9510. goto out;
  9511. /* Test the read/write bits. */
  9512. if ((val & write_mask) != write_mask)
  9513. goto out;
  9514. tw32(offset, save_val);
  9515. }
  9516. return 0;
  9517. out:
  9518. if (netif_msg_hw(tp))
  9519. netdev_err(tp->dev,
  9520. "Register test failed at offset %x\n", offset);
  9521. tw32(offset, save_val);
  9522. return -EIO;
  9523. }
  9524. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9525. {
  9526. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9527. int i;
  9528. u32 j;
  9529. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9530. for (j = 0; j < len; j += 4) {
  9531. u32 val;
  9532. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9533. tg3_read_mem(tp, offset + j, &val);
  9534. if (val != test_pattern[i])
  9535. return -EIO;
  9536. }
  9537. }
  9538. return 0;
  9539. }
  9540. static int tg3_test_memory(struct tg3 *tp)
  9541. {
  9542. static struct mem_entry {
  9543. u32 offset;
  9544. u32 len;
  9545. } mem_tbl_570x[] = {
  9546. { 0x00000000, 0x00b50},
  9547. { 0x00002000, 0x1c000},
  9548. { 0xffffffff, 0x00000}
  9549. }, mem_tbl_5705[] = {
  9550. { 0x00000100, 0x0000c},
  9551. { 0x00000200, 0x00008},
  9552. { 0x00004000, 0x00800},
  9553. { 0x00006000, 0x01000},
  9554. { 0x00008000, 0x02000},
  9555. { 0x00010000, 0x0e000},
  9556. { 0xffffffff, 0x00000}
  9557. }, mem_tbl_5755[] = {
  9558. { 0x00000200, 0x00008},
  9559. { 0x00004000, 0x00800},
  9560. { 0x00006000, 0x00800},
  9561. { 0x00008000, 0x02000},
  9562. { 0x00010000, 0x0c000},
  9563. { 0xffffffff, 0x00000}
  9564. }, mem_tbl_5906[] = {
  9565. { 0x00000200, 0x00008},
  9566. { 0x00004000, 0x00400},
  9567. { 0x00006000, 0x00400},
  9568. { 0x00008000, 0x01000},
  9569. { 0x00010000, 0x01000},
  9570. { 0xffffffff, 0x00000}
  9571. }, mem_tbl_5717[] = {
  9572. { 0x00000200, 0x00008},
  9573. { 0x00010000, 0x0a000},
  9574. { 0x00020000, 0x13c00},
  9575. { 0xffffffff, 0x00000}
  9576. }, mem_tbl_57765[] = {
  9577. { 0x00000200, 0x00008},
  9578. { 0x00004000, 0x00800},
  9579. { 0x00006000, 0x09800},
  9580. { 0x00010000, 0x0a000},
  9581. { 0xffffffff, 0x00000}
  9582. };
  9583. struct mem_entry *mem_tbl;
  9584. int err = 0;
  9585. int i;
  9586. if (tg3_flag(tp, 5717_PLUS))
  9587. mem_tbl = mem_tbl_5717;
  9588. else if (tg3_flag(tp, 57765_CLASS))
  9589. mem_tbl = mem_tbl_57765;
  9590. else if (tg3_flag(tp, 5755_PLUS))
  9591. mem_tbl = mem_tbl_5755;
  9592. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9593. mem_tbl = mem_tbl_5906;
  9594. else if (tg3_flag(tp, 5705_PLUS))
  9595. mem_tbl = mem_tbl_5705;
  9596. else
  9597. mem_tbl = mem_tbl_570x;
  9598. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9599. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9600. if (err)
  9601. break;
  9602. }
  9603. return err;
  9604. }
  9605. #define TG3_TSO_MSS 500
  9606. #define TG3_TSO_IP_HDR_LEN 20
  9607. #define TG3_TSO_TCP_HDR_LEN 20
  9608. #define TG3_TSO_TCP_OPT_LEN 12
  9609. static const u8 tg3_tso_header[] = {
  9610. 0x08, 0x00,
  9611. 0x45, 0x00, 0x00, 0x00,
  9612. 0x00, 0x00, 0x40, 0x00,
  9613. 0x40, 0x06, 0x00, 0x00,
  9614. 0x0a, 0x00, 0x00, 0x01,
  9615. 0x0a, 0x00, 0x00, 0x02,
  9616. 0x0d, 0x00, 0xe0, 0x00,
  9617. 0x00, 0x00, 0x01, 0x00,
  9618. 0x00, 0x00, 0x02, 0x00,
  9619. 0x80, 0x10, 0x10, 0x00,
  9620. 0x14, 0x09, 0x00, 0x00,
  9621. 0x01, 0x01, 0x08, 0x0a,
  9622. 0x11, 0x11, 0x11, 0x11,
  9623. 0x11, 0x11, 0x11, 0x11,
  9624. };
  9625. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9626. {
  9627. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9628. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9629. u32 budget;
  9630. struct sk_buff *skb;
  9631. u8 *tx_data, *rx_data;
  9632. dma_addr_t map;
  9633. int num_pkts, tx_len, rx_len, i, err;
  9634. struct tg3_rx_buffer_desc *desc;
  9635. struct tg3_napi *tnapi, *rnapi;
  9636. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9637. tnapi = &tp->napi[0];
  9638. rnapi = &tp->napi[0];
  9639. if (tp->irq_cnt > 1) {
  9640. if (tg3_flag(tp, ENABLE_RSS))
  9641. rnapi = &tp->napi[1];
  9642. if (tg3_flag(tp, ENABLE_TSS))
  9643. tnapi = &tp->napi[1];
  9644. }
  9645. coal_now = tnapi->coal_now | rnapi->coal_now;
  9646. err = -EIO;
  9647. tx_len = pktsz;
  9648. skb = netdev_alloc_skb(tp->dev, tx_len);
  9649. if (!skb)
  9650. return -ENOMEM;
  9651. tx_data = skb_put(skb, tx_len);
  9652. memcpy(tx_data, tp->dev->dev_addr, 6);
  9653. memset(tx_data + 6, 0x0, 8);
  9654. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9655. if (tso_loopback) {
  9656. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9657. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9658. TG3_TSO_TCP_OPT_LEN;
  9659. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9660. sizeof(tg3_tso_header));
  9661. mss = TG3_TSO_MSS;
  9662. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9663. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9664. /* Set the total length field in the IP header */
  9665. iph->tot_len = htons((u16)(mss + hdr_len));
  9666. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9667. TXD_FLAG_CPU_POST_DMA);
  9668. if (tg3_flag(tp, HW_TSO_1) ||
  9669. tg3_flag(tp, HW_TSO_2) ||
  9670. tg3_flag(tp, HW_TSO_3)) {
  9671. struct tcphdr *th;
  9672. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9673. th = (struct tcphdr *)&tx_data[val];
  9674. th->check = 0;
  9675. } else
  9676. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9677. if (tg3_flag(tp, HW_TSO_3)) {
  9678. mss |= (hdr_len & 0xc) << 12;
  9679. if (hdr_len & 0x10)
  9680. base_flags |= 0x00000010;
  9681. base_flags |= (hdr_len & 0x3e0) << 5;
  9682. } else if (tg3_flag(tp, HW_TSO_2))
  9683. mss |= hdr_len << 9;
  9684. else if (tg3_flag(tp, HW_TSO_1) ||
  9685. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9686. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9687. } else {
  9688. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9689. }
  9690. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9691. } else {
  9692. num_pkts = 1;
  9693. data_off = ETH_HLEN;
  9694. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  9695. tx_len > VLAN_ETH_FRAME_LEN)
  9696. base_flags |= TXD_FLAG_JMB_PKT;
  9697. }
  9698. for (i = data_off; i < tx_len; i++)
  9699. tx_data[i] = (u8) (i & 0xff);
  9700. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9701. if (pci_dma_mapping_error(tp->pdev, map)) {
  9702. dev_kfree_skb(skb);
  9703. return -EIO;
  9704. }
  9705. val = tnapi->tx_prod;
  9706. tnapi->tx_buffers[val].skb = skb;
  9707. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  9708. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9709. rnapi->coal_now);
  9710. udelay(10);
  9711. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9712. budget = tg3_tx_avail(tnapi);
  9713. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  9714. base_flags | TXD_FLAG_END, mss, 0)) {
  9715. tnapi->tx_buffers[val].skb = NULL;
  9716. dev_kfree_skb(skb);
  9717. return -EIO;
  9718. }
  9719. tnapi->tx_prod++;
  9720. /* Sync BD data before updating mailbox */
  9721. wmb();
  9722. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9723. tr32_mailbox(tnapi->prodmbox);
  9724. udelay(10);
  9725. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9726. for (i = 0; i < 35; i++) {
  9727. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9728. coal_now);
  9729. udelay(10);
  9730. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9731. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9732. if ((tx_idx == tnapi->tx_prod) &&
  9733. (rx_idx == (rx_start_idx + num_pkts)))
  9734. break;
  9735. }
  9736. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  9737. dev_kfree_skb(skb);
  9738. if (tx_idx != tnapi->tx_prod)
  9739. goto out;
  9740. if (rx_idx != rx_start_idx + num_pkts)
  9741. goto out;
  9742. val = data_off;
  9743. while (rx_idx != rx_start_idx) {
  9744. desc = &rnapi->rx_rcb[rx_start_idx++];
  9745. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9746. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9747. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9748. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9749. goto out;
  9750. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9751. - ETH_FCS_LEN;
  9752. if (!tso_loopback) {
  9753. if (rx_len != tx_len)
  9754. goto out;
  9755. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9756. if (opaque_key != RXD_OPAQUE_RING_STD)
  9757. goto out;
  9758. } else {
  9759. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9760. goto out;
  9761. }
  9762. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9763. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9764. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9765. goto out;
  9766. }
  9767. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9768. rx_data = tpr->rx_std_buffers[desc_idx].data;
  9769. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9770. mapping);
  9771. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9772. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  9773. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9774. mapping);
  9775. } else
  9776. goto out;
  9777. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9778. PCI_DMA_FROMDEVICE);
  9779. rx_data += TG3_RX_OFFSET(tp);
  9780. for (i = data_off; i < rx_len; i++, val++) {
  9781. if (*(rx_data + i) != (u8) (val & 0xff))
  9782. goto out;
  9783. }
  9784. }
  9785. err = 0;
  9786. /* tg3_free_rings will unmap and free the rx_data */
  9787. out:
  9788. return err;
  9789. }
  9790. #define TG3_STD_LOOPBACK_FAILED 1
  9791. #define TG3_JMB_LOOPBACK_FAILED 2
  9792. #define TG3_TSO_LOOPBACK_FAILED 4
  9793. #define TG3_LOOPBACK_FAILED \
  9794. (TG3_STD_LOOPBACK_FAILED | \
  9795. TG3_JMB_LOOPBACK_FAILED | \
  9796. TG3_TSO_LOOPBACK_FAILED)
  9797. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  9798. {
  9799. int err = -EIO;
  9800. u32 eee_cap;
  9801. u32 jmb_pkt_sz = 9000;
  9802. if (tp->dma_limit)
  9803. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  9804. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9805. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9806. if (!netif_running(tp->dev)) {
  9807. data[0] = TG3_LOOPBACK_FAILED;
  9808. data[1] = TG3_LOOPBACK_FAILED;
  9809. if (do_extlpbk)
  9810. data[2] = TG3_LOOPBACK_FAILED;
  9811. goto done;
  9812. }
  9813. err = tg3_reset_hw(tp, 1);
  9814. if (err) {
  9815. data[0] = TG3_LOOPBACK_FAILED;
  9816. data[1] = TG3_LOOPBACK_FAILED;
  9817. if (do_extlpbk)
  9818. data[2] = TG3_LOOPBACK_FAILED;
  9819. goto done;
  9820. }
  9821. if (tg3_flag(tp, ENABLE_RSS)) {
  9822. int i;
  9823. /* Reroute all rx packets to the 1st queue */
  9824. for (i = MAC_RSS_INDIR_TBL_0;
  9825. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9826. tw32(i, 0x0);
  9827. }
  9828. /* HW errata - mac loopback fails in some cases on 5780.
  9829. * Normal traffic and PHY loopback are not affected by
  9830. * errata. Also, the MAC loopback test is deprecated for
  9831. * all newer ASIC revisions.
  9832. */
  9833. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  9834. !tg3_flag(tp, CPMU_PRESENT)) {
  9835. tg3_mac_loopback(tp, true);
  9836. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9837. data[0] |= TG3_STD_LOOPBACK_FAILED;
  9838. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9839. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9840. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  9841. tg3_mac_loopback(tp, false);
  9842. }
  9843. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9844. !tg3_flag(tp, USE_PHYLIB)) {
  9845. int i;
  9846. tg3_phy_lpbk_set(tp, 0, false);
  9847. /* Wait for link */
  9848. for (i = 0; i < 100; i++) {
  9849. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9850. break;
  9851. mdelay(1);
  9852. }
  9853. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9854. data[1] |= TG3_STD_LOOPBACK_FAILED;
  9855. if (tg3_flag(tp, TSO_CAPABLE) &&
  9856. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9857. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  9858. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9859. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9860. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  9861. if (do_extlpbk) {
  9862. tg3_phy_lpbk_set(tp, 0, true);
  9863. /* All link indications report up, but the hardware
  9864. * isn't really ready for about 20 msec. Double it
  9865. * to be sure.
  9866. */
  9867. mdelay(40);
  9868. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9869. data[2] |= TG3_STD_LOOPBACK_FAILED;
  9870. if (tg3_flag(tp, TSO_CAPABLE) &&
  9871. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9872. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  9873. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9874. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9875. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  9876. }
  9877. /* Re-enable gphy autopowerdown. */
  9878. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9879. tg3_phy_toggle_apd(tp, true);
  9880. }
  9881. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  9882. done:
  9883. tp->phy_flags |= eee_cap;
  9884. return err;
  9885. }
  9886. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9887. u64 *data)
  9888. {
  9889. struct tg3 *tp = netdev_priv(dev);
  9890. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  9891. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9892. tg3_power_up(tp)) {
  9893. etest->flags |= ETH_TEST_FL_FAILED;
  9894. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9895. return;
  9896. }
  9897. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9898. if (tg3_test_nvram(tp) != 0) {
  9899. etest->flags |= ETH_TEST_FL_FAILED;
  9900. data[0] = 1;
  9901. }
  9902. if (!doextlpbk && tg3_test_link(tp)) {
  9903. etest->flags |= ETH_TEST_FL_FAILED;
  9904. data[1] = 1;
  9905. }
  9906. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9907. int err, err2 = 0, irq_sync = 0;
  9908. if (netif_running(dev)) {
  9909. tg3_phy_stop(tp);
  9910. tg3_netif_stop(tp);
  9911. irq_sync = 1;
  9912. }
  9913. tg3_full_lock(tp, irq_sync);
  9914. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9915. err = tg3_nvram_lock(tp);
  9916. tg3_halt_cpu(tp, RX_CPU_BASE);
  9917. if (!tg3_flag(tp, 5705_PLUS))
  9918. tg3_halt_cpu(tp, TX_CPU_BASE);
  9919. if (!err)
  9920. tg3_nvram_unlock(tp);
  9921. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9922. tg3_phy_reset(tp);
  9923. if (tg3_test_registers(tp) != 0) {
  9924. etest->flags |= ETH_TEST_FL_FAILED;
  9925. data[2] = 1;
  9926. }
  9927. if (tg3_test_memory(tp) != 0) {
  9928. etest->flags |= ETH_TEST_FL_FAILED;
  9929. data[3] = 1;
  9930. }
  9931. if (doextlpbk)
  9932. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  9933. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  9934. etest->flags |= ETH_TEST_FL_FAILED;
  9935. tg3_full_unlock(tp);
  9936. if (tg3_test_interrupt(tp) != 0) {
  9937. etest->flags |= ETH_TEST_FL_FAILED;
  9938. data[7] = 1;
  9939. }
  9940. tg3_full_lock(tp, 0);
  9941. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9942. if (netif_running(dev)) {
  9943. tg3_flag_set(tp, INIT_COMPLETE);
  9944. err2 = tg3_restart_hw(tp, 1);
  9945. if (!err2)
  9946. tg3_netif_start(tp);
  9947. }
  9948. tg3_full_unlock(tp);
  9949. if (irq_sync && !err2)
  9950. tg3_phy_start(tp);
  9951. }
  9952. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9953. tg3_power_down(tp);
  9954. }
  9955. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9956. {
  9957. struct mii_ioctl_data *data = if_mii(ifr);
  9958. struct tg3 *tp = netdev_priv(dev);
  9959. int err;
  9960. if (tg3_flag(tp, USE_PHYLIB)) {
  9961. struct phy_device *phydev;
  9962. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9963. return -EAGAIN;
  9964. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9965. return phy_mii_ioctl(phydev, ifr, cmd);
  9966. }
  9967. switch (cmd) {
  9968. case SIOCGMIIPHY:
  9969. data->phy_id = tp->phy_addr;
  9970. /* fallthru */
  9971. case SIOCGMIIREG: {
  9972. u32 mii_regval;
  9973. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9974. break; /* We have no PHY */
  9975. if (!netif_running(dev))
  9976. return -EAGAIN;
  9977. spin_lock_bh(&tp->lock);
  9978. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9979. spin_unlock_bh(&tp->lock);
  9980. data->val_out = mii_regval;
  9981. return err;
  9982. }
  9983. case SIOCSMIIREG:
  9984. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9985. break; /* We have no PHY */
  9986. if (!netif_running(dev))
  9987. return -EAGAIN;
  9988. spin_lock_bh(&tp->lock);
  9989. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9990. spin_unlock_bh(&tp->lock);
  9991. return err;
  9992. default:
  9993. /* do nothing */
  9994. break;
  9995. }
  9996. return -EOPNOTSUPP;
  9997. }
  9998. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9999. {
  10000. struct tg3 *tp = netdev_priv(dev);
  10001. memcpy(ec, &tp->coal, sizeof(*ec));
  10002. return 0;
  10003. }
  10004. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10005. {
  10006. struct tg3 *tp = netdev_priv(dev);
  10007. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10008. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10009. if (!tg3_flag(tp, 5705_PLUS)) {
  10010. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10011. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10012. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10013. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10014. }
  10015. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10016. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10017. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10018. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10019. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10020. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10021. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10022. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10023. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10024. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10025. return -EINVAL;
  10026. /* No rx interrupts will be generated if both are zero */
  10027. if ((ec->rx_coalesce_usecs == 0) &&
  10028. (ec->rx_max_coalesced_frames == 0))
  10029. return -EINVAL;
  10030. /* No tx interrupts will be generated if both are zero */
  10031. if ((ec->tx_coalesce_usecs == 0) &&
  10032. (ec->tx_max_coalesced_frames == 0))
  10033. return -EINVAL;
  10034. /* Only copy relevant parameters, ignore all others. */
  10035. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10036. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10037. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10038. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10039. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10040. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10041. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10042. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10043. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10044. if (netif_running(dev)) {
  10045. tg3_full_lock(tp, 0);
  10046. __tg3_set_coalesce(tp, &tp->coal);
  10047. tg3_full_unlock(tp);
  10048. }
  10049. return 0;
  10050. }
  10051. static const struct ethtool_ops tg3_ethtool_ops = {
  10052. .get_settings = tg3_get_settings,
  10053. .set_settings = tg3_set_settings,
  10054. .get_drvinfo = tg3_get_drvinfo,
  10055. .get_regs_len = tg3_get_regs_len,
  10056. .get_regs = tg3_get_regs,
  10057. .get_wol = tg3_get_wol,
  10058. .set_wol = tg3_set_wol,
  10059. .get_msglevel = tg3_get_msglevel,
  10060. .set_msglevel = tg3_set_msglevel,
  10061. .nway_reset = tg3_nway_reset,
  10062. .get_link = ethtool_op_get_link,
  10063. .get_eeprom_len = tg3_get_eeprom_len,
  10064. .get_eeprom = tg3_get_eeprom,
  10065. .set_eeprom = tg3_set_eeprom,
  10066. .get_ringparam = tg3_get_ringparam,
  10067. .set_ringparam = tg3_set_ringparam,
  10068. .get_pauseparam = tg3_get_pauseparam,
  10069. .set_pauseparam = tg3_set_pauseparam,
  10070. .self_test = tg3_self_test,
  10071. .get_strings = tg3_get_strings,
  10072. .set_phys_id = tg3_set_phys_id,
  10073. .get_ethtool_stats = tg3_get_ethtool_stats,
  10074. .get_coalesce = tg3_get_coalesce,
  10075. .set_coalesce = tg3_set_coalesce,
  10076. .get_sset_count = tg3_get_sset_count,
  10077. .get_rxnfc = tg3_get_rxnfc,
  10078. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10079. .get_rxfh_indir = tg3_get_rxfh_indir,
  10080. .set_rxfh_indir = tg3_set_rxfh_indir,
  10081. };
  10082. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10083. struct rtnl_link_stats64 *stats)
  10084. {
  10085. struct tg3 *tp = netdev_priv(dev);
  10086. if (!tp->hw_stats)
  10087. return &tp->net_stats_prev;
  10088. spin_lock_bh(&tp->lock);
  10089. tg3_get_nstats(tp, stats);
  10090. spin_unlock_bh(&tp->lock);
  10091. return stats;
  10092. }
  10093. static void tg3_set_rx_mode(struct net_device *dev)
  10094. {
  10095. struct tg3 *tp = netdev_priv(dev);
  10096. if (!netif_running(dev))
  10097. return;
  10098. tg3_full_lock(tp, 0);
  10099. __tg3_set_rx_mode(dev);
  10100. tg3_full_unlock(tp);
  10101. }
  10102. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10103. int new_mtu)
  10104. {
  10105. dev->mtu = new_mtu;
  10106. if (new_mtu > ETH_DATA_LEN) {
  10107. if (tg3_flag(tp, 5780_CLASS)) {
  10108. netdev_update_features(dev);
  10109. tg3_flag_clear(tp, TSO_CAPABLE);
  10110. } else {
  10111. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10112. }
  10113. } else {
  10114. if (tg3_flag(tp, 5780_CLASS)) {
  10115. tg3_flag_set(tp, TSO_CAPABLE);
  10116. netdev_update_features(dev);
  10117. }
  10118. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10119. }
  10120. }
  10121. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10122. {
  10123. struct tg3 *tp = netdev_priv(dev);
  10124. int err, reset_phy = 0;
  10125. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10126. return -EINVAL;
  10127. if (!netif_running(dev)) {
  10128. /* We'll just catch it later when the
  10129. * device is up'd.
  10130. */
  10131. tg3_set_mtu(dev, tp, new_mtu);
  10132. return 0;
  10133. }
  10134. tg3_phy_stop(tp);
  10135. tg3_netif_stop(tp);
  10136. tg3_full_lock(tp, 1);
  10137. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10138. tg3_set_mtu(dev, tp, new_mtu);
  10139. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10140. * breaks all requests to 256 bytes.
  10141. */
  10142. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10143. reset_phy = 1;
  10144. err = tg3_restart_hw(tp, reset_phy);
  10145. if (!err)
  10146. tg3_netif_start(tp);
  10147. tg3_full_unlock(tp);
  10148. if (!err)
  10149. tg3_phy_start(tp);
  10150. return err;
  10151. }
  10152. static const struct net_device_ops tg3_netdev_ops = {
  10153. .ndo_open = tg3_open,
  10154. .ndo_stop = tg3_close,
  10155. .ndo_start_xmit = tg3_start_xmit,
  10156. .ndo_get_stats64 = tg3_get_stats64,
  10157. .ndo_validate_addr = eth_validate_addr,
  10158. .ndo_set_rx_mode = tg3_set_rx_mode,
  10159. .ndo_set_mac_address = tg3_set_mac_addr,
  10160. .ndo_do_ioctl = tg3_ioctl,
  10161. .ndo_tx_timeout = tg3_tx_timeout,
  10162. .ndo_change_mtu = tg3_change_mtu,
  10163. .ndo_fix_features = tg3_fix_features,
  10164. .ndo_set_features = tg3_set_features,
  10165. #ifdef CONFIG_NET_POLL_CONTROLLER
  10166. .ndo_poll_controller = tg3_poll_controller,
  10167. #endif
  10168. };
  10169. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  10170. {
  10171. u32 cursize, val, magic;
  10172. tp->nvram_size = EEPROM_CHIP_SIZE;
  10173. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10174. return;
  10175. if ((magic != TG3_EEPROM_MAGIC) &&
  10176. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10177. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10178. return;
  10179. /*
  10180. * Size the chip by reading offsets at increasing powers of two.
  10181. * When we encounter our validation signature, we know the addressing
  10182. * has wrapped around, and thus have our chip size.
  10183. */
  10184. cursize = 0x10;
  10185. while (cursize < tp->nvram_size) {
  10186. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10187. return;
  10188. if (val == magic)
  10189. break;
  10190. cursize <<= 1;
  10191. }
  10192. tp->nvram_size = cursize;
  10193. }
  10194. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  10195. {
  10196. u32 val;
  10197. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10198. return;
  10199. /* Selfboot format */
  10200. if (val != TG3_EEPROM_MAGIC) {
  10201. tg3_get_eeprom_size(tp);
  10202. return;
  10203. }
  10204. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10205. if (val != 0) {
  10206. /* This is confusing. We want to operate on the
  10207. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10208. * call will read from NVRAM and byteswap the data
  10209. * according to the byteswapping settings for all
  10210. * other register accesses. This ensures the data we
  10211. * want will always reside in the lower 16-bits.
  10212. * However, the data in NVRAM is in LE format, which
  10213. * means the data from the NVRAM read will always be
  10214. * opposite the endianness of the CPU. The 16-bit
  10215. * byteswap then brings the data to CPU endianness.
  10216. */
  10217. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10218. return;
  10219. }
  10220. }
  10221. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10222. }
  10223. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  10224. {
  10225. u32 nvcfg1;
  10226. nvcfg1 = tr32(NVRAM_CFG1);
  10227. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10228. tg3_flag_set(tp, FLASH);
  10229. } else {
  10230. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10231. tw32(NVRAM_CFG1, nvcfg1);
  10232. }
  10233. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10234. tg3_flag(tp, 5780_CLASS)) {
  10235. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10236. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10237. tp->nvram_jedecnum = JEDEC_ATMEL;
  10238. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10239. tg3_flag_set(tp, NVRAM_BUFFERED);
  10240. break;
  10241. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10242. tp->nvram_jedecnum = JEDEC_ATMEL;
  10243. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10244. break;
  10245. case FLASH_VENDOR_ATMEL_EEPROM:
  10246. tp->nvram_jedecnum = JEDEC_ATMEL;
  10247. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10248. tg3_flag_set(tp, NVRAM_BUFFERED);
  10249. break;
  10250. case FLASH_VENDOR_ST:
  10251. tp->nvram_jedecnum = JEDEC_ST;
  10252. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10253. tg3_flag_set(tp, NVRAM_BUFFERED);
  10254. break;
  10255. case FLASH_VENDOR_SAIFUN:
  10256. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10257. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10258. break;
  10259. case FLASH_VENDOR_SST_SMALL:
  10260. case FLASH_VENDOR_SST_LARGE:
  10261. tp->nvram_jedecnum = JEDEC_SST;
  10262. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10263. break;
  10264. }
  10265. } else {
  10266. tp->nvram_jedecnum = JEDEC_ATMEL;
  10267. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10268. tg3_flag_set(tp, NVRAM_BUFFERED);
  10269. }
  10270. }
  10271. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10272. {
  10273. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10274. case FLASH_5752PAGE_SIZE_256:
  10275. tp->nvram_pagesize = 256;
  10276. break;
  10277. case FLASH_5752PAGE_SIZE_512:
  10278. tp->nvram_pagesize = 512;
  10279. break;
  10280. case FLASH_5752PAGE_SIZE_1K:
  10281. tp->nvram_pagesize = 1024;
  10282. break;
  10283. case FLASH_5752PAGE_SIZE_2K:
  10284. tp->nvram_pagesize = 2048;
  10285. break;
  10286. case FLASH_5752PAGE_SIZE_4K:
  10287. tp->nvram_pagesize = 4096;
  10288. break;
  10289. case FLASH_5752PAGE_SIZE_264:
  10290. tp->nvram_pagesize = 264;
  10291. break;
  10292. case FLASH_5752PAGE_SIZE_528:
  10293. tp->nvram_pagesize = 528;
  10294. break;
  10295. }
  10296. }
  10297. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10298. {
  10299. u32 nvcfg1;
  10300. nvcfg1 = tr32(NVRAM_CFG1);
  10301. /* NVRAM protection for TPM */
  10302. if (nvcfg1 & (1 << 27))
  10303. tg3_flag_set(tp, PROTECTED_NVRAM);
  10304. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10305. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10306. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10307. tp->nvram_jedecnum = JEDEC_ATMEL;
  10308. tg3_flag_set(tp, NVRAM_BUFFERED);
  10309. break;
  10310. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10311. tp->nvram_jedecnum = JEDEC_ATMEL;
  10312. tg3_flag_set(tp, NVRAM_BUFFERED);
  10313. tg3_flag_set(tp, FLASH);
  10314. break;
  10315. case FLASH_5752VENDOR_ST_M45PE10:
  10316. case FLASH_5752VENDOR_ST_M45PE20:
  10317. case FLASH_5752VENDOR_ST_M45PE40:
  10318. tp->nvram_jedecnum = JEDEC_ST;
  10319. tg3_flag_set(tp, NVRAM_BUFFERED);
  10320. tg3_flag_set(tp, FLASH);
  10321. break;
  10322. }
  10323. if (tg3_flag(tp, FLASH)) {
  10324. tg3_nvram_get_pagesize(tp, nvcfg1);
  10325. } else {
  10326. /* For eeprom, set pagesize to maximum eeprom size */
  10327. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10328. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10329. tw32(NVRAM_CFG1, nvcfg1);
  10330. }
  10331. }
  10332. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10333. {
  10334. u32 nvcfg1, protect = 0;
  10335. nvcfg1 = tr32(NVRAM_CFG1);
  10336. /* NVRAM protection for TPM */
  10337. if (nvcfg1 & (1 << 27)) {
  10338. tg3_flag_set(tp, PROTECTED_NVRAM);
  10339. protect = 1;
  10340. }
  10341. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10342. switch (nvcfg1) {
  10343. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10344. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10345. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10346. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10347. tp->nvram_jedecnum = JEDEC_ATMEL;
  10348. tg3_flag_set(tp, NVRAM_BUFFERED);
  10349. tg3_flag_set(tp, FLASH);
  10350. tp->nvram_pagesize = 264;
  10351. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10352. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10353. tp->nvram_size = (protect ? 0x3e200 :
  10354. TG3_NVRAM_SIZE_512KB);
  10355. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10356. tp->nvram_size = (protect ? 0x1f200 :
  10357. TG3_NVRAM_SIZE_256KB);
  10358. else
  10359. tp->nvram_size = (protect ? 0x1f200 :
  10360. TG3_NVRAM_SIZE_128KB);
  10361. break;
  10362. case FLASH_5752VENDOR_ST_M45PE10:
  10363. case FLASH_5752VENDOR_ST_M45PE20:
  10364. case FLASH_5752VENDOR_ST_M45PE40:
  10365. tp->nvram_jedecnum = JEDEC_ST;
  10366. tg3_flag_set(tp, NVRAM_BUFFERED);
  10367. tg3_flag_set(tp, FLASH);
  10368. tp->nvram_pagesize = 256;
  10369. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10370. tp->nvram_size = (protect ?
  10371. TG3_NVRAM_SIZE_64KB :
  10372. TG3_NVRAM_SIZE_128KB);
  10373. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10374. tp->nvram_size = (protect ?
  10375. TG3_NVRAM_SIZE_64KB :
  10376. TG3_NVRAM_SIZE_256KB);
  10377. else
  10378. tp->nvram_size = (protect ?
  10379. TG3_NVRAM_SIZE_128KB :
  10380. TG3_NVRAM_SIZE_512KB);
  10381. break;
  10382. }
  10383. }
  10384. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10385. {
  10386. u32 nvcfg1;
  10387. nvcfg1 = tr32(NVRAM_CFG1);
  10388. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10389. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10390. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10391. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10392. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10393. tp->nvram_jedecnum = JEDEC_ATMEL;
  10394. tg3_flag_set(tp, NVRAM_BUFFERED);
  10395. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10396. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10397. tw32(NVRAM_CFG1, nvcfg1);
  10398. break;
  10399. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10400. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10401. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10402. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10403. tp->nvram_jedecnum = JEDEC_ATMEL;
  10404. tg3_flag_set(tp, NVRAM_BUFFERED);
  10405. tg3_flag_set(tp, FLASH);
  10406. tp->nvram_pagesize = 264;
  10407. break;
  10408. case FLASH_5752VENDOR_ST_M45PE10:
  10409. case FLASH_5752VENDOR_ST_M45PE20:
  10410. case FLASH_5752VENDOR_ST_M45PE40:
  10411. tp->nvram_jedecnum = JEDEC_ST;
  10412. tg3_flag_set(tp, NVRAM_BUFFERED);
  10413. tg3_flag_set(tp, FLASH);
  10414. tp->nvram_pagesize = 256;
  10415. break;
  10416. }
  10417. }
  10418. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10419. {
  10420. u32 nvcfg1, protect = 0;
  10421. nvcfg1 = tr32(NVRAM_CFG1);
  10422. /* NVRAM protection for TPM */
  10423. if (nvcfg1 & (1 << 27)) {
  10424. tg3_flag_set(tp, PROTECTED_NVRAM);
  10425. protect = 1;
  10426. }
  10427. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10428. switch (nvcfg1) {
  10429. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10430. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10431. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10432. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10433. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10434. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10435. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10436. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10437. tp->nvram_jedecnum = JEDEC_ATMEL;
  10438. tg3_flag_set(tp, NVRAM_BUFFERED);
  10439. tg3_flag_set(tp, FLASH);
  10440. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10441. tp->nvram_pagesize = 256;
  10442. break;
  10443. case FLASH_5761VENDOR_ST_A_M45PE20:
  10444. case FLASH_5761VENDOR_ST_A_M45PE40:
  10445. case FLASH_5761VENDOR_ST_A_M45PE80:
  10446. case FLASH_5761VENDOR_ST_A_M45PE16:
  10447. case FLASH_5761VENDOR_ST_M_M45PE20:
  10448. case FLASH_5761VENDOR_ST_M_M45PE40:
  10449. case FLASH_5761VENDOR_ST_M_M45PE80:
  10450. case FLASH_5761VENDOR_ST_M_M45PE16:
  10451. tp->nvram_jedecnum = JEDEC_ST;
  10452. tg3_flag_set(tp, NVRAM_BUFFERED);
  10453. tg3_flag_set(tp, FLASH);
  10454. tp->nvram_pagesize = 256;
  10455. break;
  10456. }
  10457. if (protect) {
  10458. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10459. } else {
  10460. switch (nvcfg1) {
  10461. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10462. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10463. case FLASH_5761VENDOR_ST_A_M45PE16:
  10464. case FLASH_5761VENDOR_ST_M_M45PE16:
  10465. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10466. break;
  10467. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10468. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10469. case FLASH_5761VENDOR_ST_A_M45PE80:
  10470. case FLASH_5761VENDOR_ST_M_M45PE80:
  10471. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10472. break;
  10473. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10474. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10475. case FLASH_5761VENDOR_ST_A_M45PE40:
  10476. case FLASH_5761VENDOR_ST_M_M45PE40:
  10477. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10478. break;
  10479. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10480. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10481. case FLASH_5761VENDOR_ST_A_M45PE20:
  10482. case FLASH_5761VENDOR_ST_M_M45PE20:
  10483. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10484. break;
  10485. }
  10486. }
  10487. }
  10488. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10489. {
  10490. tp->nvram_jedecnum = JEDEC_ATMEL;
  10491. tg3_flag_set(tp, NVRAM_BUFFERED);
  10492. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10493. }
  10494. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10495. {
  10496. u32 nvcfg1;
  10497. nvcfg1 = tr32(NVRAM_CFG1);
  10498. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10499. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10500. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10501. tp->nvram_jedecnum = JEDEC_ATMEL;
  10502. tg3_flag_set(tp, NVRAM_BUFFERED);
  10503. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10504. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10505. tw32(NVRAM_CFG1, nvcfg1);
  10506. return;
  10507. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10508. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10509. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10510. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10511. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10512. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10513. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10514. tp->nvram_jedecnum = JEDEC_ATMEL;
  10515. tg3_flag_set(tp, NVRAM_BUFFERED);
  10516. tg3_flag_set(tp, FLASH);
  10517. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10518. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10519. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10520. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10521. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10522. break;
  10523. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10524. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10525. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10526. break;
  10527. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10528. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10529. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10530. break;
  10531. }
  10532. break;
  10533. case FLASH_5752VENDOR_ST_M45PE10:
  10534. case FLASH_5752VENDOR_ST_M45PE20:
  10535. case FLASH_5752VENDOR_ST_M45PE40:
  10536. tp->nvram_jedecnum = JEDEC_ST;
  10537. tg3_flag_set(tp, NVRAM_BUFFERED);
  10538. tg3_flag_set(tp, FLASH);
  10539. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10540. case FLASH_5752VENDOR_ST_M45PE10:
  10541. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10542. break;
  10543. case FLASH_5752VENDOR_ST_M45PE20:
  10544. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10545. break;
  10546. case FLASH_5752VENDOR_ST_M45PE40:
  10547. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10548. break;
  10549. }
  10550. break;
  10551. default:
  10552. tg3_flag_set(tp, NO_NVRAM);
  10553. return;
  10554. }
  10555. tg3_nvram_get_pagesize(tp, nvcfg1);
  10556. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10557. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10558. }
  10559. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10560. {
  10561. u32 nvcfg1;
  10562. nvcfg1 = tr32(NVRAM_CFG1);
  10563. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10564. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10565. case FLASH_5717VENDOR_MICRO_EEPROM:
  10566. tp->nvram_jedecnum = JEDEC_ATMEL;
  10567. tg3_flag_set(tp, NVRAM_BUFFERED);
  10568. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10569. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10570. tw32(NVRAM_CFG1, nvcfg1);
  10571. return;
  10572. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10573. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10574. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10575. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10576. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10577. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10578. case FLASH_5717VENDOR_ATMEL_45USPT:
  10579. tp->nvram_jedecnum = JEDEC_ATMEL;
  10580. tg3_flag_set(tp, NVRAM_BUFFERED);
  10581. tg3_flag_set(tp, FLASH);
  10582. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10583. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10584. /* Detect size with tg3_nvram_get_size() */
  10585. break;
  10586. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10587. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10588. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10589. break;
  10590. default:
  10591. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10592. break;
  10593. }
  10594. break;
  10595. case FLASH_5717VENDOR_ST_M_M25PE10:
  10596. case FLASH_5717VENDOR_ST_A_M25PE10:
  10597. case FLASH_5717VENDOR_ST_M_M45PE10:
  10598. case FLASH_5717VENDOR_ST_A_M45PE10:
  10599. case FLASH_5717VENDOR_ST_M_M25PE20:
  10600. case FLASH_5717VENDOR_ST_A_M25PE20:
  10601. case FLASH_5717VENDOR_ST_M_M45PE20:
  10602. case FLASH_5717VENDOR_ST_A_M45PE20:
  10603. case FLASH_5717VENDOR_ST_25USPT:
  10604. case FLASH_5717VENDOR_ST_45USPT:
  10605. tp->nvram_jedecnum = JEDEC_ST;
  10606. tg3_flag_set(tp, NVRAM_BUFFERED);
  10607. tg3_flag_set(tp, FLASH);
  10608. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10609. case FLASH_5717VENDOR_ST_M_M25PE20:
  10610. case FLASH_5717VENDOR_ST_M_M45PE20:
  10611. /* Detect size with tg3_nvram_get_size() */
  10612. break;
  10613. case FLASH_5717VENDOR_ST_A_M25PE20:
  10614. case FLASH_5717VENDOR_ST_A_M45PE20:
  10615. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10616. break;
  10617. default:
  10618. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10619. break;
  10620. }
  10621. break;
  10622. default:
  10623. tg3_flag_set(tp, NO_NVRAM);
  10624. return;
  10625. }
  10626. tg3_nvram_get_pagesize(tp, nvcfg1);
  10627. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10628. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10629. }
  10630. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10631. {
  10632. u32 nvcfg1, nvmpinstrp;
  10633. nvcfg1 = tr32(NVRAM_CFG1);
  10634. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10635. switch (nvmpinstrp) {
  10636. case FLASH_5720_EEPROM_HD:
  10637. case FLASH_5720_EEPROM_LD:
  10638. tp->nvram_jedecnum = JEDEC_ATMEL;
  10639. tg3_flag_set(tp, NVRAM_BUFFERED);
  10640. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10641. tw32(NVRAM_CFG1, nvcfg1);
  10642. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10643. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10644. else
  10645. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10646. return;
  10647. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10648. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10649. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10650. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10651. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10652. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10653. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10654. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10655. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10656. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10657. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10658. case FLASH_5720VENDOR_ATMEL_45USPT:
  10659. tp->nvram_jedecnum = JEDEC_ATMEL;
  10660. tg3_flag_set(tp, NVRAM_BUFFERED);
  10661. tg3_flag_set(tp, FLASH);
  10662. switch (nvmpinstrp) {
  10663. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10664. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10665. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10666. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10667. break;
  10668. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10669. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10670. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10671. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10672. break;
  10673. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10674. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10675. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10676. break;
  10677. default:
  10678. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10679. break;
  10680. }
  10681. break;
  10682. case FLASH_5720VENDOR_M_ST_M25PE10:
  10683. case FLASH_5720VENDOR_M_ST_M45PE10:
  10684. case FLASH_5720VENDOR_A_ST_M25PE10:
  10685. case FLASH_5720VENDOR_A_ST_M45PE10:
  10686. case FLASH_5720VENDOR_M_ST_M25PE20:
  10687. case FLASH_5720VENDOR_M_ST_M45PE20:
  10688. case FLASH_5720VENDOR_A_ST_M25PE20:
  10689. case FLASH_5720VENDOR_A_ST_M45PE20:
  10690. case FLASH_5720VENDOR_M_ST_M25PE40:
  10691. case FLASH_5720VENDOR_M_ST_M45PE40:
  10692. case FLASH_5720VENDOR_A_ST_M25PE40:
  10693. case FLASH_5720VENDOR_A_ST_M45PE40:
  10694. case FLASH_5720VENDOR_M_ST_M25PE80:
  10695. case FLASH_5720VENDOR_M_ST_M45PE80:
  10696. case FLASH_5720VENDOR_A_ST_M25PE80:
  10697. case FLASH_5720VENDOR_A_ST_M45PE80:
  10698. case FLASH_5720VENDOR_ST_25USPT:
  10699. case FLASH_5720VENDOR_ST_45USPT:
  10700. tp->nvram_jedecnum = JEDEC_ST;
  10701. tg3_flag_set(tp, NVRAM_BUFFERED);
  10702. tg3_flag_set(tp, FLASH);
  10703. switch (nvmpinstrp) {
  10704. case FLASH_5720VENDOR_M_ST_M25PE20:
  10705. case FLASH_5720VENDOR_M_ST_M45PE20:
  10706. case FLASH_5720VENDOR_A_ST_M25PE20:
  10707. case FLASH_5720VENDOR_A_ST_M45PE20:
  10708. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10709. break;
  10710. case FLASH_5720VENDOR_M_ST_M25PE40:
  10711. case FLASH_5720VENDOR_M_ST_M45PE40:
  10712. case FLASH_5720VENDOR_A_ST_M25PE40:
  10713. case FLASH_5720VENDOR_A_ST_M45PE40:
  10714. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10715. break;
  10716. case FLASH_5720VENDOR_M_ST_M25PE80:
  10717. case FLASH_5720VENDOR_M_ST_M45PE80:
  10718. case FLASH_5720VENDOR_A_ST_M25PE80:
  10719. case FLASH_5720VENDOR_A_ST_M45PE80:
  10720. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10721. break;
  10722. default:
  10723. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10724. break;
  10725. }
  10726. break;
  10727. default:
  10728. tg3_flag_set(tp, NO_NVRAM);
  10729. return;
  10730. }
  10731. tg3_nvram_get_pagesize(tp, nvcfg1);
  10732. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10733. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10734. }
  10735. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10736. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10737. {
  10738. tw32_f(GRC_EEPROM_ADDR,
  10739. (EEPROM_ADDR_FSM_RESET |
  10740. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10741. EEPROM_ADDR_CLKPERD_SHIFT)));
  10742. msleep(1);
  10743. /* Enable seeprom accesses. */
  10744. tw32_f(GRC_LOCAL_CTRL,
  10745. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10746. udelay(100);
  10747. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10748. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10749. tg3_flag_set(tp, NVRAM);
  10750. if (tg3_nvram_lock(tp)) {
  10751. netdev_warn(tp->dev,
  10752. "Cannot get nvram lock, %s failed\n",
  10753. __func__);
  10754. return;
  10755. }
  10756. tg3_enable_nvram_access(tp);
  10757. tp->nvram_size = 0;
  10758. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10759. tg3_get_5752_nvram_info(tp);
  10760. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10761. tg3_get_5755_nvram_info(tp);
  10762. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10763. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10764. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10765. tg3_get_5787_nvram_info(tp);
  10766. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10767. tg3_get_5761_nvram_info(tp);
  10768. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10769. tg3_get_5906_nvram_info(tp);
  10770. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10771. tg3_flag(tp, 57765_CLASS))
  10772. tg3_get_57780_nvram_info(tp);
  10773. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10774. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10775. tg3_get_5717_nvram_info(tp);
  10776. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10777. tg3_get_5720_nvram_info(tp);
  10778. else
  10779. tg3_get_nvram_info(tp);
  10780. if (tp->nvram_size == 0)
  10781. tg3_get_nvram_size(tp);
  10782. tg3_disable_nvram_access(tp);
  10783. tg3_nvram_unlock(tp);
  10784. } else {
  10785. tg3_flag_clear(tp, NVRAM);
  10786. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10787. tg3_get_eeprom_size(tp);
  10788. }
  10789. }
  10790. struct subsys_tbl_ent {
  10791. u16 subsys_vendor, subsys_devid;
  10792. u32 phy_id;
  10793. };
  10794. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10795. /* Broadcom boards. */
  10796. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10797. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10798. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10799. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10800. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10801. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10802. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10803. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10804. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10805. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10806. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10807. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10808. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10809. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10810. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10811. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10812. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10813. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10814. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10815. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10816. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10817. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10818. /* 3com boards. */
  10819. { TG3PCI_SUBVENDOR_ID_3COM,
  10820. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10821. { TG3PCI_SUBVENDOR_ID_3COM,
  10822. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10823. { TG3PCI_SUBVENDOR_ID_3COM,
  10824. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10825. { TG3PCI_SUBVENDOR_ID_3COM,
  10826. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10827. { TG3PCI_SUBVENDOR_ID_3COM,
  10828. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10829. /* DELL boards. */
  10830. { TG3PCI_SUBVENDOR_ID_DELL,
  10831. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10832. { TG3PCI_SUBVENDOR_ID_DELL,
  10833. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10834. { TG3PCI_SUBVENDOR_ID_DELL,
  10835. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10836. { TG3PCI_SUBVENDOR_ID_DELL,
  10837. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10838. /* Compaq boards. */
  10839. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10840. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10841. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10842. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10843. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10844. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10845. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10846. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10847. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10848. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10849. /* IBM boards. */
  10850. { TG3PCI_SUBVENDOR_ID_IBM,
  10851. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10852. };
  10853. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10854. {
  10855. int i;
  10856. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10857. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10858. tp->pdev->subsystem_vendor) &&
  10859. (subsys_id_to_phy_id[i].subsys_devid ==
  10860. tp->pdev->subsystem_device))
  10861. return &subsys_id_to_phy_id[i];
  10862. }
  10863. return NULL;
  10864. }
  10865. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10866. {
  10867. u32 val;
  10868. tp->phy_id = TG3_PHY_ID_INVALID;
  10869. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10870. /* Assume an onboard device and WOL capable by default. */
  10871. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10872. tg3_flag_set(tp, WOL_CAP);
  10873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10874. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10875. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10876. tg3_flag_set(tp, IS_NIC);
  10877. }
  10878. val = tr32(VCPU_CFGSHDW);
  10879. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10880. tg3_flag_set(tp, ASPM_WORKAROUND);
  10881. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10882. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10883. tg3_flag_set(tp, WOL_ENABLE);
  10884. device_set_wakeup_enable(&tp->pdev->dev, true);
  10885. }
  10886. goto done;
  10887. }
  10888. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10889. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10890. u32 nic_cfg, led_cfg;
  10891. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10892. int eeprom_phy_serdes = 0;
  10893. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10894. tp->nic_sram_data_cfg = nic_cfg;
  10895. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10896. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10897. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10898. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10899. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10900. (ver > 0) && (ver < 0x100))
  10901. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10903. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10904. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10905. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10906. eeprom_phy_serdes = 1;
  10907. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10908. if (nic_phy_id != 0) {
  10909. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10910. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10911. eeprom_phy_id = (id1 >> 16) << 10;
  10912. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10913. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10914. } else
  10915. eeprom_phy_id = 0;
  10916. tp->phy_id = eeprom_phy_id;
  10917. if (eeprom_phy_serdes) {
  10918. if (!tg3_flag(tp, 5705_PLUS))
  10919. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10920. else
  10921. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10922. }
  10923. if (tg3_flag(tp, 5750_PLUS))
  10924. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10925. SHASTA_EXT_LED_MODE_MASK);
  10926. else
  10927. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10928. switch (led_cfg) {
  10929. default:
  10930. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10931. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10932. break;
  10933. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10934. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10935. break;
  10936. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10937. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10938. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10939. * read on some older 5700/5701 bootcode.
  10940. */
  10941. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10942. ASIC_REV_5700 ||
  10943. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10944. ASIC_REV_5701)
  10945. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10946. break;
  10947. case SHASTA_EXT_LED_SHARED:
  10948. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10949. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10950. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10951. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10952. LED_CTRL_MODE_PHY_2);
  10953. break;
  10954. case SHASTA_EXT_LED_MAC:
  10955. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10956. break;
  10957. case SHASTA_EXT_LED_COMBO:
  10958. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10959. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10960. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10961. LED_CTRL_MODE_PHY_2);
  10962. break;
  10963. }
  10964. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10965. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10966. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10967. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10968. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10969. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10970. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10971. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10972. if ((tp->pdev->subsystem_vendor ==
  10973. PCI_VENDOR_ID_ARIMA) &&
  10974. (tp->pdev->subsystem_device == 0x205a ||
  10975. tp->pdev->subsystem_device == 0x2063))
  10976. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10977. } else {
  10978. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10979. tg3_flag_set(tp, IS_NIC);
  10980. }
  10981. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10982. tg3_flag_set(tp, ENABLE_ASF);
  10983. if (tg3_flag(tp, 5750_PLUS))
  10984. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10985. }
  10986. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10987. tg3_flag(tp, 5750_PLUS))
  10988. tg3_flag_set(tp, ENABLE_APE);
  10989. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10990. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10991. tg3_flag_clear(tp, WOL_CAP);
  10992. if (tg3_flag(tp, WOL_CAP) &&
  10993. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10994. tg3_flag_set(tp, WOL_ENABLE);
  10995. device_set_wakeup_enable(&tp->pdev->dev, true);
  10996. }
  10997. if (cfg2 & (1 << 17))
  10998. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10999. /* serdes signal pre-emphasis in register 0x590 set by */
  11000. /* bootcode if bit 18 is set */
  11001. if (cfg2 & (1 << 18))
  11002. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11003. if ((tg3_flag(tp, 57765_PLUS) ||
  11004. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11005. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11006. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11007. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11008. if (tg3_flag(tp, PCI_EXPRESS) &&
  11009. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11010. !tg3_flag(tp, 57765_PLUS)) {
  11011. u32 cfg3;
  11012. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11013. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11014. tg3_flag_set(tp, ASPM_WORKAROUND);
  11015. }
  11016. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11017. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11018. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11019. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11020. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11021. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11022. }
  11023. done:
  11024. if (tg3_flag(tp, WOL_CAP))
  11025. device_set_wakeup_enable(&tp->pdev->dev,
  11026. tg3_flag(tp, WOL_ENABLE));
  11027. else
  11028. device_set_wakeup_capable(&tp->pdev->dev, false);
  11029. }
  11030. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11031. {
  11032. int i;
  11033. u32 val;
  11034. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11035. tw32(OTP_CTRL, cmd);
  11036. /* Wait for up to 1 ms for command to execute. */
  11037. for (i = 0; i < 100; i++) {
  11038. val = tr32(OTP_STATUS);
  11039. if (val & OTP_STATUS_CMD_DONE)
  11040. break;
  11041. udelay(10);
  11042. }
  11043. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11044. }
  11045. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11046. * configuration is a 32-bit value that straddles the alignment boundary.
  11047. * We do two 32-bit reads and then shift and merge the results.
  11048. */
  11049. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  11050. {
  11051. u32 bhalf_otp, thalf_otp;
  11052. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11053. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11054. return 0;
  11055. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11056. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11057. return 0;
  11058. thalf_otp = tr32(OTP_READ_DATA);
  11059. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11060. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11061. return 0;
  11062. bhalf_otp = tr32(OTP_READ_DATA);
  11063. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11064. }
  11065. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  11066. {
  11067. u32 adv = ADVERTISED_Autoneg;
  11068. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11069. adv |= ADVERTISED_1000baseT_Half |
  11070. ADVERTISED_1000baseT_Full;
  11071. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11072. adv |= ADVERTISED_100baseT_Half |
  11073. ADVERTISED_100baseT_Full |
  11074. ADVERTISED_10baseT_Half |
  11075. ADVERTISED_10baseT_Full |
  11076. ADVERTISED_TP;
  11077. else
  11078. adv |= ADVERTISED_FIBRE;
  11079. tp->link_config.advertising = adv;
  11080. tp->link_config.speed = SPEED_UNKNOWN;
  11081. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11082. tp->link_config.autoneg = AUTONEG_ENABLE;
  11083. tp->link_config.active_speed = SPEED_UNKNOWN;
  11084. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11085. tp->old_link = -1;
  11086. }
  11087. static int __devinit tg3_phy_probe(struct tg3 *tp)
  11088. {
  11089. u32 hw_phy_id_1, hw_phy_id_2;
  11090. u32 hw_phy_id, hw_phy_id_masked;
  11091. int err;
  11092. /* flow control autonegotiation is default behavior */
  11093. tg3_flag_set(tp, PAUSE_AUTONEG);
  11094. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11095. if (tg3_flag(tp, USE_PHYLIB))
  11096. return tg3_phy_init(tp);
  11097. /* Reading the PHY ID register can conflict with ASF
  11098. * firmware access to the PHY hardware.
  11099. */
  11100. err = 0;
  11101. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11102. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11103. } else {
  11104. /* Now read the physical PHY_ID from the chip and verify
  11105. * that it is sane. If it doesn't look good, we fall back
  11106. * to either the hard-coded table based PHY_ID and failing
  11107. * that the value found in the eeprom area.
  11108. */
  11109. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11110. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11111. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11112. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11113. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11114. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11115. }
  11116. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11117. tp->phy_id = hw_phy_id;
  11118. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11119. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11120. else
  11121. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11122. } else {
  11123. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11124. /* Do nothing, phy ID already set up in
  11125. * tg3_get_eeprom_hw_cfg().
  11126. */
  11127. } else {
  11128. struct subsys_tbl_ent *p;
  11129. /* No eeprom signature? Try the hardcoded
  11130. * subsys device table.
  11131. */
  11132. p = tg3_lookup_by_subsys(tp);
  11133. if (!p)
  11134. return -ENODEV;
  11135. tp->phy_id = p->phy_id;
  11136. if (!tp->phy_id ||
  11137. tp->phy_id == TG3_PHY_ID_BCM8002)
  11138. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11139. }
  11140. }
  11141. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11142. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11143. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11144. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11145. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11146. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11147. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11148. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11149. tg3_phy_init_link_config(tp);
  11150. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11151. !tg3_flag(tp, ENABLE_APE) &&
  11152. !tg3_flag(tp, ENABLE_ASF)) {
  11153. u32 bmsr, dummy;
  11154. tg3_readphy(tp, MII_BMSR, &bmsr);
  11155. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11156. (bmsr & BMSR_LSTATUS))
  11157. goto skip_phy_reset;
  11158. err = tg3_phy_reset(tp);
  11159. if (err)
  11160. return err;
  11161. tg3_phy_set_wirespeed(tp);
  11162. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11163. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11164. tp->link_config.flowctrl);
  11165. tg3_writephy(tp, MII_BMCR,
  11166. BMCR_ANENABLE | BMCR_ANRESTART);
  11167. }
  11168. }
  11169. skip_phy_reset:
  11170. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11171. err = tg3_init_5401phy_dsp(tp);
  11172. if (err)
  11173. return err;
  11174. err = tg3_init_5401phy_dsp(tp);
  11175. }
  11176. return err;
  11177. }
  11178. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11179. {
  11180. u8 *vpd_data;
  11181. unsigned int block_end, rosize, len;
  11182. u32 vpdlen;
  11183. int j, i = 0;
  11184. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11185. if (!vpd_data)
  11186. goto out_no_vpd;
  11187. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11188. if (i < 0)
  11189. goto out_not_found;
  11190. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11191. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11192. i += PCI_VPD_LRDT_TAG_SIZE;
  11193. if (block_end > vpdlen)
  11194. goto out_not_found;
  11195. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11196. PCI_VPD_RO_KEYWORD_MFR_ID);
  11197. if (j > 0) {
  11198. len = pci_vpd_info_field_size(&vpd_data[j]);
  11199. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11200. if (j + len > block_end || len != 4 ||
  11201. memcmp(&vpd_data[j], "1028", 4))
  11202. goto partno;
  11203. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11204. PCI_VPD_RO_KEYWORD_VENDOR0);
  11205. if (j < 0)
  11206. goto partno;
  11207. len = pci_vpd_info_field_size(&vpd_data[j]);
  11208. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11209. if (j + len > block_end)
  11210. goto partno;
  11211. memcpy(tp->fw_ver, &vpd_data[j], len);
  11212. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11213. }
  11214. partno:
  11215. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11216. PCI_VPD_RO_KEYWORD_PARTNO);
  11217. if (i < 0)
  11218. goto out_not_found;
  11219. len = pci_vpd_info_field_size(&vpd_data[i]);
  11220. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11221. if (len > TG3_BPN_SIZE ||
  11222. (len + i) > vpdlen)
  11223. goto out_not_found;
  11224. memcpy(tp->board_part_number, &vpd_data[i], len);
  11225. out_not_found:
  11226. kfree(vpd_data);
  11227. if (tp->board_part_number[0])
  11228. return;
  11229. out_no_vpd:
  11230. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11231. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11232. strcpy(tp->board_part_number, "BCM5717");
  11233. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11234. strcpy(tp->board_part_number, "BCM5718");
  11235. else
  11236. goto nomatch;
  11237. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11238. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11239. strcpy(tp->board_part_number, "BCM57780");
  11240. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11241. strcpy(tp->board_part_number, "BCM57760");
  11242. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11243. strcpy(tp->board_part_number, "BCM57790");
  11244. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11245. strcpy(tp->board_part_number, "BCM57788");
  11246. else
  11247. goto nomatch;
  11248. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11249. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11250. strcpy(tp->board_part_number, "BCM57761");
  11251. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11252. strcpy(tp->board_part_number, "BCM57765");
  11253. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11254. strcpy(tp->board_part_number, "BCM57781");
  11255. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11256. strcpy(tp->board_part_number, "BCM57785");
  11257. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11258. strcpy(tp->board_part_number, "BCM57791");
  11259. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11260. strcpy(tp->board_part_number, "BCM57795");
  11261. else
  11262. goto nomatch;
  11263. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11264. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11265. strcpy(tp->board_part_number, "BCM57762");
  11266. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11267. strcpy(tp->board_part_number, "BCM57766");
  11268. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11269. strcpy(tp->board_part_number, "BCM57782");
  11270. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11271. strcpy(tp->board_part_number, "BCM57786");
  11272. else
  11273. goto nomatch;
  11274. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11275. strcpy(tp->board_part_number, "BCM95906");
  11276. } else {
  11277. nomatch:
  11278. strcpy(tp->board_part_number, "none");
  11279. }
  11280. }
  11281. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11282. {
  11283. u32 val;
  11284. if (tg3_nvram_read(tp, offset, &val) ||
  11285. (val & 0xfc000000) != 0x0c000000 ||
  11286. tg3_nvram_read(tp, offset + 4, &val) ||
  11287. val != 0)
  11288. return 0;
  11289. return 1;
  11290. }
  11291. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11292. {
  11293. u32 val, offset, start, ver_offset;
  11294. int i, dst_off;
  11295. bool newver = false;
  11296. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11297. tg3_nvram_read(tp, 0x4, &start))
  11298. return;
  11299. offset = tg3_nvram_logical_addr(tp, offset);
  11300. if (tg3_nvram_read(tp, offset, &val))
  11301. return;
  11302. if ((val & 0xfc000000) == 0x0c000000) {
  11303. if (tg3_nvram_read(tp, offset + 4, &val))
  11304. return;
  11305. if (val == 0)
  11306. newver = true;
  11307. }
  11308. dst_off = strlen(tp->fw_ver);
  11309. if (newver) {
  11310. if (TG3_VER_SIZE - dst_off < 16 ||
  11311. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11312. return;
  11313. offset = offset + ver_offset - start;
  11314. for (i = 0; i < 16; i += 4) {
  11315. __be32 v;
  11316. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11317. return;
  11318. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11319. }
  11320. } else {
  11321. u32 major, minor;
  11322. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11323. return;
  11324. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11325. TG3_NVM_BCVER_MAJSFT;
  11326. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11327. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11328. "v%d.%02d", major, minor);
  11329. }
  11330. }
  11331. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11332. {
  11333. u32 val, major, minor;
  11334. /* Use native endian representation */
  11335. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11336. return;
  11337. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11338. TG3_NVM_HWSB_CFG1_MAJSFT;
  11339. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11340. TG3_NVM_HWSB_CFG1_MINSFT;
  11341. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11342. }
  11343. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11344. {
  11345. u32 offset, major, minor, build;
  11346. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11347. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11348. return;
  11349. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11350. case TG3_EEPROM_SB_REVISION_0:
  11351. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11352. break;
  11353. case TG3_EEPROM_SB_REVISION_2:
  11354. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11355. break;
  11356. case TG3_EEPROM_SB_REVISION_3:
  11357. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11358. break;
  11359. case TG3_EEPROM_SB_REVISION_4:
  11360. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11361. break;
  11362. case TG3_EEPROM_SB_REVISION_5:
  11363. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11364. break;
  11365. case TG3_EEPROM_SB_REVISION_6:
  11366. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11367. break;
  11368. default:
  11369. return;
  11370. }
  11371. if (tg3_nvram_read(tp, offset, &val))
  11372. return;
  11373. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11374. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11375. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11376. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11377. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11378. if (minor > 99 || build > 26)
  11379. return;
  11380. offset = strlen(tp->fw_ver);
  11381. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11382. " v%d.%02d", major, minor);
  11383. if (build > 0) {
  11384. offset = strlen(tp->fw_ver);
  11385. if (offset < TG3_VER_SIZE - 1)
  11386. tp->fw_ver[offset] = 'a' + build - 1;
  11387. }
  11388. }
  11389. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11390. {
  11391. u32 val, offset, start;
  11392. int i, vlen;
  11393. for (offset = TG3_NVM_DIR_START;
  11394. offset < TG3_NVM_DIR_END;
  11395. offset += TG3_NVM_DIRENT_SIZE) {
  11396. if (tg3_nvram_read(tp, offset, &val))
  11397. return;
  11398. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11399. break;
  11400. }
  11401. if (offset == TG3_NVM_DIR_END)
  11402. return;
  11403. if (!tg3_flag(tp, 5705_PLUS))
  11404. start = 0x08000000;
  11405. else if (tg3_nvram_read(tp, offset - 4, &start))
  11406. return;
  11407. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11408. !tg3_fw_img_is_valid(tp, offset) ||
  11409. tg3_nvram_read(tp, offset + 8, &val))
  11410. return;
  11411. offset += val - start;
  11412. vlen = strlen(tp->fw_ver);
  11413. tp->fw_ver[vlen++] = ',';
  11414. tp->fw_ver[vlen++] = ' ';
  11415. for (i = 0; i < 4; i++) {
  11416. __be32 v;
  11417. if (tg3_nvram_read_be32(tp, offset, &v))
  11418. return;
  11419. offset += sizeof(v);
  11420. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11421. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11422. break;
  11423. }
  11424. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11425. vlen += sizeof(v);
  11426. }
  11427. }
  11428. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11429. {
  11430. int vlen;
  11431. u32 apedata;
  11432. char *fwtype;
  11433. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11434. return;
  11435. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11436. if (apedata != APE_SEG_SIG_MAGIC)
  11437. return;
  11438. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11439. if (!(apedata & APE_FW_STATUS_READY))
  11440. return;
  11441. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11442. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11443. tg3_flag_set(tp, APE_HAS_NCSI);
  11444. fwtype = "NCSI";
  11445. } else {
  11446. fwtype = "DASH";
  11447. }
  11448. vlen = strlen(tp->fw_ver);
  11449. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11450. fwtype,
  11451. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11452. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11453. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11454. (apedata & APE_FW_VERSION_BLDMSK));
  11455. }
  11456. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11457. {
  11458. u32 val;
  11459. bool vpd_vers = false;
  11460. if (tp->fw_ver[0] != 0)
  11461. vpd_vers = true;
  11462. if (tg3_flag(tp, NO_NVRAM)) {
  11463. strcat(tp->fw_ver, "sb");
  11464. return;
  11465. }
  11466. if (tg3_nvram_read(tp, 0, &val))
  11467. return;
  11468. if (val == TG3_EEPROM_MAGIC)
  11469. tg3_read_bc_ver(tp);
  11470. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11471. tg3_read_sb_ver(tp, val);
  11472. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11473. tg3_read_hwsb_ver(tp);
  11474. else
  11475. return;
  11476. if (vpd_vers)
  11477. goto done;
  11478. if (tg3_flag(tp, ENABLE_APE)) {
  11479. if (tg3_flag(tp, ENABLE_ASF))
  11480. tg3_read_dash_ver(tp);
  11481. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11482. tg3_read_mgmtfw_ver(tp);
  11483. }
  11484. done:
  11485. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11486. }
  11487. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11488. {
  11489. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11490. return TG3_RX_RET_MAX_SIZE_5717;
  11491. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11492. return TG3_RX_RET_MAX_SIZE_5700;
  11493. else
  11494. return TG3_RX_RET_MAX_SIZE_5705;
  11495. }
  11496. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11497. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11498. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11499. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11500. { },
  11501. };
  11502. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11503. {
  11504. struct pci_dev *peer;
  11505. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11506. for (func = 0; func < 8; func++) {
  11507. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11508. if (peer && peer != tp->pdev)
  11509. break;
  11510. pci_dev_put(peer);
  11511. }
  11512. /* 5704 can be configured in single-port mode, set peer to
  11513. * tp->pdev in that case.
  11514. */
  11515. if (!peer) {
  11516. peer = tp->pdev;
  11517. return peer;
  11518. }
  11519. /*
  11520. * We don't need to keep the refcount elevated; there's no way
  11521. * to remove one half of this device without removing the other
  11522. */
  11523. pci_dev_put(peer);
  11524. return peer;
  11525. }
  11526. static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  11527. {
  11528. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  11529. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11530. u32 reg;
  11531. /* All devices that use the alternate
  11532. * ASIC REV location have a CPMU.
  11533. */
  11534. tg3_flag_set(tp, CPMU_PRESENT);
  11535. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11536. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11537. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11538. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11539. reg = TG3PCI_GEN2_PRODID_ASICREV;
  11540. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11541. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11542. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11543. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11544. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11545. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11546. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  11547. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  11548. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  11549. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11550. reg = TG3PCI_GEN15_PRODID_ASICREV;
  11551. else
  11552. reg = TG3PCI_PRODID_ASICREV;
  11553. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  11554. }
  11555. /* Wrong chip ID in 5752 A0. This code can be removed later
  11556. * as A0 is not in production.
  11557. */
  11558. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11559. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11560. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11561. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11562. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11563. tg3_flag_set(tp, 5717_PLUS);
  11564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11565. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  11566. tg3_flag_set(tp, 57765_CLASS);
  11567. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  11568. tg3_flag_set(tp, 57765_PLUS);
  11569. /* Intentionally exclude ASIC_REV_5906 */
  11570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11571. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11572. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11573. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11574. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11576. tg3_flag(tp, 57765_PLUS))
  11577. tg3_flag_set(tp, 5755_PLUS);
  11578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11580. tg3_flag_set(tp, 5780_CLASS);
  11581. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11582. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11583. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11584. tg3_flag(tp, 5755_PLUS) ||
  11585. tg3_flag(tp, 5780_CLASS))
  11586. tg3_flag_set(tp, 5750_PLUS);
  11587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11588. tg3_flag(tp, 5750_PLUS))
  11589. tg3_flag_set(tp, 5705_PLUS);
  11590. }
  11591. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11592. {
  11593. u32 misc_ctrl_reg;
  11594. u32 pci_state_reg, grc_misc_cfg;
  11595. u32 val;
  11596. u16 pci_cmd;
  11597. int err;
  11598. /* Force memory write invalidate off. If we leave it on,
  11599. * then on 5700_BX chips we have to enable a workaround.
  11600. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11601. * to match the cacheline size. The Broadcom driver have this
  11602. * workaround but turns MWI off all the times so never uses
  11603. * it. This seems to suggest that the workaround is insufficient.
  11604. */
  11605. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11606. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11607. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11608. /* Important! -- Make sure register accesses are byteswapped
  11609. * correctly. Also, for those chips that require it, make
  11610. * sure that indirect register accesses are enabled before
  11611. * the first operation.
  11612. */
  11613. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11614. &misc_ctrl_reg);
  11615. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11616. MISC_HOST_CTRL_CHIPREV);
  11617. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11618. tp->misc_host_ctrl);
  11619. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  11620. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11621. * we need to disable memory and use config. cycles
  11622. * only to access all registers. The 5702/03 chips
  11623. * can mistakenly decode the special cycles from the
  11624. * ICH chipsets as memory write cycles, causing corruption
  11625. * of register and memory space. Only certain ICH bridges
  11626. * will drive special cycles with non-zero data during the
  11627. * address phase which can fall within the 5703's address
  11628. * range. This is not an ICH bug as the PCI spec allows
  11629. * non-zero address during special cycles. However, only
  11630. * these ICH bridges are known to drive non-zero addresses
  11631. * during special cycles.
  11632. *
  11633. * Since special cycles do not cross PCI bridges, we only
  11634. * enable this workaround if the 5703 is on the secondary
  11635. * bus of these ICH bridges.
  11636. */
  11637. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11638. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11639. static struct tg3_dev_id {
  11640. u32 vendor;
  11641. u32 device;
  11642. u32 rev;
  11643. } ich_chipsets[] = {
  11644. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11645. PCI_ANY_ID },
  11646. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11647. PCI_ANY_ID },
  11648. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11649. 0xa },
  11650. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11651. PCI_ANY_ID },
  11652. { },
  11653. };
  11654. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11655. struct pci_dev *bridge = NULL;
  11656. while (pci_id->vendor != 0) {
  11657. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11658. bridge);
  11659. if (!bridge) {
  11660. pci_id++;
  11661. continue;
  11662. }
  11663. if (pci_id->rev != PCI_ANY_ID) {
  11664. if (bridge->revision > pci_id->rev)
  11665. continue;
  11666. }
  11667. if (bridge->subordinate &&
  11668. (bridge->subordinate->number ==
  11669. tp->pdev->bus->number)) {
  11670. tg3_flag_set(tp, ICH_WORKAROUND);
  11671. pci_dev_put(bridge);
  11672. break;
  11673. }
  11674. }
  11675. }
  11676. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11677. static struct tg3_dev_id {
  11678. u32 vendor;
  11679. u32 device;
  11680. } bridge_chipsets[] = {
  11681. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11682. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11683. { },
  11684. };
  11685. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11686. struct pci_dev *bridge = NULL;
  11687. while (pci_id->vendor != 0) {
  11688. bridge = pci_get_device(pci_id->vendor,
  11689. pci_id->device,
  11690. bridge);
  11691. if (!bridge) {
  11692. pci_id++;
  11693. continue;
  11694. }
  11695. if (bridge->subordinate &&
  11696. (bridge->subordinate->number <=
  11697. tp->pdev->bus->number) &&
  11698. (bridge->subordinate->subordinate >=
  11699. tp->pdev->bus->number)) {
  11700. tg3_flag_set(tp, 5701_DMA_BUG);
  11701. pci_dev_put(bridge);
  11702. break;
  11703. }
  11704. }
  11705. }
  11706. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11707. * DMA addresses > 40-bit. This bridge may have other additional
  11708. * 57xx devices behind it in some 4-port NIC designs for example.
  11709. * Any tg3 device found behind the bridge will also need the 40-bit
  11710. * DMA workaround.
  11711. */
  11712. if (tg3_flag(tp, 5780_CLASS)) {
  11713. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11714. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11715. } else {
  11716. struct pci_dev *bridge = NULL;
  11717. do {
  11718. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11719. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11720. bridge);
  11721. if (bridge && bridge->subordinate &&
  11722. (bridge->subordinate->number <=
  11723. tp->pdev->bus->number) &&
  11724. (bridge->subordinate->subordinate >=
  11725. tp->pdev->bus->number)) {
  11726. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11727. pci_dev_put(bridge);
  11728. break;
  11729. }
  11730. } while (bridge);
  11731. }
  11732. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11733. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11734. tp->pdev_peer = tg3_find_peer(tp);
  11735. /* Determine TSO capabilities */
  11736. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11737. ; /* Do nothing. HW bug. */
  11738. else if (tg3_flag(tp, 57765_PLUS))
  11739. tg3_flag_set(tp, HW_TSO_3);
  11740. else if (tg3_flag(tp, 5755_PLUS) ||
  11741. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11742. tg3_flag_set(tp, HW_TSO_2);
  11743. else if (tg3_flag(tp, 5750_PLUS)) {
  11744. tg3_flag_set(tp, HW_TSO_1);
  11745. tg3_flag_set(tp, TSO_BUG);
  11746. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11747. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11748. tg3_flag_clear(tp, TSO_BUG);
  11749. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11750. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11751. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11752. tg3_flag_set(tp, TSO_BUG);
  11753. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11754. tp->fw_needed = FIRMWARE_TG3TSO5;
  11755. else
  11756. tp->fw_needed = FIRMWARE_TG3TSO;
  11757. }
  11758. /* Selectively allow TSO based on operating conditions */
  11759. if (tg3_flag(tp, HW_TSO_1) ||
  11760. tg3_flag(tp, HW_TSO_2) ||
  11761. tg3_flag(tp, HW_TSO_3) ||
  11762. tp->fw_needed) {
  11763. /* For firmware TSO, assume ASF is disabled.
  11764. * We'll disable TSO later if we discover ASF
  11765. * is enabled in tg3_get_eeprom_hw_cfg().
  11766. */
  11767. tg3_flag_set(tp, TSO_CAPABLE);
  11768. } else {
  11769. tg3_flag_clear(tp, TSO_CAPABLE);
  11770. tg3_flag_clear(tp, TSO_BUG);
  11771. tp->fw_needed = NULL;
  11772. }
  11773. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11774. tp->fw_needed = FIRMWARE_TG3;
  11775. tp->irq_max = 1;
  11776. if (tg3_flag(tp, 5750_PLUS)) {
  11777. tg3_flag_set(tp, SUPPORT_MSI);
  11778. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11779. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11780. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11781. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11782. tp->pdev_peer == tp->pdev))
  11783. tg3_flag_clear(tp, SUPPORT_MSI);
  11784. if (tg3_flag(tp, 5755_PLUS) ||
  11785. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11786. tg3_flag_set(tp, 1SHOT_MSI);
  11787. }
  11788. if (tg3_flag(tp, 57765_PLUS)) {
  11789. tg3_flag_set(tp, SUPPORT_MSIX);
  11790. tp->irq_max = TG3_IRQ_MAX_VECS;
  11791. tg3_rss_init_dflt_indir_tbl(tp);
  11792. }
  11793. }
  11794. if (tg3_flag(tp, 5755_PLUS))
  11795. tg3_flag_set(tp, SHORT_DMA_BUG);
  11796. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11797. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  11798. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11799. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11800. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11801. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11802. if (tg3_flag(tp, 57765_PLUS) &&
  11803. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  11804. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11805. if (!tg3_flag(tp, 5705_PLUS) ||
  11806. tg3_flag(tp, 5780_CLASS) ||
  11807. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11808. tg3_flag_set(tp, JUMBO_CAPABLE);
  11809. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11810. &pci_state_reg);
  11811. if (pci_is_pcie(tp->pdev)) {
  11812. u16 lnkctl;
  11813. tg3_flag_set(tp, PCI_EXPRESS);
  11814. pci_read_config_word(tp->pdev,
  11815. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11816. &lnkctl);
  11817. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11818. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11819. ASIC_REV_5906) {
  11820. tg3_flag_clear(tp, HW_TSO_2);
  11821. tg3_flag_clear(tp, TSO_CAPABLE);
  11822. }
  11823. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11824. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11825. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11826. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11827. tg3_flag_set(tp, CLKREQ_BUG);
  11828. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11829. tg3_flag_set(tp, L1PLLPD_EN);
  11830. }
  11831. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11832. /* BCM5785 devices are effectively PCIe devices, and should
  11833. * follow PCIe codepaths, but do not have a PCIe capabilities
  11834. * section.
  11835. */
  11836. tg3_flag_set(tp, PCI_EXPRESS);
  11837. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11838. tg3_flag(tp, 5780_CLASS)) {
  11839. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11840. if (!tp->pcix_cap) {
  11841. dev_err(&tp->pdev->dev,
  11842. "Cannot find PCI-X capability, aborting\n");
  11843. return -EIO;
  11844. }
  11845. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11846. tg3_flag_set(tp, PCIX_MODE);
  11847. }
  11848. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11849. * reordering to the mailbox registers done by the host
  11850. * controller can cause major troubles. We read back from
  11851. * every mailbox register write to force the writes to be
  11852. * posted to the chip in order.
  11853. */
  11854. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11855. !tg3_flag(tp, PCI_EXPRESS))
  11856. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11857. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11858. &tp->pci_cacheline_sz);
  11859. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11860. &tp->pci_lat_timer);
  11861. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11862. tp->pci_lat_timer < 64) {
  11863. tp->pci_lat_timer = 64;
  11864. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11865. tp->pci_lat_timer);
  11866. }
  11867. /* Important! -- It is critical that the PCI-X hw workaround
  11868. * situation is decided before the first MMIO register access.
  11869. */
  11870. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11871. /* 5700 BX chips need to have their TX producer index
  11872. * mailboxes written twice to workaround a bug.
  11873. */
  11874. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11875. /* If we are in PCI-X mode, enable register write workaround.
  11876. *
  11877. * The workaround is to use indirect register accesses
  11878. * for all chip writes not to mailbox registers.
  11879. */
  11880. if (tg3_flag(tp, PCIX_MODE)) {
  11881. u32 pm_reg;
  11882. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11883. /* The chip can have it's power management PCI config
  11884. * space registers clobbered due to this bug.
  11885. * So explicitly force the chip into D0 here.
  11886. */
  11887. pci_read_config_dword(tp->pdev,
  11888. tp->pm_cap + PCI_PM_CTRL,
  11889. &pm_reg);
  11890. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11891. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11892. pci_write_config_dword(tp->pdev,
  11893. tp->pm_cap + PCI_PM_CTRL,
  11894. pm_reg);
  11895. /* Also, force SERR#/PERR# in PCI command. */
  11896. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11897. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11898. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11899. }
  11900. }
  11901. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11902. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11903. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11904. tg3_flag_set(tp, PCI_32BIT);
  11905. /* Chip-specific fixup from Broadcom driver */
  11906. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11907. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11908. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11909. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11910. }
  11911. /* Default fast path register access methods */
  11912. tp->read32 = tg3_read32;
  11913. tp->write32 = tg3_write32;
  11914. tp->read32_mbox = tg3_read32;
  11915. tp->write32_mbox = tg3_write32;
  11916. tp->write32_tx_mbox = tg3_write32;
  11917. tp->write32_rx_mbox = tg3_write32;
  11918. /* Various workaround register access methods */
  11919. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11920. tp->write32 = tg3_write_indirect_reg32;
  11921. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11922. (tg3_flag(tp, PCI_EXPRESS) &&
  11923. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11924. /*
  11925. * Back to back register writes can cause problems on these
  11926. * chips, the workaround is to read back all reg writes
  11927. * except those to mailbox regs.
  11928. *
  11929. * See tg3_write_indirect_reg32().
  11930. */
  11931. tp->write32 = tg3_write_flush_reg32;
  11932. }
  11933. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11934. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11935. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11936. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11937. }
  11938. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11939. tp->read32 = tg3_read_indirect_reg32;
  11940. tp->write32 = tg3_write_indirect_reg32;
  11941. tp->read32_mbox = tg3_read_indirect_mbox;
  11942. tp->write32_mbox = tg3_write_indirect_mbox;
  11943. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11944. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11945. iounmap(tp->regs);
  11946. tp->regs = NULL;
  11947. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11948. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11949. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11950. }
  11951. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11952. tp->read32_mbox = tg3_read32_mbox_5906;
  11953. tp->write32_mbox = tg3_write32_mbox_5906;
  11954. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11955. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11956. }
  11957. if (tp->write32 == tg3_write_indirect_reg32 ||
  11958. (tg3_flag(tp, PCIX_MODE) &&
  11959. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11960. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11961. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11962. /* The memory arbiter has to be enabled in order for SRAM accesses
  11963. * to succeed. Normally on powerup the tg3 chip firmware will make
  11964. * sure it is enabled, but other entities such as system netboot
  11965. * code might disable it.
  11966. */
  11967. val = tr32(MEMARB_MODE);
  11968. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  11969. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  11970. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11971. tg3_flag(tp, 5780_CLASS)) {
  11972. if (tg3_flag(tp, PCIX_MODE)) {
  11973. pci_read_config_dword(tp->pdev,
  11974. tp->pcix_cap + PCI_X_STATUS,
  11975. &val);
  11976. tp->pci_fn = val & 0x7;
  11977. }
  11978. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11979. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  11980. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  11981. NIC_SRAM_CPMUSTAT_SIG) {
  11982. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  11983. tp->pci_fn = tp->pci_fn ? 1 : 0;
  11984. }
  11985. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11986. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  11987. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  11988. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  11989. NIC_SRAM_CPMUSTAT_SIG) {
  11990. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  11991. TG3_CPMU_STATUS_FSHFT_5719;
  11992. }
  11993. }
  11994. /* Get eeprom hw config before calling tg3_set_power_state().
  11995. * In particular, the TG3_FLAG_IS_NIC flag must be
  11996. * determined before calling tg3_set_power_state() so that
  11997. * we know whether or not to switch out of Vaux power.
  11998. * When the flag is set, it means that GPIO1 is used for eeprom
  11999. * write protect and also implies that it is a LOM where GPIOs
  12000. * are not used to switch power.
  12001. */
  12002. tg3_get_eeprom_hw_cfg(tp);
  12003. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12004. tg3_flag_clear(tp, TSO_CAPABLE);
  12005. tg3_flag_clear(tp, TSO_BUG);
  12006. tp->fw_needed = NULL;
  12007. }
  12008. if (tg3_flag(tp, ENABLE_APE)) {
  12009. /* Allow reads and writes to the
  12010. * APE register and memory space.
  12011. */
  12012. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12013. PCISTATE_ALLOW_APE_SHMEM_WR |
  12014. PCISTATE_ALLOW_APE_PSPACE_WR;
  12015. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12016. pci_state_reg);
  12017. tg3_ape_lock_init(tp);
  12018. }
  12019. /* Set up tp->grc_local_ctrl before calling
  12020. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12021. * will bring 5700's external PHY out of reset.
  12022. * It is also used as eeprom write protect on LOMs.
  12023. */
  12024. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12025. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12026. tg3_flag(tp, EEPROM_WRITE_PROT))
  12027. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12028. GRC_LCLCTRL_GPIO_OUTPUT1);
  12029. /* Unused GPIO3 must be driven as output on 5752 because there
  12030. * are no pull-up resistors on unused GPIO pins.
  12031. */
  12032. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12033. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12034. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12035. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12036. tg3_flag(tp, 57765_CLASS))
  12037. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12038. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12039. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12040. /* Turn off the debug UART. */
  12041. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12042. if (tg3_flag(tp, IS_NIC))
  12043. /* Keep VMain power. */
  12044. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12045. GRC_LCLCTRL_GPIO_OUTPUT0;
  12046. }
  12047. /* Switch out of Vaux if it is a NIC */
  12048. tg3_pwrsrc_switch_to_vmain(tp);
  12049. /* Derive initial jumbo mode from MTU assigned in
  12050. * ether_setup() via the alloc_etherdev() call
  12051. */
  12052. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12053. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12054. /* Determine WakeOnLan speed to use. */
  12055. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12056. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12057. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12058. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12059. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12060. } else {
  12061. tg3_flag_set(tp, WOL_SPEED_100MB);
  12062. }
  12063. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12064. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12065. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12066. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12067. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12068. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12069. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12070. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12071. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12072. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12073. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12074. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12075. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12076. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12077. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12078. if (tg3_flag(tp, 5705_PLUS) &&
  12079. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12080. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12081. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12082. !tg3_flag(tp, 57765_PLUS)) {
  12083. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12084. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12085. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12086. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12087. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12088. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12089. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12090. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12091. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12092. } else
  12093. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12094. }
  12095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12096. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12097. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12098. if (tp->phy_otp == 0)
  12099. tp->phy_otp = TG3_OTP_DEFAULT;
  12100. }
  12101. if (tg3_flag(tp, CPMU_PRESENT))
  12102. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12103. else
  12104. tp->mi_mode = MAC_MI_MODE_BASE;
  12105. tp->coalesce_mode = 0;
  12106. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12107. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12108. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12109. /* Set these bits to enable statistics workaround. */
  12110. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12111. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12112. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12113. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12114. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12115. }
  12116. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12117. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12118. tg3_flag_set(tp, USE_PHYLIB);
  12119. err = tg3_mdio_init(tp);
  12120. if (err)
  12121. return err;
  12122. /* Initialize data/descriptor byte/word swapping. */
  12123. val = tr32(GRC_MODE);
  12124. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12125. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12126. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12127. GRC_MODE_B2HRX_ENABLE |
  12128. GRC_MODE_HTX2B_ENABLE |
  12129. GRC_MODE_HOST_STACKUP);
  12130. else
  12131. val &= GRC_MODE_HOST_STACKUP;
  12132. tw32(GRC_MODE, val | tp->grc_mode);
  12133. tg3_switch_clocks(tp);
  12134. /* Clear this out for sanity. */
  12135. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12136. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12137. &pci_state_reg);
  12138. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12139. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12140. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12141. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12142. chiprevid == CHIPREV_ID_5701_B0 ||
  12143. chiprevid == CHIPREV_ID_5701_B2 ||
  12144. chiprevid == CHIPREV_ID_5701_B5) {
  12145. void __iomem *sram_base;
  12146. /* Write some dummy words into the SRAM status block
  12147. * area, see if it reads back correctly. If the return
  12148. * value is bad, force enable the PCIX workaround.
  12149. */
  12150. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12151. writel(0x00000000, sram_base);
  12152. writel(0x00000000, sram_base + 4);
  12153. writel(0xffffffff, sram_base + 4);
  12154. if (readl(sram_base) != 0x00000000)
  12155. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12156. }
  12157. }
  12158. udelay(50);
  12159. tg3_nvram_init(tp);
  12160. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12161. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12162. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12163. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12164. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12165. tg3_flag_set(tp, IS_5788);
  12166. if (!tg3_flag(tp, IS_5788) &&
  12167. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12168. tg3_flag_set(tp, TAGGED_STATUS);
  12169. if (tg3_flag(tp, TAGGED_STATUS)) {
  12170. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12171. HOSTCC_MODE_CLRTICK_TXBD);
  12172. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12173. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12174. tp->misc_host_ctrl);
  12175. }
  12176. /* Preserve the APE MAC_MODE bits */
  12177. if (tg3_flag(tp, ENABLE_APE))
  12178. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12179. else
  12180. tp->mac_mode = 0;
  12181. /* these are limited to 10/100 only */
  12182. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12183. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12184. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12185. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12186. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12187. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12188. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12189. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12190. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12191. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12192. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12193. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12194. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12195. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12196. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12197. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12198. err = tg3_phy_probe(tp);
  12199. if (err) {
  12200. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12201. /* ... but do not return immediately ... */
  12202. tg3_mdio_fini(tp);
  12203. }
  12204. tg3_read_vpd(tp);
  12205. tg3_read_fw_ver(tp);
  12206. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12207. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12208. } else {
  12209. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12210. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12211. else
  12212. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12213. }
  12214. /* 5700 {AX,BX} chips have a broken status block link
  12215. * change bit implementation, so we must use the
  12216. * status register in those cases.
  12217. */
  12218. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12219. tg3_flag_set(tp, USE_LINKCHG_REG);
  12220. else
  12221. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12222. /* The led_ctrl is set during tg3_phy_probe, here we might
  12223. * have to force the link status polling mechanism based
  12224. * upon subsystem IDs.
  12225. */
  12226. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12228. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12229. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12230. tg3_flag_set(tp, USE_LINKCHG_REG);
  12231. }
  12232. /* For all SERDES we poll the MAC status register. */
  12233. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12234. tg3_flag_set(tp, POLL_SERDES);
  12235. else
  12236. tg3_flag_clear(tp, POLL_SERDES);
  12237. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12238. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12240. tg3_flag(tp, PCIX_MODE)) {
  12241. tp->rx_offset = NET_SKB_PAD;
  12242. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12243. tp->rx_copy_thresh = ~(u16)0;
  12244. #endif
  12245. }
  12246. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12247. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12248. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12249. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12250. /* Increment the rx prod index on the rx std ring by at most
  12251. * 8 for these chips to workaround hw errata.
  12252. */
  12253. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12254. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12255. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12256. tp->rx_std_max_post = 8;
  12257. if (tg3_flag(tp, ASPM_WORKAROUND))
  12258. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12259. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12260. return err;
  12261. }
  12262. #ifdef CONFIG_SPARC
  12263. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12264. {
  12265. struct net_device *dev = tp->dev;
  12266. struct pci_dev *pdev = tp->pdev;
  12267. struct device_node *dp = pci_device_to_OF_node(pdev);
  12268. const unsigned char *addr;
  12269. int len;
  12270. addr = of_get_property(dp, "local-mac-address", &len);
  12271. if (addr && len == 6) {
  12272. memcpy(dev->dev_addr, addr, 6);
  12273. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12274. return 0;
  12275. }
  12276. return -ENODEV;
  12277. }
  12278. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12279. {
  12280. struct net_device *dev = tp->dev;
  12281. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12282. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12283. return 0;
  12284. }
  12285. #endif
  12286. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12287. {
  12288. struct net_device *dev = tp->dev;
  12289. u32 hi, lo, mac_offset;
  12290. int addr_ok = 0;
  12291. #ifdef CONFIG_SPARC
  12292. if (!tg3_get_macaddr_sparc(tp))
  12293. return 0;
  12294. #endif
  12295. mac_offset = 0x7c;
  12296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12297. tg3_flag(tp, 5780_CLASS)) {
  12298. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12299. mac_offset = 0xcc;
  12300. if (tg3_nvram_lock(tp))
  12301. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12302. else
  12303. tg3_nvram_unlock(tp);
  12304. } else if (tg3_flag(tp, 5717_PLUS)) {
  12305. if (tp->pci_fn & 1)
  12306. mac_offset = 0xcc;
  12307. if (tp->pci_fn > 1)
  12308. mac_offset += 0x18c;
  12309. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12310. mac_offset = 0x10;
  12311. /* First try to get it from MAC address mailbox. */
  12312. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12313. if ((hi >> 16) == 0x484b) {
  12314. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12315. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12316. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12317. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12318. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12319. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12320. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12321. /* Some old bootcode may report a 0 MAC address in SRAM */
  12322. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12323. }
  12324. if (!addr_ok) {
  12325. /* Next, try NVRAM. */
  12326. if (!tg3_flag(tp, NO_NVRAM) &&
  12327. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12328. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12329. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12330. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12331. }
  12332. /* Finally just fetch it out of the MAC control regs. */
  12333. else {
  12334. hi = tr32(MAC_ADDR_0_HIGH);
  12335. lo = tr32(MAC_ADDR_0_LOW);
  12336. dev->dev_addr[5] = lo & 0xff;
  12337. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12338. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12339. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12340. dev->dev_addr[1] = hi & 0xff;
  12341. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12342. }
  12343. }
  12344. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12345. #ifdef CONFIG_SPARC
  12346. if (!tg3_get_default_macaddr_sparc(tp))
  12347. return 0;
  12348. #endif
  12349. return -EINVAL;
  12350. }
  12351. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12352. return 0;
  12353. }
  12354. #define BOUNDARY_SINGLE_CACHELINE 1
  12355. #define BOUNDARY_MULTI_CACHELINE 2
  12356. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12357. {
  12358. int cacheline_size;
  12359. u8 byte;
  12360. int goal;
  12361. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12362. if (byte == 0)
  12363. cacheline_size = 1024;
  12364. else
  12365. cacheline_size = (int) byte * 4;
  12366. /* On 5703 and later chips, the boundary bits have no
  12367. * effect.
  12368. */
  12369. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12370. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12371. !tg3_flag(tp, PCI_EXPRESS))
  12372. goto out;
  12373. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12374. goal = BOUNDARY_MULTI_CACHELINE;
  12375. #else
  12376. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12377. goal = BOUNDARY_SINGLE_CACHELINE;
  12378. #else
  12379. goal = 0;
  12380. #endif
  12381. #endif
  12382. if (tg3_flag(tp, 57765_PLUS)) {
  12383. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12384. goto out;
  12385. }
  12386. if (!goal)
  12387. goto out;
  12388. /* PCI controllers on most RISC systems tend to disconnect
  12389. * when a device tries to burst across a cache-line boundary.
  12390. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12391. *
  12392. * Unfortunately, for PCI-E there are only limited
  12393. * write-side controls for this, and thus for reads
  12394. * we will still get the disconnects. We'll also waste
  12395. * these PCI cycles for both read and write for chips
  12396. * other than 5700 and 5701 which do not implement the
  12397. * boundary bits.
  12398. */
  12399. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12400. switch (cacheline_size) {
  12401. case 16:
  12402. case 32:
  12403. case 64:
  12404. case 128:
  12405. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12406. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12407. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12408. } else {
  12409. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12410. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12411. }
  12412. break;
  12413. case 256:
  12414. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12415. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12416. break;
  12417. default:
  12418. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12419. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12420. break;
  12421. }
  12422. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12423. switch (cacheline_size) {
  12424. case 16:
  12425. case 32:
  12426. case 64:
  12427. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12428. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12429. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12430. break;
  12431. }
  12432. /* fallthrough */
  12433. case 128:
  12434. default:
  12435. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12436. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12437. break;
  12438. }
  12439. } else {
  12440. switch (cacheline_size) {
  12441. case 16:
  12442. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12443. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12444. DMA_RWCTRL_WRITE_BNDRY_16);
  12445. break;
  12446. }
  12447. /* fallthrough */
  12448. case 32:
  12449. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12450. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12451. DMA_RWCTRL_WRITE_BNDRY_32);
  12452. break;
  12453. }
  12454. /* fallthrough */
  12455. case 64:
  12456. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12457. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12458. DMA_RWCTRL_WRITE_BNDRY_64);
  12459. break;
  12460. }
  12461. /* fallthrough */
  12462. case 128:
  12463. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12464. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12465. DMA_RWCTRL_WRITE_BNDRY_128);
  12466. break;
  12467. }
  12468. /* fallthrough */
  12469. case 256:
  12470. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12471. DMA_RWCTRL_WRITE_BNDRY_256);
  12472. break;
  12473. case 512:
  12474. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12475. DMA_RWCTRL_WRITE_BNDRY_512);
  12476. break;
  12477. case 1024:
  12478. default:
  12479. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12480. DMA_RWCTRL_WRITE_BNDRY_1024);
  12481. break;
  12482. }
  12483. }
  12484. out:
  12485. return val;
  12486. }
  12487. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12488. {
  12489. struct tg3_internal_buffer_desc test_desc;
  12490. u32 sram_dma_descs;
  12491. int i, ret;
  12492. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12493. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12494. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12495. tw32(RDMAC_STATUS, 0);
  12496. tw32(WDMAC_STATUS, 0);
  12497. tw32(BUFMGR_MODE, 0);
  12498. tw32(FTQ_RESET, 0);
  12499. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12500. test_desc.addr_lo = buf_dma & 0xffffffff;
  12501. test_desc.nic_mbuf = 0x00002100;
  12502. test_desc.len = size;
  12503. /*
  12504. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12505. * the *second* time the tg3 driver was getting loaded after an
  12506. * initial scan.
  12507. *
  12508. * Broadcom tells me:
  12509. * ...the DMA engine is connected to the GRC block and a DMA
  12510. * reset may affect the GRC block in some unpredictable way...
  12511. * The behavior of resets to individual blocks has not been tested.
  12512. *
  12513. * Broadcom noted the GRC reset will also reset all sub-components.
  12514. */
  12515. if (to_device) {
  12516. test_desc.cqid_sqid = (13 << 8) | 2;
  12517. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12518. udelay(40);
  12519. } else {
  12520. test_desc.cqid_sqid = (16 << 8) | 7;
  12521. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12522. udelay(40);
  12523. }
  12524. test_desc.flags = 0x00000005;
  12525. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12526. u32 val;
  12527. val = *(((u32 *)&test_desc) + i);
  12528. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12529. sram_dma_descs + (i * sizeof(u32)));
  12530. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12531. }
  12532. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12533. if (to_device)
  12534. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12535. else
  12536. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12537. ret = -ENODEV;
  12538. for (i = 0; i < 40; i++) {
  12539. u32 val;
  12540. if (to_device)
  12541. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12542. else
  12543. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12544. if ((val & 0xffff) == sram_dma_descs) {
  12545. ret = 0;
  12546. break;
  12547. }
  12548. udelay(100);
  12549. }
  12550. return ret;
  12551. }
  12552. #define TEST_BUFFER_SIZE 0x2000
  12553. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12554. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12555. { },
  12556. };
  12557. static int __devinit tg3_test_dma(struct tg3 *tp)
  12558. {
  12559. dma_addr_t buf_dma;
  12560. u32 *buf, saved_dma_rwctrl;
  12561. int ret = 0;
  12562. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12563. &buf_dma, GFP_KERNEL);
  12564. if (!buf) {
  12565. ret = -ENOMEM;
  12566. goto out_nofree;
  12567. }
  12568. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12569. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12570. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12571. if (tg3_flag(tp, 57765_PLUS))
  12572. goto out;
  12573. if (tg3_flag(tp, PCI_EXPRESS)) {
  12574. /* DMA read watermark not used on PCIE */
  12575. tp->dma_rwctrl |= 0x00180000;
  12576. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12577. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12578. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12579. tp->dma_rwctrl |= 0x003f0000;
  12580. else
  12581. tp->dma_rwctrl |= 0x003f000f;
  12582. } else {
  12583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12585. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12586. u32 read_water = 0x7;
  12587. /* If the 5704 is behind the EPB bridge, we can
  12588. * do the less restrictive ONE_DMA workaround for
  12589. * better performance.
  12590. */
  12591. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12592. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12593. tp->dma_rwctrl |= 0x8000;
  12594. else if (ccval == 0x6 || ccval == 0x7)
  12595. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12596. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12597. read_water = 4;
  12598. /* Set bit 23 to enable PCIX hw bug fix */
  12599. tp->dma_rwctrl |=
  12600. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12601. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12602. (1 << 23);
  12603. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12604. /* 5780 always in PCIX mode */
  12605. tp->dma_rwctrl |= 0x00144000;
  12606. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12607. /* 5714 always in PCIX mode */
  12608. tp->dma_rwctrl |= 0x00148000;
  12609. } else {
  12610. tp->dma_rwctrl |= 0x001b000f;
  12611. }
  12612. }
  12613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12614. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12615. tp->dma_rwctrl &= 0xfffffff0;
  12616. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12617. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12618. /* Remove this if it causes problems for some boards. */
  12619. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12620. /* On 5700/5701 chips, we need to set this bit.
  12621. * Otherwise the chip will issue cacheline transactions
  12622. * to streamable DMA memory with not all the byte
  12623. * enables turned on. This is an error on several
  12624. * RISC PCI controllers, in particular sparc64.
  12625. *
  12626. * On 5703/5704 chips, this bit has been reassigned
  12627. * a different meaning. In particular, it is used
  12628. * on those chips to enable a PCI-X workaround.
  12629. */
  12630. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12631. }
  12632. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12633. #if 0
  12634. /* Unneeded, already done by tg3_get_invariants. */
  12635. tg3_switch_clocks(tp);
  12636. #endif
  12637. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12638. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12639. goto out;
  12640. /* It is best to perform DMA test with maximum write burst size
  12641. * to expose the 5700/5701 write DMA bug.
  12642. */
  12643. saved_dma_rwctrl = tp->dma_rwctrl;
  12644. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12645. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12646. while (1) {
  12647. u32 *p = buf, i;
  12648. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12649. p[i] = i;
  12650. /* Send the buffer to the chip. */
  12651. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12652. if (ret) {
  12653. dev_err(&tp->pdev->dev,
  12654. "%s: Buffer write failed. err = %d\n",
  12655. __func__, ret);
  12656. break;
  12657. }
  12658. #if 0
  12659. /* validate data reached card RAM correctly. */
  12660. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12661. u32 val;
  12662. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12663. if (le32_to_cpu(val) != p[i]) {
  12664. dev_err(&tp->pdev->dev,
  12665. "%s: Buffer corrupted on device! "
  12666. "(%d != %d)\n", __func__, val, i);
  12667. /* ret = -ENODEV here? */
  12668. }
  12669. p[i] = 0;
  12670. }
  12671. #endif
  12672. /* Now read it back. */
  12673. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12674. if (ret) {
  12675. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12676. "err = %d\n", __func__, ret);
  12677. break;
  12678. }
  12679. /* Verify it. */
  12680. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12681. if (p[i] == i)
  12682. continue;
  12683. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12684. DMA_RWCTRL_WRITE_BNDRY_16) {
  12685. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12686. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12687. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12688. break;
  12689. } else {
  12690. dev_err(&tp->pdev->dev,
  12691. "%s: Buffer corrupted on read back! "
  12692. "(%d != %d)\n", __func__, p[i], i);
  12693. ret = -ENODEV;
  12694. goto out;
  12695. }
  12696. }
  12697. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12698. /* Success. */
  12699. ret = 0;
  12700. break;
  12701. }
  12702. }
  12703. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12704. DMA_RWCTRL_WRITE_BNDRY_16) {
  12705. /* DMA test passed without adjusting DMA boundary,
  12706. * now look for chipsets that are known to expose the
  12707. * DMA bug without failing the test.
  12708. */
  12709. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12710. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12711. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12712. } else {
  12713. /* Safe to use the calculated DMA boundary. */
  12714. tp->dma_rwctrl = saved_dma_rwctrl;
  12715. }
  12716. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12717. }
  12718. out:
  12719. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12720. out_nofree:
  12721. return ret;
  12722. }
  12723. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12724. {
  12725. if (tg3_flag(tp, 57765_PLUS)) {
  12726. tp->bufmgr_config.mbuf_read_dma_low_water =
  12727. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12728. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12729. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12730. tp->bufmgr_config.mbuf_high_water =
  12731. DEFAULT_MB_HIGH_WATER_57765;
  12732. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12733. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12734. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12735. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12736. tp->bufmgr_config.mbuf_high_water_jumbo =
  12737. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12738. } else if (tg3_flag(tp, 5705_PLUS)) {
  12739. tp->bufmgr_config.mbuf_read_dma_low_water =
  12740. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12741. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12742. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12743. tp->bufmgr_config.mbuf_high_water =
  12744. DEFAULT_MB_HIGH_WATER_5705;
  12745. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12746. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12747. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12748. tp->bufmgr_config.mbuf_high_water =
  12749. DEFAULT_MB_HIGH_WATER_5906;
  12750. }
  12751. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12752. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12753. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12754. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12755. tp->bufmgr_config.mbuf_high_water_jumbo =
  12756. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12757. } else {
  12758. tp->bufmgr_config.mbuf_read_dma_low_water =
  12759. DEFAULT_MB_RDMA_LOW_WATER;
  12760. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12761. DEFAULT_MB_MACRX_LOW_WATER;
  12762. tp->bufmgr_config.mbuf_high_water =
  12763. DEFAULT_MB_HIGH_WATER;
  12764. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12765. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12766. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12767. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12768. tp->bufmgr_config.mbuf_high_water_jumbo =
  12769. DEFAULT_MB_HIGH_WATER_JUMBO;
  12770. }
  12771. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12772. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12773. }
  12774. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12775. {
  12776. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12777. case TG3_PHY_ID_BCM5400: return "5400";
  12778. case TG3_PHY_ID_BCM5401: return "5401";
  12779. case TG3_PHY_ID_BCM5411: return "5411";
  12780. case TG3_PHY_ID_BCM5701: return "5701";
  12781. case TG3_PHY_ID_BCM5703: return "5703";
  12782. case TG3_PHY_ID_BCM5704: return "5704";
  12783. case TG3_PHY_ID_BCM5705: return "5705";
  12784. case TG3_PHY_ID_BCM5750: return "5750";
  12785. case TG3_PHY_ID_BCM5752: return "5752";
  12786. case TG3_PHY_ID_BCM5714: return "5714";
  12787. case TG3_PHY_ID_BCM5780: return "5780";
  12788. case TG3_PHY_ID_BCM5755: return "5755";
  12789. case TG3_PHY_ID_BCM5787: return "5787";
  12790. case TG3_PHY_ID_BCM5784: return "5784";
  12791. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12792. case TG3_PHY_ID_BCM5906: return "5906";
  12793. case TG3_PHY_ID_BCM5761: return "5761";
  12794. case TG3_PHY_ID_BCM5718C: return "5718C";
  12795. case TG3_PHY_ID_BCM5718S: return "5718S";
  12796. case TG3_PHY_ID_BCM57765: return "57765";
  12797. case TG3_PHY_ID_BCM5719C: return "5719C";
  12798. case TG3_PHY_ID_BCM5720C: return "5720C";
  12799. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12800. case 0: return "serdes";
  12801. default: return "unknown";
  12802. }
  12803. }
  12804. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12805. {
  12806. if (tg3_flag(tp, PCI_EXPRESS)) {
  12807. strcpy(str, "PCI Express");
  12808. return str;
  12809. } else if (tg3_flag(tp, PCIX_MODE)) {
  12810. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12811. strcpy(str, "PCIX:");
  12812. if ((clock_ctrl == 7) ||
  12813. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12814. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12815. strcat(str, "133MHz");
  12816. else if (clock_ctrl == 0)
  12817. strcat(str, "33MHz");
  12818. else if (clock_ctrl == 2)
  12819. strcat(str, "50MHz");
  12820. else if (clock_ctrl == 4)
  12821. strcat(str, "66MHz");
  12822. else if (clock_ctrl == 6)
  12823. strcat(str, "100MHz");
  12824. } else {
  12825. strcpy(str, "PCI:");
  12826. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12827. strcat(str, "66MHz");
  12828. else
  12829. strcat(str, "33MHz");
  12830. }
  12831. if (tg3_flag(tp, PCI_32BIT))
  12832. strcat(str, ":32-bit");
  12833. else
  12834. strcat(str, ":64-bit");
  12835. return str;
  12836. }
  12837. static void __devinit tg3_init_coal(struct tg3 *tp)
  12838. {
  12839. struct ethtool_coalesce *ec = &tp->coal;
  12840. memset(ec, 0, sizeof(*ec));
  12841. ec->cmd = ETHTOOL_GCOALESCE;
  12842. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12843. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12844. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12845. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12846. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12847. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12848. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12849. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12850. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12851. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12852. HOSTCC_MODE_CLRTICK_TXBD)) {
  12853. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12854. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12855. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12856. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12857. }
  12858. if (tg3_flag(tp, 5705_PLUS)) {
  12859. ec->rx_coalesce_usecs_irq = 0;
  12860. ec->tx_coalesce_usecs_irq = 0;
  12861. ec->stats_block_coalesce_usecs = 0;
  12862. }
  12863. }
  12864. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12865. const struct pci_device_id *ent)
  12866. {
  12867. struct net_device *dev;
  12868. struct tg3 *tp;
  12869. int i, err, pm_cap;
  12870. u32 sndmbx, rcvmbx, intmbx;
  12871. char str[40];
  12872. u64 dma_mask, persist_dma_mask;
  12873. netdev_features_t features = 0;
  12874. printk_once(KERN_INFO "%s\n", version);
  12875. err = pci_enable_device(pdev);
  12876. if (err) {
  12877. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12878. return err;
  12879. }
  12880. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12881. if (err) {
  12882. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12883. goto err_out_disable_pdev;
  12884. }
  12885. pci_set_master(pdev);
  12886. /* Find power-management capability. */
  12887. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12888. if (pm_cap == 0) {
  12889. dev_err(&pdev->dev,
  12890. "Cannot find Power Management capability, aborting\n");
  12891. err = -EIO;
  12892. goto err_out_free_res;
  12893. }
  12894. err = pci_set_power_state(pdev, PCI_D0);
  12895. if (err) {
  12896. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12897. goto err_out_free_res;
  12898. }
  12899. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12900. if (!dev) {
  12901. err = -ENOMEM;
  12902. goto err_out_power_down;
  12903. }
  12904. SET_NETDEV_DEV(dev, &pdev->dev);
  12905. tp = netdev_priv(dev);
  12906. tp->pdev = pdev;
  12907. tp->dev = dev;
  12908. tp->pm_cap = pm_cap;
  12909. tp->rx_mode = TG3_DEF_RX_MODE;
  12910. tp->tx_mode = TG3_DEF_TX_MODE;
  12911. if (tg3_debug > 0)
  12912. tp->msg_enable = tg3_debug;
  12913. else
  12914. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12915. /* The word/byte swap controls here control register access byte
  12916. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12917. * setting below.
  12918. */
  12919. tp->misc_host_ctrl =
  12920. MISC_HOST_CTRL_MASK_PCI_INT |
  12921. MISC_HOST_CTRL_WORD_SWAP |
  12922. MISC_HOST_CTRL_INDIR_ACCESS |
  12923. MISC_HOST_CTRL_PCISTATE_RW;
  12924. /* The NONFRM (non-frame) byte/word swap controls take effect
  12925. * on descriptor entries, anything which isn't packet data.
  12926. *
  12927. * The StrongARM chips on the board (one for tx, one for rx)
  12928. * are running in big-endian mode.
  12929. */
  12930. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12931. GRC_MODE_WSWAP_NONFRM_DATA);
  12932. #ifdef __BIG_ENDIAN
  12933. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12934. #endif
  12935. spin_lock_init(&tp->lock);
  12936. spin_lock_init(&tp->indirect_lock);
  12937. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12938. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12939. if (!tp->regs) {
  12940. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12941. err = -ENOMEM;
  12942. goto err_out_free_dev;
  12943. }
  12944. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12945. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  12946. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  12947. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  12948. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12949. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12950. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12951. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  12952. tg3_flag_set(tp, ENABLE_APE);
  12953. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12954. if (!tp->aperegs) {
  12955. dev_err(&pdev->dev,
  12956. "Cannot map APE registers, aborting\n");
  12957. err = -ENOMEM;
  12958. goto err_out_iounmap;
  12959. }
  12960. }
  12961. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12962. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12963. dev->ethtool_ops = &tg3_ethtool_ops;
  12964. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12965. dev->netdev_ops = &tg3_netdev_ops;
  12966. dev->irq = pdev->irq;
  12967. err = tg3_get_invariants(tp);
  12968. if (err) {
  12969. dev_err(&pdev->dev,
  12970. "Problem fetching invariants of chip, aborting\n");
  12971. goto err_out_apeunmap;
  12972. }
  12973. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12974. * device behind the EPB cannot support DMA addresses > 40-bit.
  12975. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12976. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12977. * do DMA address check in tg3_start_xmit().
  12978. */
  12979. if (tg3_flag(tp, IS_5788))
  12980. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12981. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12982. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12983. #ifdef CONFIG_HIGHMEM
  12984. dma_mask = DMA_BIT_MASK(64);
  12985. #endif
  12986. } else
  12987. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12988. /* Configure DMA attributes. */
  12989. if (dma_mask > DMA_BIT_MASK(32)) {
  12990. err = pci_set_dma_mask(pdev, dma_mask);
  12991. if (!err) {
  12992. features |= NETIF_F_HIGHDMA;
  12993. err = pci_set_consistent_dma_mask(pdev,
  12994. persist_dma_mask);
  12995. if (err < 0) {
  12996. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12997. "DMA for consistent allocations\n");
  12998. goto err_out_apeunmap;
  12999. }
  13000. }
  13001. }
  13002. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13003. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13004. if (err) {
  13005. dev_err(&pdev->dev,
  13006. "No usable DMA configuration, aborting\n");
  13007. goto err_out_apeunmap;
  13008. }
  13009. }
  13010. tg3_init_bufmgr_config(tp);
  13011. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13012. /* 5700 B0 chips do not support checksumming correctly due
  13013. * to hardware bugs.
  13014. */
  13015. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13016. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13017. if (tg3_flag(tp, 5755_PLUS))
  13018. features |= NETIF_F_IPV6_CSUM;
  13019. }
  13020. /* TSO is on by default on chips that support hardware TSO.
  13021. * Firmware TSO on older chips gives lower performance, so it
  13022. * is off by default, but can be enabled using ethtool.
  13023. */
  13024. if ((tg3_flag(tp, HW_TSO_1) ||
  13025. tg3_flag(tp, HW_TSO_2) ||
  13026. tg3_flag(tp, HW_TSO_3)) &&
  13027. (features & NETIF_F_IP_CSUM))
  13028. features |= NETIF_F_TSO;
  13029. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13030. if (features & NETIF_F_IPV6_CSUM)
  13031. features |= NETIF_F_TSO6;
  13032. if (tg3_flag(tp, HW_TSO_3) ||
  13033. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13034. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13035. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13036. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13038. features |= NETIF_F_TSO_ECN;
  13039. }
  13040. dev->features |= features;
  13041. dev->vlan_features |= features;
  13042. /*
  13043. * Add loopback capability only for a subset of devices that support
  13044. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13045. * loopback for the remaining devices.
  13046. */
  13047. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13048. !tg3_flag(tp, CPMU_PRESENT))
  13049. /* Add the loopback capability */
  13050. features |= NETIF_F_LOOPBACK;
  13051. dev->hw_features |= features;
  13052. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13053. !tg3_flag(tp, TSO_CAPABLE) &&
  13054. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13055. tg3_flag_set(tp, MAX_RXPEND_64);
  13056. tp->rx_pending = 63;
  13057. }
  13058. err = tg3_get_device_address(tp);
  13059. if (err) {
  13060. dev_err(&pdev->dev,
  13061. "Could not obtain valid ethernet address, aborting\n");
  13062. goto err_out_apeunmap;
  13063. }
  13064. /*
  13065. * Reset chip in case UNDI or EFI driver did not shutdown
  13066. * DMA self test will enable WDMAC and we'll see (spurious)
  13067. * pending DMA on the PCI bus at that point.
  13068. */
  13069. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13070. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13071. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13072. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13073. }
  13074. err = tg3_test_dma(tp);
  13075. if (err) {
  13076. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13077. goto err_out_apeunmap;
  13078. }
  13079. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13080. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13081. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13082. for (i = 0; i < tp->irq_max; i++) {
  13083. struct tg3_napi *tnapi = &tp->napi[i];
  13084. tnapi->tp = tp;
  13085. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13086. tnapi->int_mbox = intmbx;
  13087. if (i <= 4)
  13088. intmbx += 0x8;
  13089. else
  13090. intmbx += 0x4;
  13091. tnapi->consmbox = rcvmbx;
  13092. tnapi->prodmbox = sndmbx;
  13093. if (i)
  13094. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13095. else
  13096. tnapi->coal_now = HOSTCC_MODE_NOW;
  13097. if (!tg3_flag(tp, SUPPORT_MSIX))
  13098. break;
  13099. /*
  13100. * If we support MSIX, we'll be using RSS. If we're using
  13101. * RSS, the first vector only handles link interrupts and the
  13102. * remaining vectors handle rx and tx interrupts. Reuse the
  13103. * mailbox values for the next iteration. The values we setup
  13104. * above are still useful for the single vectored mode.
  13105. */
  13106. if (!i)
  13107. continue;
  13108. rcvmbx += 0x8;
  13109. if (sndmbx & 0x4)
  13110. sndmbx -= 0x4;
  13111. else
  13112. sndmbx += 0xc;
  13113. }
  13114. tg3_init_coal(tp);
  13115. pci_set_drvdata(pdev, dev);
  13116. if (tg3_flag(tp, 5717_PLUS)) {
  13117. /* Resume a low-power mode */
  13118. tg3_frob_aux_power(tp, false);
  13119. }
  13120. tg3_timer_init(tp);
  13121. err = register_netdev(dev);
  13122. if (err) {
  13123. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13124. goto err_out_apeunmap;
  13125. }
  13126. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13127. tp->board_part_number,
  13128. tp->pci_chip_rev_id,
  13129. tg3_bus_string(tp, str),
  13130. dev->dev_addr);
  13131. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13132. struct phy_device *phydev;
  13133. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13134. netdev_info(dev,
  13135. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13136. phydev->drv->name, dev_name(&phydev->dev));
  13137. } else {
  13138. char *ethtype;
  13139. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13140. ethtype = "10/100Base-TX";
  13141. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13142. ethtype = "1000Base-SX";
  13143. else
  13144. ethtype = "10/100/1000Base-T";
  13145. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13146. "(WireSpeed[%d], EEE[%d])\n",
  13147. tg3_phy_string(tp), ethtype,
  13148. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13149. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13150. }
  13151. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13152. (dev->features & NETIF_F_RXCSUM) != 0,
  13153. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13154. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13155. tg3_flag(tp, ENABLE_ASF) != 0,
  13156. tg3_flag(tp, TSO_CAPABLE) != 0);
  13157. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13158. tp->dma_rwctrl,
  13159. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13160. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13161. pci_save_state(pdev);
  13162. return 0;
  13163. err_out_apeunmap:
  13164. if (tp->aperegs) {
  13165. iounmap(tp->aperegs);
  13166. tp->aperegs = NULL;
  13167. }
  13168. err_out_iounmap:
  13169. if (tp->regs) {
  13170. iounmap(tp->regs);
  13171. tp->regs = NULL;
  13172. }
  13173. err_out_free_dev:
  13174. free_netdev(dev);
  13175. err_out_power_down:
  13176. pci_set_power_state(pdev, PCI_D3hot);
  13177. err_out_free_res:
  13178. pci_release_regions(pdev);
  13179. err_out_disable_pdev:
  13180. pci_disable_device(pdev);
  13181. pci_set_drvdata(pdev, NULL);
  13182. return err;
  13183. }
  13184. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13185. {
  13186. struct net_device *dev = pci_get_drvdata(pdev);
  13187. if (dev) {
  13188. struct tg3 *tp = netdev_priv(dev);
  13189. if (tp->fw)
  13190. release_firmware(tp->fw);
  13191. tg3_reset_task_cancel(tp);
  13192. if (tg3_flag(tp, USE_PHYLIB)) {
  13193. tg3_phy_fini(tp);
  13194. tg3_mdio_fini(tp);
  13195. }
  13196. unregister_netdev(dev);
  13197. if (tp->aperegs) {
  13198. iounmap(tp->aperegs);
  13199. tp->aperegs = NULL;
  13200. }
  13201. if (tp->regs) {
  13202. iounmap(tp->regs);
  13203. tp->regs = NULL;
  13204. }
  13205. free_netdev(dev);
  13206. pci_release_regions(pdev);
  13207. pci_disable_device(pdev);
  13208. pci_set_drvdata(pdev, NULL);
  13209. }
  13210. }
  13211. #ifdef CONFIG_PM_SLEEP
  13212. static int tg3_suspend(struct device *device)
  13213. {
  13214. struct pci_dev *pdev = to_pci_dev(device);
  13215. struct net_device *dev = pci_get_drvdata(pdev);
  13216. struct tg3 *tp = netdev_priv(dev);
  13217. int err;
  13218. if (!netif_running(dev))
  13219. return 0;
  13220. tg3_reset_task_cancel(tp);
  13221. tg3_phy_stop(tp);
  13222. tg3_netif_stop(tp);
  13223. tg3_timer_stop(tp);
  13224. tg3_full_lock(tp, 1);
  13225. tg3_disable_ints(tp);
  13226. tg3_full_unlock(tp);
  13227. netif_device_detach(dev);
  13228. tg3_full_lock(tp, 0);
  13229. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13230. tg3_flag_clear(tp, INIT_COMPLETE);
  13231. tg3_full_unlock(tp);
  13232. err = tg3_power_down_prepare(tp);
  13233. if (err) {
  13234. int err2;
  13235. tg3_full_lock(tp, 0);
  13236. tg3_flag_set(tp, INIT_COMPLETE);
  13237. err2 = tg3_restart_hw(tp, 1);
  13238. if (err2)
  13239. goto out;
  13240. tg3_timer_start(tp);
  13241. netif_device_attach(dev);
  13242. tg3_netif_start(tp);
  13243. out:
  13244. tg3_full_unlock(tp);
  13245. if (!err2)
  13246. tg3_phy_start(tp);
  13247. }
  13248. return err;
  13249. }
  13250. static int tg3_resume(struct device *device)
  13251. {
  13252. struct pci_dev *pdev = to_pci_dev(device);
  13253. struct net_device *dev = pci_get_drvdata(pdev);
  13254. struct tg3 *tp = netdev_priv(dev);
  13255. int err;
  13256. if (!netif_running(dev))
  13257. return 0;
  13258. netif_device_attach(dev);
  13259. tg3_full_lock(tp, 0);
  13260. tg3_flag_set(tp, INIT_COMPLETE);
  13261. err = tg3_restart_hw(tp, 1);
  13262. if (err)
  13263. goto out;
  13264. tg3_timer_start(tp);
  13265. tg3_netif_start(tp);
  13266. out:
  13267. tg3_full_unlock(tp);
  13268. if (!err)
  13269. tg3_phy_start(tp);
  13270. return err;
  13271. }
  13272. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13273. #define TG3_PM_OPS (&tg3_pm_ops)
  13274. #else
  13275. #define TG3_PM_OPS NULL
  13276. #endif /* CONFIG_PM_SLEEP */
  13277. /**
  13278. * tg3_io_error_detected - called when PCI error is detected
  13279. * @pdev: Pointer to PCI device
  13280. * @state: The current pci connection state
  13281. *
  13282. * This function is called after a PCI bus error affecting
  13283. * this device has been detected.
  13284. */
  13285. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13286. pci_channel_state_t state)
  13287. {
  13288. struct net_device *netdev = pci_get_drvdata(pdev);
  13289. struct tg3 *tp = netdev_priv(netdev);
  13290. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13291. netdev_info(netdev, "PCI I/O error detected\n");
  13292. rtnl_lock();
  13293. if (!netif_running(netdev))
  13294. goto done;
  13295. tg3_phy_stop(tp);
  13296. tg3_netif_stop(tp);
  13297. tg3_timer_stop(tp);
  13298. /* Want to make sure that the reset task doesn't run */
  13299. tg3_reset_task_cancel(tp);
  13300. netif_device_detach(netdev);
  13301. /* Clean up software state, even if MMIO is blocked */
  13302. tg3_full_lock(tp, 0);
  13303. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13304. tg3_full_unlock(tp);
  13305. done:
  13306. if (state == pci_channel_io_perm_failure)
  13307. err = PCI_ERS_RESULT_DISCONNECT;
  13308. else
  13309. pci_disable_device(pdev);
  13310. rtnl_unlock();
  13311. return err;
  13312. }
  13313. /**
  13314. * tg3_io_slot_reset - called after the pci bus has been reset.
  13315. * @pdev: Pointer to PCI device
  13316. *
  13317. * Restart the card from scratch, as if from a cold-boot.
  13318. * At this point, the card has exprienced a hard reset,
  13319. * followed by fixups by BIOS, and has its config space
  13320. * set up identically to what it was at cold boot.
  13321. */
  13322. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13323. {
  13324. struct net_device *netdev = pci_get_drvdata(pdev);
  13325. struct tg3 *tp = netdev_priv(netdev);
  13326. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13327. int err;
  13328. rtnl_lock();
  13329. if (pci_enable_device(pdev)) {
  13330. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13331. goto done;
  13332. }
  13333. pci_set_master(pdev);
  13334. pci_restore_state(pdev);
  13335. pci_save_state(pdev);
  13336. if (!netif_running(netdev)) {
  13337. rc = PCI_ERS_RESULT_RECOVERED;
  13338. goto done;
  13339. }
  13340. err = tg3_power_up(tp);
  13341. if (err)
  13342. goto done;
  13343. rc = PCI_ERS_RESULT_RECOVERED;
  13344. done:
  13345. rtnl_unlock();
  13346. return rc;
  13347. }
  13348. /**
  13349. * tg3_io_resume - called when traffic can start flowing again.
  13350. * @pdev: Pointer to PCI device
  13351. *
  13352. * This callback is called when the error recovery driver tells
  13353. * us that its OK to resume normal operation.
  13354. */
  13355. static void tg3_io_resume(struct pci_dev *pdev)
  13356. {
  13357. struct net_device *netdev = pci_get_drvdata(pdev);
  13358. struct tg3 *tp = netdev_priv(netdev);
  13359. int err;
  13360. rtnl_lock();
  13361. if (!netif_running(netdev))
  13362. goto done;
  13363. tg3_full_lock(tp, 0);
  13364. tg3_flag_set(tp, INIT_COMPLETE);
  13365. err = tg3_restart_hw(tp, 1);
  13366. tg3_full_unlock(tp);
  13367. if (err) {
  13368. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13369. goto done;
  13370. }
  13371. netif_device_attach(netdev);
  13372. tg3_timer_start(tp);
  13373. tg3_netif_start(tp);
  13374. tg3_phy_start(tp);
  13375. done:
  13376. rtnl_unlock();
  13377. }
  13378. static struct pci_error_handlers tg3_err_handler = {
  13379. .error_detected = tg3_io_error_detected,
  13380. .slot_reset = tg3_io_slot_reset,
  13381. .resume = tg3_io_resume
  13382. };
  13383. static struct pci_driver tg3_driver = {
  13384. .name = DRV_MODULE_NAME,
  13385. .id_table = tg3_pci_tbl,
  13386. .probe = tg3_init_one,
  13387. .remove = __devexit_p(tg3_remove_one),
  13388. .err_handler = &tg3_err_handler,
  13389. .driver.pm = TG3_PM_OPS,
  13390. };
  13391. static int __init tg3_init(void)
  13392. {
  13393. return pci_register_driver(&tg3_driver);
  13394. }
  13395. static void __exit tg3_cleanup(void)
  13396. {
  13397. pci_unregister_driver(&tg3_driver);
  13398. }
  13399. module_init(tg3_init);
  13400. module_exit(tg3_cleanup);