twl6030-irq.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * twl6030-irq.c - TWL6030 irq support
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. *
  6. * Modifications to defer interrupt handling to a kernel thread:
  7. * Copyright (C) 2006 MontaVista Software, Inc.
  8. *
  9. * Based on tlv320aic23.c:
  10. * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
  11. *
  12. * Code cleanup and modifications to IRQ handler.
  13. * by syed khasim <x0khasim@ti.com>
  14. *
  15. * TWL6030 specific code and IRQ handling changes by
  16. * Jagadeesh Bhaskar Pakaravoor <j-pakaravoor@ti.com>
  17. * Balaji T K <balajitk@ti.com>
  18. *
  19. * This program is free software; you can redistribute it and/or modify
  20. * it under the terms of the GNU General Public License as published by
  21. * the Free Software Foundation; either version 2 of the License, or
  22. * (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  32. */
  33. #include <linux/init.h>
  34. #include <linux/export.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/irq.h>
  37. #include <linux/kthread.h>
  38. #include <linux/i2c/twl.h>
  39. #include <linux/platform_device.h>
  40. #include <linux/suspend.h>
  41. #include "twl-core.h"
  42. /*
  43. * TWL6030 (unlike its predecessors, which had two level interrupt handling)
  44. * three interrupt registers INT_STS_A, INT_STS_B and INT_STS_C.
  45. * It exposes status bits saying who has raised an interrupt. There are
  46. * three mask registers that corresponds to these status registers, that
  47. * enables/disables these interrupts.
  48. *
  49. * We set up IRQs starting at a platform-specified base. An interrupt map table,
  50. * specifies mapping between interrupt number and the associated module.
  51. *
  52. */
  53. static int twl6030_interrupt_mapping[24] = {
  54. PWR_INTR_OFFSET, /* Bit 0 PWRON */
  55. PWR_INTR_OFFSET, /* Bit 1 RPWRON */
  56. PWR_INTR_OFFSET, /* Bit 2 BAT_VLOW */
  57. RTC_INTR_OFFSET, /* Bit 3 RTC_ALARM */
  58. RTC_INTR_OFFSET, /* Bit 4 RTC_PERIOD */
  59. HOTDIE_INTR_OFFSET, /* Bit 5 HOT_DIE */
  60. SMPSLDO_INTR_OFFSET, /* Bit 6 VXXX_SHORT */
  61. SMPSLDO_INTR_OFFSET, /* Bit 7 VMMC_SHORT */
  62. SMPSLDO_INTR_OFFSET, /* Bit 8 VUSIM_SHORT */
  63. BATDETECT_INTR_OFFSET, /* Bit 9 BAT */
  64. SIMDETECT_INTR_OFFSET, /* Bit 10 SIM */
  65. MMCDETECT_INTR_OFFSET, /* Bit 11 MMC */
  66. RSV_INTR_OFFSET, /* Bit 12 Reserved */
  67. MADC_INTR_OFFSET, /* Bit 13 GPADC_RT_EOC */
  68. MADC_INTR_OFFSET, /* Bit 14 GPADC_SW_EOC */
  69. GASGAUGE_INTR_OFFSET, /* Bit 15 CC_AUTOCAL */
  70. USBOTG_INTR_OFFSET, /* Bit 16 ID_WKUP */
  71. USBOTG_INTR_OFFSET, /* Bit 17 VBUS_WKUP */
  72. USBOTG_INTR_OFFSET, /* Bit 18 ID */
  73. USB_PRES_INTR_OFFSET, /* Bit 19 VBUS */
  74. CHARGER_INTR_OFFSET, /* Bit 20 CHRG_CTRL */
  75. CHARGERFAULT_INTR_OFFSET, /* Bit 21 EXT_CHRG */
  76. CHARGERFAULT_INTR_OFFSET, /* Bit 22 INT_CHRG */
  77. RSV_INTR_OFFSET, /* Bit 23 Reserved */
  78. };
  79. /*----------------------------------------------------------------------*/
  80. static unsigned twl6030_irq_base;
  81. static int twl_irq;
  82. static bool twl_irq_wake_enabled;
  83. static struct completion irq_event;
  84. static atomic_t twl6030_wakeirqs = ATOMIC_INIT(0);
  85. static int twl6030_irq_pm_notifier(struct notifier_block *notifier,
  86. unsigned long pm_event, void *unused)
  87. {
  88. int chained_wakeups;
  89. switch (pm_event) {
  90. case PM_SUSPEND_PREPARE:
  91. chained_wakeups = atomic_read(&twl6030_wakeirqs);
  92. if (chained_wakeups && !twl_irq_wake_enabled) {
  93. if (enable_irq_wake(twl_irq))
  94. pr_err("twl6030 IRQ wake enable failed\n");
  95. else
  96. twl_irq_wake_enabled = true;
  97. } else if (!chained_wakeups && twl_irq_wake_enabled) {
  98. disable_irq_wake(twl_irq);
  99. twl_irq_wake_enabled = false;
  100. }
  101. disable_irq(twl_irq);
  102. break;
  103. case PM_POST_SUSPEND:
  104. enable_irq(twl_irq);
  105. break;
  106. default:
  107. break;
  108. }
  109. return NOTIFY_DONE;
  110. }
  111. static struct notifier_block twl6030_irq_pm_notifier_block = {
  112. .notifier_call = twl6030_irq_pm_notifier,
  113. };
  114. /*
  115. * This thread processes interrupts reported by the Primary Interrupt Handler.
  116. */
  117. static int twl6030_irq_thread(void *data)
  118. {
  119. long irq = (long)data;
  120. static unsigned i2c_errors;
  121. static const unsigned max_i2c_errors = 100;
  122. int ret;
  123. while (!kthread_should_stop()) {
  124. int i;
  125. union {
  126. u8 bytes[4];
  127. u32 int_sts;
  128. } sts;
  129. /* Wait for IRQ, then read PIH irq status (also blocking) */
  130. wait_for_completion_interruptible(&irq_event);
  131. /* read INT_STS_A, B and C in one shot using a burst read */
  132. ret = twl_i2c_read(TWL_MODULE_PIH, sts.bytes,
  133. REG_INT_STS_A, 3);
  134. if (ret) {
  135. pr_warning("twl6030: I2C error %d reading PIH ISR\n",
  136. ret);
  137. if (++i2c_errors >= max_i2c_errors) {
  138. printk(KERN_ERR "Maximum I2C error count"
  139. " exceeded. Terminating %s.\n",
  140. __func__);
  141. break;
  142. }
  143. complete(&irq_event);
  144. continue;
  145. }
  146. sts.bytes[3] = 0; /* Only 24 bits are valid*/
  147. /*
  148. * Since VBUS status bit is not reliable for VBUS disconnect
  149. * use CHARGER VBUS detection status bit instead.
  150. */
  151. if (sts.bytes[2] & 0x10)
  152. sts.bytes[2] |= 0x08;
  153. for (i = 0; sts.int_sts; sts.int_sts >>= 1, i++) {
  154. local_irq_disable();
  155. if (sts.int_sts & 0x1) {
  156. int module_irq = twl6030_irq_base +
  157. twl6030_interrupt_mapping[i];
  158. generic_handle_irq(module_irq);
  159. }
  160. local_irq_enable();
  161. }
  162. ret = twl_i2c_write(TWL_MODULE_PIH, sts.bytes,
  163. REG_INT_STS_A, 3); /* clear INT_STS_A */
  164. if (ret)
  165. pr_warning("twl6030: I2C error in clearing PIH ISR\n");
  166. enable_irq(irq);
  167. }
  168. return 0;
  169. }
  170. /*
  171. * handle_twl6030_int() is the desc->handle method for the twl6030 interrupt.
  172. * This is a chained interrupt, so there is no desc->action method for it.
  173. * Now we need to query the interrupt controller in the twl6030 to determine
  174. * which module is generating the interrupt request. However, we can't do i2c
  175. * transactions in interrupt context, so we must defer that work to a kernel
  176. * thread. All we do here is acknowledge and mask the interrupt and wakeup
  177. * the kernel thread.
  178. */
  179. static irqreturn_t handle_twl6030_pih(int irq, void *devid)
  180. {
  181. disable_irq_nosync(irq);
  182. complete(devid);
  183. return IRQ_HANDLED;
  184. }
  185. /*----------------------------------------------------------------------*/
  186. static inline void activate_irq(int irq)
  187. {
  188. #ifdef CONFIG_ARM
  189. /* ARM requires an extra step to clear IRQ_NOREQUEST, which it
  190. * sets on behalf of every irq_chip. Also sets IRQ_NOPROBE.
  191. */
  192. set_irq_flags(irq, IRQF_VALID);
  193. #else
  194. /* same effect on other architectures */
  195. irq_set_noprobe(irq);
  196. #endif
  197. }
  198. int twl6030_irq_set_wake(struct irq_data *d, unsigned int on)
  199. {
  200. if (on)
  201. atomic_inc(&twl6030_wakeirqs);
  202. else
  203. atomic_dec(&twl6030_wakeirqs);
  204. return 0;
  205. }
  206. /*----------------------------------------------------------------------*/
  207. static unsigned twl6030_irq_next;
  208. /*----------------------------------------------------------------------*/
  209. int twl6030_interrupt_unmask(u8 bit_mask, u8 offset)
  210. {
  211. int ret;
  212. u8 unmask_value;
  213. ret = twl_i2c_read_u8(TWL_MODULE_PIH, &unmask_value,
  214. REG_INT_STS_A + offset);
  215. unmask_value &= (~(bit_mask));
  216. ret |= twl_i2c_write_u8(TWL_MODULE_PIH, unmask_value,
  217. REG_INT_STS_A + offset); /* unmask INT_MSK_A/B/C */
  218. return ret;
  219. }
  220. EXPORT_SYMBOL(twl6030_interrupt_unmask);
  221. int twl6030_interrupt_mask(u8 bit_mask, u8 offset)
  222. {
  223. int ret;
  224. u8 mask_value;
  225. ret = twl_i2c_read_u8(TWL_MODULE_PIH, &mask_value,
  226. REG_INT_STS_A + offset);
  227. mask_value |= (bit_mask);
  228. ret |= twl_i2c_write_u8(TWL_MODULE_PIH, mask_value,
  229. REG_INT_STS_A + offset); /* mask INT_MSK_A/B/C */
  230. return ret;
  231. }
  232. EXPORT_SYMBOL(twl6030_interrupt_mask);
  233. int twl6030_mmc_card_detect_config(void)
  234. {
  235. int ret;
  236. u8 reg_val = 0;
  237. /* Unmasking the Card detect Interrupt line for MMC1 from Phoenix */
  238. twl6030_interrupt_unmask(TWL6030_MMCDETECT_INT_MASK,
  239. REG_INT_MSK_LINE_B);
  240. twl6030_interrupt_unmask(TWL6030_MMCDETECT_INT_MASK,
  241. REG_INT_MSK_STS_B);
  242. /*
  243. * Initially Configuring MMC_CTRL for receiving interrupts &
  244. * Card status on TWL6030 for MMC1
  245. */
  246. ret = twl_i2c_read_u8(TWL6030_MODULE_ID0, &reg_val, TWL6030_MMCCTRL);
  247. if (ret < 0) {
  248. pr_err("twl6030: Failed to read MMCCTRL, error %d\n", ret);
  249. return ret;
  250. }
  251. reg_val &= ~VMMC_AUTO_OFF;
  252. reg_val |= SW_FC;
  253. ret = twl_i2c_write_u8(TWL6030_MODULE_ID0, reg_val, TWL6030_MMCCTRL);
  254. if (ret < 0) {
  255. pr_err("twl6030: Failed to write MMCCTRL, error %d\n", ret);
  256. return ret;
  257. }
  258. /* Configuring PullUp-PullDown register */
  259. ret = twl_i2c_read_u8(TWL6030_MODULE_ID0, &reg_val,
  260. TWL6030_CFG_INPUT_PUPD3);
  261. if (ret < 0) {
  262. pr_err("twl6030: Failed to read CFG_INPUT_PUPD3, error %d\n",
  263. ret);
  264. return ret;
  265. }
  266. reg_val &= ~(MMC_PU | MMC_PD);
  267. ret = twl_i2c_write_u8(TWL6030_MODULE_ID0, reg_val,
  268. TWL6030_CFG_INPUT_PUPD3);
  269. if (ret < 0) {
  270. pr_err("twl6030: Failed to write CFG_INPUT_PUPD3, error %d\n",
  271. ret);
  272. return ret;
  273. }
  274. return 0;
  275. }
  276. EXPORT_SYMBOL(twl6030_mmc_card_detect_config);
  277. int twl6030_mmc_card_detect(struct device *dev, int slot)
  278. {
  279. int ret = -EIO;
  280. u8 read_reg = 0;
  281. struct platform_device *pdev = to_platform_device(dev);
  282. if (pdev->id) {
  283. /* TWL6030 provide's Card detect support for
  284. * only MMC1 controller.
  285. */
  286. pr_err("Unknown MMC controller %d in %s\n", pdev->id, __func__);
  287. return ret;
  288. }
  289. /*
  290. * BIT0 of MMC_CTRL on TWL6030 provides card status for MMC1
  291. * 0 - Card not present ,1 - Card present
  292. */
  293. ret = twl_i2c_read_u8(TWL6030_MODULE_ID0, &read_reg,
  294. TWL6030_MMCCTRL);
  295. if (ret >= 0)
  296. ret = read_reg & STS_MMC;
  297. return ret;
  298. }
  299. EXPORT_SYMBOL(twl6030_mmc_card_detect);
  300. int twl6030_init_irq(int irq_num, unsigned irq_base, unsigned irq_end)
  301. {
  302. int status = 0;
  303. int i;
  304. struct task_struct *task;
  305. int ret;
  306. u8 mask[4];
  307. static struct irq_chip twl6030_irq_chip;
  308. mask[1] = 0xFF;
  309. mask[2] = 0xFF;
  310. mask[3] = 0xFF;
  311. ret = twl_i2c_write(TWL_MODULE_PIH, &mask[0],
  312. REG_INT_MSK_LINE_A, 3); /* MASK ALL INT LINES */
  313. ret = twl_i2c_write(TWL_MODULE_PIH, &mask[0],
  314. REG_INT_MSK_STS_A, 3); /* MASK ALL INT STS */
  315. ret = twl_i2c_write(TWL_MODULE_PIH, &mask[0],
  316. REG_INT_STS_A, 3); /* clear INT_STS_A,B,C */
  317. twl6030_irq_base = irq_base;
  318. /* install an irq handler for each of the modules;
  319. * clone dummy irq_chip since PIH can't *do* anything
  320. */
  321. twl6030_irq_chip = dummy_irq_chip;
  322. twl6030_irq_chip.name = "twl6030";
  323. twl6030_irq_chip.irq_set_type = NULL;
  324. twl6030_irq_chip.irq_set_wake = twl6030_irq_set_wake;
  325. for (i = irq_base; i < irq_end; i++) {
  326. irq_set_chip_and_handler(i, &twl6030_irq_chip,
  327. handle_simple_irq);
  328. irq_set_chip_data(i, (void *)irq_num);
  329. activate_irq(i);
  330. }
  331. twl6030_irq_next = i;
  332. pr_info("twl6030: %s (irq %d) chaining IRQs %d..%d\n", "PIH",
  333. irq_num, irq_base, twl6030_irq_next - 1);
  334. /* install an irq handler to demultiplex the TWL6030 interrupt */
  335. init_completion(&irq_event);
  336. status = request_irq(irq_num, handle_twl6030_pih, 0,
  337. "TWL6030-PIH", &irq_event);
  338. if (status < 0) {
  339. pr_err("twl6030: could not claim irq%d: %d\n", irq_num, status);
  340. goto fail_irq;
  341. }
  342. task = kthread_run(twl6030_irq_thread, (void *)irq_num, "twl6030-irq");
  343. if (IS_ERR(task)) {
  344. pr_err("twl6030: could not create irq %d thread!\n", irq_num);
  345. status = PTR_ERR(task);
  346. goto fail_kthread;
  347. }
  348. twl_irq = irq_num;
  349. register_pm_notifier(&twl6030_irq_pm_notifier_block);
  350. return status;
  351. fail_kthread:
  352. free_irq(irq_num, &irq_event);
  353. fail_irq:
  354. for (i = irq_base; i < irq_end; i++)
  355. irq_set_chip_and_handler(i, NULL, NULL);
  356. return status;
  357. }
  358. int twl6030_exit_irq(void)
  359. {
  360. unregister_pm_notifier(&twl6030_irq_pm_notifier_block);
  361. if (twl6030_irq_base) {
  362. pr_err("twl6030: can't yet clean up IRQs?\n");
  363. return -ENOSYS;
  364. }
  365. return 0;
  366. }