twl4030-irq.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781
  1. /*
  2. * twl4030-irq.c - TWL4030/TPS659x0 irq support
  3. *
  4. * Copyright (C) 2005-2006 Texas Instruments, Inc.
  5. *
  6. * Modifications to defer interrupt handling to a kernel thread:
  7. * Copyright (C) 2006 MontaVista Software, Inc.
  8. *
  9. * Based on tlv320aic23.c:
  10. * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
  11. *
  12. * Code cleanup and modifications to IRQ handler.
  13. * by syed khasim <x0khasim@ti.com>
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2 of the License, or
  18. * (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  28. */
  29. #include <linux/init.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/irq.h>
  32. #include <linux/slab.h>
  33. #include <linux/i2c/twl.h>
  34. #include "twl-core.h"
  35. /*
  36. * TWL4030 IRQ handling has two stages in hardware, and thus in software.
  37. * The Primary Interrupt Handler (PIH) stage exposes status bits saying
  38. * which Secondary Interrupt Handler (SIH) stage is raising an interrupt.
  39. * SIH modules are more traditional IRQ components, which support per-IRQ
  40. * enable/disable and trigger controls; they do most of the work.
  41. *
  42. * These chips are designed to support IRQ handling from two different
  43. * I2C masters. Each has a dedicated IRQ line, and dedicated IRQ status
  44. * and mask registers in the PIH and SIH modules.
  45. *
  46. * We set up IRQs starting at a platform-specified base, always starting
  47. * with PIH and the SIH for PWR_INT and then usually adding GPIO:
  48. * base + 0 .. base + 7 PIH
  49. * base + 8 .. base + 15 SIH for PWR_INT
  50. * base + 16 .. base + 33 SIH for GPIO
  51. */
  52. /* PIH register offsets */
  53. #define REG_PIH_ISR_P1 0x01
  54. #define REG_PIH_ISR_P2 0x02
  55. #define REG_PIH_SIR 0x03 /* for testing */
  56. /* Linux could (eventually) use either IRQ line */
  57. static int irq_line;
  58. struct sih {
  59. char name[8];
  60. u8 module; /* module id */
  61. u8 control_offset; /* for SIH_CTRL */
  62. bool set_cor;
  63. u8 bits; /* valid in isr/imr */
  64. u8 bytes_ixr; /* bytelen of ISR/IMR/SIR */
  65. u8 edr_offset;
  66. u8 bytes_edr; /* bytelen of EDR */
  67. u8 irq_lines; /* number of supported irq lines */
  68. /* SIR ignored -- set interrupt, for testing only */
  69. struct sih_irq_data {
  70. u8 isr_offset;
  71. u8 imr_offset;
  72. } mask[2];
  73. /* + 2 bytes padding */
  74. };
  75. static const struct sih *sih_modules;
  76. static int nr_sih_modules;
  77. #define SIH_INITIALIZER(modname, nbits) \
  78. .module = TWL4030_MODULE_ ## modname, \
  79. .control_offset = TWL4030_ ## modname ## _SIH_CTRL, \
  80. .bits = nbits, \
  81. .bytes_ixr = DIV_ROUND_UP(nbits, 8), \
  82. .edr_offset = TWL4030_ ## modname ## _EDR, \
  83. .bytes_edr = DIV_ROUND_UP((2*(nbits)), 8), \
  84. .irq_lines = 2, \
  85. .mask = { { \
  86. .isr_offset = TWL4030_ ## modname ## _ISR1, \
  87. .imr_offset = TWL4030_ ## modname ## _IMR1, \
  88. }, \
  89. { \
  90. .isr_offset = TWL4030_ ## modname ## _ISR2, \
  91. .imr_offset = TWL4030_ ## modname ## _IMR2, \
  92. }, },
  93. /* register naming policies are inconsistent ... */
  94. #define TWL4030_INT_PWR_EDR TWL4030_INT_PWR_EDR1
  95. #define TWL4030_MODULE_KEYPAD_KEYP TWL4030_MODULE_KEYPAD
  96. #define TWL4030_MODULE_INT_PWR TWL4030_MODULE_INT
  97. /* Order in this table matches order in PIH_ISR. That is,
  98. * BIT(n) in PIH_ISR is sih_modules[n].
  99. */
  100. /* sih_modules_twl4030 is used both in twl4030 and twl5030 */
  101. static const struct sih sih_modules_twl4030[6] = {
  102. [0] = {
  103. .name = "gpio",
  104. .module = TWL4030_MODULE_GPIO,
  105. .control_offset = REG_GPIO_SIH_CTRL,
  106. .set_cor = true,
  107. .bits = TWL4030_GPIO_MAX,
  108. .bytes_ixr = 3,
  109. /* Note: *all* of these IRQs default to no-trigger */
  110. .edr_offset = REG_GPIO_EDR1,
  111. .bytes_edr = 5,
  112. .irq_lines = 2,
  113. .mask = { {
  114. .isr_offset = REG_GPIO_ISR1A,
  115. .imr_offset = REG_GPIO_IMR1A,
  116. }, {
  117. .isr_offset = REG_GPIO_ISR1B,
  118. .imr_offset = REG_GPIO_IMR1B,
  119. }, },
  120. },
  121. [1] = {
  122. .name = "keypad",
  123. .set_cor = true,
  124. SIH_INITIALIZER(KEYPAD_KEYP, 4)
  125. },
  126. [2] = {
  127. .name = "bci",
  128. .module = TWL4030_MODULE_INTERRUPTS,
  129. .control_offset = TWL4030_INTERRUPTS_BCISIHCTRL,
  130. .set_cor = true,
  131. .bits = 12,
  132. .bytes_ixr = 2,
  133. .edr_offset = TWL4030_INTERRUPTS_BCIEDR1,
  134. /* Note: most of these IRQs default to no-trigger */
  135. .bytes_edr = 3,
  136. .irq_lines = 2,
  137. .mask = { {
  138. .isr_offset = TWL4030_INTERRUPTS_BCIISR1A,
  139. .imr_offset = TWL4030_INTERRUPTS_BCIIMR1A,
  140. }, {
  141. .isr_offset = TWL4030_INTERRUPTS_BCIISR1B,
  142. .imr_offset = TWL4030_INTERRUPTS_BCIIMR1B,
  143. }, },
  144. },
  145. [3] = {
  146. .name = "madc",
  147. SIH_INITIALIZER(MADC, 4)
  148. },
  149. [4] = {
  150. /* USB doesn't use the same SIH organization */
  151. .name = "usb",
  152. },
  153. [5] = {
  154. .name = "power",
  155. .set_cor = true,
  156. SIH_INITIALIZER(INT_PWR, 8)
  157. },
  158. /* there are no SIH modules #6 or #7 ... */
  159. };
  160. static const struct sih sih_modules_twl5031[8] = {
  161. [0] = {
  162. .name = "gpio",
  163. .module = TWL4030_MODULE_GPIO,
  164. .control_offset = REG_GPIO_SIH_CTRL,
  165. .set_cor = true,
  166. .bits = TWL4030_GPIO_MAX,
  167. .bytes_ixr = 3,
  168. /* Note: *all* of these IRQs default to no-trigger */
  169. .edr_offset = REG_GPIO_EDR1,
  170. .bytes_edr = 5,
  171. .irq_lines = 2,
  172. .mask = { {
  173. .isr_offset = REG_GPIO_ISR1A,
  174. .imr_offset = REG_GPIO_IMR1A,
  175. }, {
  176. .isr_offset = REG_GPIO_ISR1B,
  177. .imr_offset = REG_GPIO_IMR1B,
  178. }, },
  179. },
  180. [1] = {
  181. .name = "keypad",
  182. .set_cor = true,
  183. SIH_INITIALIZER(KEYPAD_KEYP, 4)
  184. },
  185. [2] = {
  186. .name = "bci",
  187. .module = TWL5031_MODULE_INTERRUPTS,
  188. .control_offset = TWL5031_INTERRUPTS_BCISIHCTRL,
  189. .bits = 7,
  190. .bytes_ixr = 1,
  191. .edr_offset = TWL5031_INTERRUPTS_BCIEDR1,
  192. /* Note: most of these IRQs default to no-trigger */
  193. .bytes_edr = 2,
  194. .irq_lines = 2,
  195. .mask = { {
  196. .isr_offset = TWL5031_INTERRUPTS_BCIISR1,
  197. .imr_offset = TWL5031_INTERRUPTS_BCIIMR1,
  198. }, {
  199. .isr_offset = TWL5031_INTERRUPTS_BCIISR2,
  200. .imr_offset = TWL5031_INTERRUPTS_BCIIMR2,
  201. }, },
  202. },
  203. [3] = {
  204. .name = "madc",
  205. SIH_INITIALIZER(MADC, 4)
  206. },
  207. [4] = {
  208. /* USB doesn't use the same SIH organization */
  209. .name = "usb",
  210. },
  211. [5] = {
  212. .name = "power",
  213. .set_cor = true,
  214. SIH_INITIALIZER(INT_PWR, 8)
  215. },
  216. [6] = {
  217. /*
  218. * ECI/DBI doesn't use the same SIH organization.
  219. * For example, it supports only one interrupt output line.
  220. * That is, the interrupts are seen on both INT1 and INT2 lines.
  221. */
  222. .name = "eci_dbi",
  223. .module = TWL5031_MODULE_ACCESSORY,
  224. .bits = 9,
  225. .bytes_ixr = 2,
  226. .irq_lines = 1,
  227. .mask = { {
  228. .isr_offset = TWL5031_ACIIDR_LSB,
  229. .imr_offset = TWL5031_ACIIMR_LSB,
  230. }, },
  231. },
  232. [7] = {
  233. /* Audio accessory */
  234. .name = "audio",
  235. .module = TWL5031_MODULE_ACCESSORY,
  236. .control_offset = TWL5031_ACCSIHCTRL,
  237. .bits = 2,
  238. .bytes_ixr = 1,
  239. .edr_offset = TWL5031_ACCEDR1,
  240. /* Note: most of these IRQs default to no-trigger */
  241. .bytes_edr = 1,
  242. .irq_lines = 2,
  243. .mask = { {
  244. .isr_offset = TWL5031_ACCISR1,
  245. .imr_offset = TWL5031_ACCIMR1,
  246. }, {
  247. .isr_offset = TWL5031_ACCISR2,
  248. .imr_offset = TWL5031_ACCIMR2,
  249. }, },
  250. },
  251. };
  252. #undef TWL4030_MODULE_KEYPAD_KEYP
  253. #undef TWL4030_MODULE_INT_PWR
  254. #undef TWL4030_INT_PWR_EDR
  255. /*----------------------------------------------------------------------*/
  256. static unsigned twl4030_irq_base;
  257. /*
  258. * handle_twl4030_pih() is the desc->handle method for the twl4030 interrupt.
  259. * This is a chained interrupt, so there is no desc->action method for it.
  260. * Now we need to query the interrupt controller in the twl4030 to determine
  261. * which module is generating the interrupt request. However, we can't do i2c
  262. * transactions in interrupt context, so we must defer that work to a kernel
  263. * thread. All we do here is acknowledge and mask the interrupt and wakeup
  264. * the kernel thread.
  265. */
  266. static irqreturn_t handle_twl4030_pih(int irq, void *devid)
  267. {
  268. int module_irq;
  269. irqreturn_t ret;
  270. u8 pih_isr;
  271. ret = twl_i2c_read_u8(TWL4030_MODULE_PIH, &pih_isr,
  272. REG_PIH_ISR_P1);
  273. if (ret) {
  274. pr_warning("twl4030: I2C error %d reading PIH ISR\n", ret);
  275. return IRQ_NONE;
  276. }
  277. /* these handlers deal with the relevant SIH irq status */
  278. for (module_irq = twl4030_irq_base;
  279. pih_isr;
  280. pih_isr >>= 1, module_irq++) {
  281. if (pih_isr & 0x1)
  282. handle_nested_irq(module_irq);
  283. }
  284. return IRQ_HANDLED;
  285. }
  286. /*----------------------------------------------------------------------*/
  287. /*
  288. * twl4030_init_sih_modules() ... start from a known state where no
  289. * IRQs will be coming in, and where we can quickly enable them then
  290. * handle them as they arrive. Mask all IRQs: maybe init SIH_CTRL.
  291. *
  292. * NOTE: we don't touch EDR registers here; they stay with hardware
  293. * defaults or whatever the last value was. Note that when both EDR
  294. * bits for an IRQ are clear, that's as if its IMR bit is set...
  295. */
  296. static int twl4030_init_sih_modules(unsigned line)
  297. {
  298. const struct sih *sih;
  299. u8 buf[4];
  300. int i;
  301. int status;
  302. /* line 0 == int1_n signal; line 1 == int2_n signal */
  303. if (line > 1)
  304. return -EINVAL;
  305. irq_line = line;
  306. /* disable all interrupts on our line */
  307. memset(buf, 0xff, sizeof buf);
  308. sih = sih_modules;
  309. for (i = 0; i < nr_sih_modules; i++, sih++) {
  310. /* skip USB -- it's funky */
  311. if (!sih->bytes_ixr)
  312. continue;
  313. /* Not all the SIH modules support multiple interrupt lines */
  314. if (sih->irq_lines <= line)
  315. continue;
  316. status = twl_i2c_write(sih->module, buf,
  317. sih->mask[line].imr_offset, sih->bytes_ixr);
  318. if (status < 0)
  319. pr_err("twl4030: err %d initializing %s %s\n",
  320. status, sih->name, "IMR");
  321. /* Maybe disable "exclusive" mode; buffer second pending irq;
  322. * set Clear-On-Read (COR) bit.
  323. *
  324. * NOTE that sometimes COR polarity is documented as being
  325. * inverted: for MADC, COR=1 means "clear on write".
  326. * And for PWR_INT it's not documented...
  327. */
  328. if (sih->set_cor) {
  329. status = twl_i2c_write_u8(sih->module,
  330. TWL4030_SIH_CTRL_COR_MASK,
  331. sih->control_offset);
  332. if (status < 0)
  333. pr_err("twl4030: err %d initializing %s %s\n",
  334. status, sih->name, "SIH_CTRL");
  335. }
  336. }
  337. sih = sih_modules;
  338. for (i = 0; i < nr_sih_modules; i++, sih++) {
  339. u8 rxbuf[4];
  340. int j;
  341. /* skip USB */
  342. if (!sih->bytes_ixr)
  343. continue;
  344. /* Not all the SIH modules support multiple interrupt lines */
  345. if (sih->irq_lines <= line)
  346. continue;
  347. /* Clear pending interrupt status. Either the read was
  348. * enough, or we need to write those bits. Repeat, in
  349. * case an IRQ is pending (PENDDIS=0) ... that's not
  350. * uncommon with PWR_INT.PWRON.
  351. */
  352. for (j = 0; j < 2; j++) {
  353. status = twl_i2c_read(sih->module, rxbuf,
  354. sih->mask[line].isr_offset, sih->bytes_ixr);
  355. if (status < 0)
  356. pr_err("twl4030: err %d initializing %s %s\n",
  357. status, sih->name, "ISR");
  358. if (!sih->set_cor)
  359. status = twl_i2c_write(sih->module, buf,
  360. sih->mask[line].isr_offset,
  361. sih->bytes_ixr);
  362. /* else COR=1 means read sufficed.
  363. * (for most SIH modules...)
  364. */
  365. }
  366. }
  367. return 0;
  368. }
  369. static inline void activate_irq(int irq)
  370. {
  371. #ifdef CONFIG_ARM
  372. /* ARM requires an extra step to clear IRQ_NOREQUEST, which it
  373. * sets on behalf of every irq_chip. Also sets IRQ_NOPROBE.
  374. */
  375. set_irq_flags(irq, IRQF_VALID);
  376. #else
  377. /* same effect on other architectures */
  378. irq_set_noprobe(irq);
  379. #endif
  380. }
  381. /*----------------------------------------------------------------------*/
  382. struct sih_agent {
  383. int irq_base;
  384. const struct sih *sih;
  385. u32 imr;
  386. bool imr_change_pending;
  387. u32 edge_change;
  388. struct mutex irq_lock;
  389. char *irq_name;
  390. };
  391. /*----------------------------------------------------------------------*/
  392. /*
  393. * All irq_chip methods get issued from code holding irq_desc[irq].lock,
  394. * which can't perform the underlying I2C operations (because they sleep).
  395. * So we must hand them off to a thread (workqueue) and cope with asynch
  396. * completion, potentially including some re-ordering, of these requests.
  397. */
  398. static void twl4030_sih_mask(struct irq_data *data)
  399. {
  400. struct sih_agent *agent = irq_data_get_irq_chip_data(data);
  401. agent->imr |= BIT(data->irq - agent->irq_base);
  402. agent->imr_change_pending = true;
  403. }
  404. static void twl4030_sih_unmask(struct irq_data *data)
  405. {
  406. struct sih_agent *agent = irq_data_get_irq_chip_data(data);
  407. agent->imr &= ~BIT(data->irq - agent->irq_base);
  408. agent->imr_change_pending = true;
  409. }
  410. static int twl4030_sih_set_type(struct irq_data *data, unsigned trigger)
  411. {
  412. struct sih_agent *agent = irq_data_get_irq_chip_data(data);
  413. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  414. return -EINVAL;
  415. if (irqd_get_trigger_type(data) != trigger)
  416. agent->edge_change |= BIT(data->irq - agent->irq_base);
  417. return 0;
  418. }
  419. static void twl4030_sih_bus_lock(struct irq_data *data)
  420. {
  421. struct sih_agent *agent = irq_data_get_irq_chip_data(data);
  422. mutex_lock(&agent->irq_lock);
  423. }
  424. static void twl4030_sih_bus_sync_unlock(struct irq_data *data)
  425. {
  426. struct sih_agent *agent = irq_data_get_irq_chip_data(data);
  427. const struct sih *sih = agent->sih;
  428. int status;
  429. if (agent->imr_change_pending) {
  430. union {
  431. u32 word;
  432. u8 bytes[4];
  433. } imr;
  434. /* byte[0] gets overwritten as we write ... */
  435. imr.word = cpu_to_le32(agent->imr << 8);
  436. agent->imr_change_pending = false;
  437. /* write the whole mask ... simpler than subsetting it */
  438. status = twl_i2c_write(sih->module, imr.bytes,
  439. sih->mask[irq_line].imr_offset,
  440. sih->bytes_ixr);
  441. if (status)
  442. pr_err("twl4030: %s, %s --> %d\n", __func__,
  443. "write", status);
  444. }
  445. if (agent->edge_change) {
  446. u32 edge_change;
  447. u8 bytes[6];
  448. edge_change = agent->edge_change;
  449. agent->edge_change = 0;
  450. /*
  451. * Read, reserving first byte for write scratch. Yes, this
  452. * could be cached for some speedup ... but be careful about
  453. * any processor on the other IRQ line, EDR registers are
  454. * shared.
  455. */
  456. status = twl_i2c_read(sih->module, bytes + 1,
  457. sih->edr_offset, sih->bytes_edr);
  458. if (status) {
  459. pr_err("twl4030: %s, %s --> %d\n", __func__,
  460. "read", status);
  461. return;
  462. }
  463. /* Modify only the bits we know must change */
  464. while (edge_change) {
  465. int i = fls(edge_change) - 1;
  466. struct irq_data *idata;
  467. int byte = 1 + (i >> 2);
  468. int off = (i & 0x3) * 2;
  469. unsigned int type;
  470. idata = irq_get_irq_data(i + agent->irq_base);
  471. bytes[byte] &= ~(0x03 << off);
  472. type = irqd_get_trigger_type(idata);
  473. if (type & IRQ_TYPE_EDGE_RISING)
  474. bytes[byte] |= BIT(off + 1);
  475. if (type & IRQ_TYPE_EDGE_FALLING)
  476. bytes[byte] |= BIT(off + 0);
  477. edge_change &= ~BIT(i);
  478. }
  479. /* Write */
  480. status = twl_i2c_write(sih->module, bytes,
  481. sih->edr_offset, sih->bytes_edr);
  482. if (status)
  483. pr_err("twl4030: %s, %s --> %d\n", __func__,
  484. "write", status);
  485. }
  486. mutex_unlock(&agent->irq_lock);
  487. }
  488. static struct irq_chip twl4030_sih_irq_chip = {
  489. .name = "twl4030",
  490. .irq_mask = twl4030_sih_mask,
  491. .irq_unmask = twl4030_sih_unmask,
  492. .irq_set_type = twl4030_sih_set_type,
  493. .irq_bus_lock = twl4030_sih_bus_lock,
  494. .irq_bus_sync_unlock = twl4030_sih_bus_sync_unlock,
  495. };
  496. /*----------------------------------------------------------------------*/
  497. static inline int sih_read_isr(const struct sih *sih)
  498. {
  499. int status;
  500. union {
  501. u8 bytes[4];
  502. u32 word;
  503. } isr;
  504. /* FIXME need retry-on-error ... */
  505. isr.word = 0;
  506. status = twl_i2c_read(sih->module, isr.bytes,
  507. sih->mask[irq_line].isr_offset, sih->bytes_ixr);
  508. return (status < 0) ? status : le32_to_cpu(isr.word);
  509. }
  510. /*
  511. * Generic handler for SIH interrupts ... we "know" this is called
  512. * in task context, with IRQs enabled.
  513. */
  514. static irqreturn_t handle_twl4030_sih(int irq, void *data)
  515. {
  516. struct sih_agent *agent = irq_get_handler_data(irq);
  517. const struct sih *sih = agent->sih;
  518. int isr;
  519. /* reading ISR acks the IRQs, using clear-on-read mode */
  520. isr = sih_read_isr(sih);
  521. if (isr < 0) {
  522. pr_err("twl4030: %s SIH, read ISR error %d\n",
  523. sih->name, isr);
  524. /* REVISIT: recover; eventually mask it all, etc */
  525. return IRQ_HANDLED;
  526. }
  527. while (isr) {
  528. irq = fls(isr);
  529. irq--;
  530. isr &= ~BIT(irq);
  531. if (irq < sih->bits)
  532. handle_nested_irq(agent->irq_base + irq);
  533. else
  534. pr_err("twl4030: %s SIH, invalid ISR bit %d\n",
  535. sih->name, irq);
  536. }
  537. return IRQ_HANDLED;
  538. }
  539. static unsigned twl4030_irq_next;
  540. /* returns the first IRQ used by this SIH bank,
  541. * or negative errno
  542. */
  543. int twl4030_sih_setup(int module)
  544. {
  545. int sih_mod;
  546. const struct sih *sih = NULL;
  547. struct sih_agent *agent;
  548. int i, irq;
  549. int status = -EINVAL;
  550. unsigned irq_base = twl4030_irq_next;
  551. /* only support modules with standard clear-on-read for now */
  552. for (sih_mod = 0, sih = sih_modules;
  553. sih_mod < nr_sih_modules;
  554. sih_mod++, sih++) {
  555. if (sih->module == module && sih->set_cor) {
  556. if (!WARN((irq_base + sih->bits) > NR_IRQS,
  557. "irq %d for %s too big\n",
  558. irq_base + sih->bits,
  559. sih->name))
  560. status = 0;
  561. break;
  562. }
  563. }
  564. if (status < 0)
  565. return status;
  566. agent = kzalloc(sizeof *agent, GFP_KERNEL);
  567. if (!agent)
  568. return -ENOMEM;
  569. status = 0;
  570. agent->irq_base = irq_base;
  571. agent->sih = sih;
  572. agent->imr = ~0;
  573. mutex_init(&agent->irq_lock);
  574. for (i = 0; i < sih->bits; i++) {
  575. irq = irq_base + i;
  576. irq_set_chip_data(irq, agent);
  577. irq_set_chip_and_handler(irq, &twl4030_sih_irq_chip,
  578. handle_edge_irq);
  579. irq_set_nested_thread(irq, 1);
  580. activate_irq(irq);
  581. }
  582. twl4030_irq_next += i;
  583. /* replace generic PIH handler (handle_simple_irq) */
  584. irq = sih_mod + twl4030_irq_base;
  585. irq_set_handler_data(irq, agent);
  586. agent->irq_name = kasprintf(GFP_KERNEL, "twl4030_%s", sih->name);
  587. status = request_threaded_irq(irq, NULL, handle_twl4030_sih, 0,
  588. agent->irq_name ?: sih->name, NULL);
  589. pr_info("twl4030: %s (irq %d) chaining IRQs %d..%d\n", sih->name,
  590. irq, irq_base, twl4030_irq_next - 1);
  591. return status < 0 ? status : irq_base;
  592. }
  593. /* FIXME need a call to reverse twl4030_sih_setup() ... */
  594. /*----------------------------------------------------------------------*/
  595. /* FIXME pass in which interrupt line we'll use ... */
  596. #define twl_irq_line 0
  597. int twl4030_init_irq(int irq_num, unsigned irq_base, unsigned irq_end)
  598. {
  599. static struct irq_chip twl4030_irq_chip;
  600. int status;
  601. int i;
  602. /*
  603. * Mask and clear all TWL4030 interrupts since initially we do
  604. * not have any TWL4030 module interrupt handlers present
  605. */
  606. status = twl4030_init_sih_modules(twl_irq_line);
  607. if (status < 0)
  608. return status;
  609. twl4030_irq_base = irq_base;
  610. /* install an irq handler for each of the SIH modules;
  611. * clone dummy irq_chip since PIH can't *do* anything
  612. */
  613. twl4030_irq_chip = dummy_irq_chip;
  614. twl4030_irq_chip.name = "twl4030";
  615. twl4030_sih_irq_chip.irq_ack = dummy_irq_chip.irq_ack;
  616. for (i = irq_base; i < irq_end; i++) {
  617. irq_set_chip_and_handler(i, &twl4030_irq_chip,
  618. handle_simple_irq);
  619. irq_set_nested_thread(i, 1);
  620. activate_irq(i);
  621. }
  622. twl4030_irq_next = i;
  623. pr_info("twl4030: %s (irq %d) chaining IRQs %d..%d\n", "PIH",
  624. irq_num, irq_base, twl4030_irq_next - 1);
  625. /* ... and the PWR_INT module ... */
  626. status = twl4030_sih_setup(TWL4030_MODULE_INT);
  627. if (status < 0) {
  628. pr_err("twl4030: sih_setup PWR INT --> %d\n", status);
  629. goto fail;
  630. }
  631. /* install an irq handler to demultiplex the TWL4030 interrupt */
  632. status = request_threaded_irq(irq_num, NULL, handle_twl4030_pih,
  633. IRQF_ONESHOT,
  634. "TWL4030-PIH", NULL);
  635. if (status < 0) {
  636. pr_err("twl4030: could not claim irq%d: %d\n", irq_num, status);
  637. goto fail_rqirq;
  638. }
  639. return status;
  640. fail_rqirq:
  641. /* clean up twl4030_sih_setup */
  642. fail:
  643. for (i = irq_base; i < irq_end; i++) {
  644. irq_set_nested_thread(i, 0);
  645. irq_set_chip_and_handler(i, NULL, NULL);
  646. }
  647. return status;
  648. }
  649. int twl4030_exit_irq(void)
  650. {
  651. /* FIXME undo twl_init_irq() */
  652. if (twl4030_irq_base) {
  653. pr_err("twl4030: can't yet clean up IRQs?\n");
  654. return -ENOSYS;
  655. }
  656. return 0;
  657. }
  658. int twl4030_init_chip_irq(const char *chip)
  659. {
  660. if (!strcmp(chip, "twl5031")) {
  661. sih_modules = sih_modules_twl5031;
  662. nr_sih_modules = ARRAY_SIZE(sih_modules_twl5031);
  663. } else {
  664. sih_modules = sih_modules_twl4030;
  665. nr_sih_modules = ARRAY_SIZE(sih_modules_twl4030);
  666. }
  667. return 0;
  668. }