pcf50633-irq.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /* NXP PCF50633 Power Management Unit (PMU) driver
  2. *
  3. * (C) 2006-2008 by Openmoko, Inc.
  4. * Author: Harald Welte <laforge@openmoko.org>
  5. * Balaji Rao <balajirrao@openmoko.org>
  6. * All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/interrupt.h>
  15. #include <linux/kernel.h>
  16. #include <linux/mutex.h>
  17. #include <linux/export.h>
  18. #include <linux/slab.h>
  19. #include <linux/mfd/pcf50633/core.h>
  20. /* Two MBCS registers used during cold start */
  21. #define PCF50633_REG_MBCS1 0x4b
  22. #define PCF50633_REG_MBCS2 0x4c
  23. #define PCF50633_MBCS1_USBPRES 0x01
  24. #define PCF50633_MBCS1_ADAPTPRES 0x01
  25. int pcf50633_register_irq(struct pcf50633 *pcf, int irq,
  26. void (*handler) (int, void *), void *data)
  27. {
  28. if (irq < 0 || irq >= PCF50633_NUM_IRQ || !handler)
  29. return -EINVAL;
  30. if (WARN_ON(pcf->irq_handler[irq].handler))
  31. return -EBUSY;
  32. mutex_lock(&pcf->lock);
  33. pcf->irq_handler[irq].handler = handler;
  34. pcf->irq_handler[irq].data = data;
  35. mutex_unlock(&pcf->lock);
  36. return 0;
  37. }
  38. EXPORT_SYMBOL_GPL(pcf50633_register_irq);
  39. int pcf50633_free_irq(struct pcf50633 *pcf, int irq)
  40. {
  41. if (irq < 0 || irq >= PCF50633_NUM_IRQ)
  42. return -EINVAL;
  43. mutex_lock(&pcf->lock);
  44. pcf->irq_handler[irq].handler = NULL;
  45. mutex_unlock(&pcf->lock);
  46. return 0;
  47. }
  48. EXPORT_SYMBOL_GPL(pcf50633_free_irq);
  49. static int __pcf50633_irq_mask_set(struct pcf50633 *pcf, int irq, u8 mask)
  50. {
  51. u8 reg, bit;
  52. int ret = 0, idx;
  53. idx = irq >> 3;
  54. reg = PCF50633_REG_INT1M + idx;
  55. bit = 1 << (irq & 0x07);
  56. pcf50633_reg_set_bit_mask(pcf, reg, bit, mask ? bit : 0);
  57. mutex_lock(&pcf->lock);
  58. if (mask)
  59. pcf->mask_regs[idx] |= bit;
  60. else
  61. pcf->mask_regs[idx] &= ~bit;
  62. mutex_unlock(&pcf->lock);
  63. return ret;
  64. }
  65. int pcf50633_irq_mask(struct pcf50633 *pcf, int irq)
  66. {
  67. dev_dbg(pcf->dev, "Masking IRQ %d\n", irq);
  68. return __pcf50633_irq_mask_set(pcf, irq, 1);
  69. }
  70. EXPORT_SYMBOL_GPL(pcf50633_irq_mask);
  71. int pcf50633_irq_unmask(struct pcf50633 *pcf, int irq)
  72. {
  73. dev_dbg(pcf->dev, "Unmasking IRQ %d\n", irq);
  74. return __pcf50633_irq_mask_set(pcf, irq, 0);
  75. }
  76. EXPORT_SYMBOL_GPL(pcf50633_irq_unmask);
  77. int pcf50633_irq_mask_get(struct pcf50633 *pcf, int irq)
  78. {
  79. u8 reg, bits;
  80. reg = irq >> 3;
  81. bits = 1 << (irq & 0x07);
  82. return pcf->mask_regs[reg] & bits;
  83. }
  84. EXPORT_SYMBOL_GPL(pcf50633_irq_mask_get);
  85. static void pcf50633_irq_call_handler(struct pcf50633 *pcf, int irq)
  86. {
  87. if (pcf->irq_handler[irq].handler)
  88. pcf->irq_handler[irq].handler(irq, pcf->irq_handler[irq].data);
  89. }
  90. /* Maximum amount of time ONKEY is held before emergency action is taken */
  91. #define PCF50633_ONKEY1S_TIMEOUT 8
  92. static irqreturn_t pcf50633_irq(int irq, void *data)
  93. {
  94. struct pcf50633 *pcf = data;
  95. int ret, i, j;
  96. u8 pcf_int[5], chgstat;
  97. /* Read the 5 INT regs in one transaction */
  98. ret = pcf50633_read_block(pcf, PCF50633_REG_INT1,
  99. ARRAY_SIZE(pcf_int), pcf_int);
  100. if (ret != ARRAY_SIZE(pcf_int)) {
  101. dev_err(pcf->dev, "Error reading INT registers\n");
  102. /*
  103. * If this doesn't ACK the interrupt to the chip, we'll be
  104. * called once again as we're level triggered.
  105. */
  106. goto out;
  107. }
  108. /* defeat 8s death from lowsys on A5 */
  109. pcf50633_reg_write(pcf, PCF50633_REG_OOCSHDWN, 0x04);
  110. /* We immediately read the usb and adapter status. We thus make sure
  111. * only of USBINS/USBREM IRQ handlers are called */
  112. if (pcf_int[0] & (PCF50633_INT1_USBINS | PCF50633_INT1_USBREM)) {
  113. chgstat = pcf50633_reg_read(pcf, PCF50633_REG_MBCS2);
  114. if (chgstat & (0x3 << 4))
  115. pcf_int[0] &= ~PCF50633_INT1_USBREM;
  116. else
  117. pcf_int[0] &= ~PCF50633_INT1_USBINS;
  118. }
  119. /* Make sure only one of ADPINS or ADPREM is set */
  120. if (pcf_int[0] & (PCF50633_INT1_ADPINS | PCF50633_INT1_ADPREM)) {
  121. chgstat = pcf50633_reg_read(pcf, PCF50633_REG_MBCS2);
  122. if (chgstat & (0x3 << 4))
  123. pcf_int[0] &= ~PCF50633_INT1_ADPREM;
  124. else
  125. pcf_int[0] &= ~PCF50633_INT1_ADPINS;
  126. }
  127. dev_dbg(pcf->dev, "INT1=0x%02x INT2=0x%02x INT3=0x%02x "
  128. "INT4=0x%02x INT5=0x%02x\n", pcf_int[0],
  129. pcf_int[1], pcf_int[2], pcf_int[3], pcf_int[4]);
  130. /* Some revisions of the chip don't have a 8s standby mode on
  131. * ONKEY1S press. We try to manually do it in such cases. */
  132. if ((pcf_int[0] & PCF50633_INT1_SECOND) && pcf->onkey1s_held) {
  133. dev_info(pcf->dev, "ONKEY1S held for %d secs\n",
  134. pcf->onkey1s_held);
  135. if (pcf->onkey1s_held++ == PCF50633_ONKEY1S_TIMEOUT)
  136. if (pcf->pdata->force_shutdown)
  137. pcf->pdata->force_shutdown(pcf);
  138. }
  139. if (pcf_int[2] & PCF50633_INT3_ONKEY1S) {
  140. dev_info(pcf->dev, "ONKEY1S held\n");
  141. pcf->onkey1s_held = 1 ;
  142. /* Unmask IRQ_SECOND */
  143. pcf50633_reg_clear_bits(pcf, PCF50633_REG_INT1M,
  144. PCF50633_INT1_SECOND);
  145. /* Unmask IRQ_ONKEYR */
  146. pcf50633_reg_clear_bits(pcf, PCF50633_REG_INT2M,
  147. PCF50633_INT2_ONKEYR);
  148. }
  149. if ((pcf_int[1] & PCF50633_INT2_ONKEYR) && pcf->onkey1s_held) {
  150. pcf->onkey1s_held = 0;
  151. /* Mask SECOND and ONKEYR interrupts */
  152. if (pcf->mask_regs[0] & PCF50633_INT1_SECOND)
  153. pcf50633_reg_set_bit_mask(pcf,
  154. PCF50633_REG_INT1M,
  155. PCF50633_INT1_SECOND,
  156. PCF50633_INT1_SECOND);
  157. if (pcf->mask_regs[1] & PCF50633_INT2_ONKEYR)
  158. pcf50633_reg_set_bit_mask(pcf,
  159. PCF50633_REG_INT2M,
  160. PCF50633_INT2_ONKEYR,
  161. PCF50633_INT2_ONKEYR);
  162. }
  163. /* Have we just resumed ? */
  164. if (pcf->is_suspended) {
  165. pcf->is_suspended = 0;
  166. /* Set the resume reason filtering out non resumers */
  167. for (i = 0; i < ARRAY_SIZE(pcf_int); i++)
  168. pcf->resume_reason[i] = pcf_int[i] &
  169. pcf->pdata->resumers[i];
  170. /* Make sure we don't pass on any ONKEY events to
  171. * userspace now */
  172. pcf_int[1] &= ~(PCF50633_INT2_ONKEYR | PCF50633_INT2_ONKEYF);
  173. }
  174. for (i = 0; i < ARRAY_SIZE(pcf_int); i++) {
  175. /* Unset masked interrupts */
  176. pcf_int[i] &= ~pcf->mask_regs[i];
  177. for (j = 0; j < 8 ; j++)
  178. if (pcf_int[i] & (1 << j))
  179. pcf50633_irq_call_handler(pcf, (i * 8) + j);
  180. }
  181. out:
  182. return IRQ_HANDLED;
  183. }
  184. #ifdef CONFIG_PM
  185. int pcf50633_irq_suspend(struct pcf50633 *pcf)
  186. {
  187. int ret;
  188. int i;
  189. u8 res[5];
  190. /* Make sure our interrupt handlers are not called
  191. * henceforth */
  192. disable_irq(pcf->irq);
  193. /* Save the masks */
  194. ret = pcf50633_read_block(pcf, PCF50633_REG_INT1M,
  195. ARRAY_SIZE(pcf->suspend_irq_masks),
  196. pcf->suspend_irq_masks);
  197. if (ret < 0) {
  198. dev_err(pcf->dev, "error saving irq masks\n");
  199. goto out;
  200. }
  201. /* Write wakeup irq masks */
  202. for (i = 0; i < ARRAY_SIZE(res); i++)
  203. res[i] = ~pcf->pdata->resumers[i];
  204. ret = pcf50633_write_block(pcf, PCF50633_REG_INT1M,
  205. ARRAY_SIZE(res), &res[0]);
  206. if (ret < 0) {
  207. dev_err(pcf->dev, "error writing wakeup irq masks\n");
  208. goto out;
  209. }
  210. pcf->is_suspended = 1;
  211. out:
  212. return ret;
  213. }
  214. int pcf50633_irq_resume(struct pcf50633 *pcf)
  215. {
  216. int ret;
  217. /* Write the saved mask registers */
  218. ret = pcf50633_write_block(pcf, PCF50633_REG_INT1M,
  219. ARRAY_SIZE(pcf->suspend_irq_masks),
  220. pcf->suspend_irq_masks);
  221. if (ret < 0)
  222. dev_err(pcf->dev, "Error restoring saved suspend masks\n");
  223. enable_irq(pcf->irq);
  224. return ret;
  225. }
  226. #endif
  227. int pcf50633_irq_init(struct pcf50633 *pcf, int irq)
  228. {
  229. int ret;
  230. pcf->irq = irq;
  231. /* Enable all interrupts except RTC SECOND */
  232. pcf->mask_regs[0] = 0x80;
  233. pcf50633_reg_write(pcf, PCF50633_REG_INT1M, pcf->mask_regs[0]);
  234. pcf50633_reg_write(pcf, PCF50633_REG_INT2M, 0x00);
  235. pcf50633_reg_write(pcf, PCF50633_REG_INT3M, 0x00);
  236. pcf50633_reg_write(pcf, PCF50633_REG_INT4M, 0x00);
  237. pcf50633_reg_write(pcf, PCF50633_REG_INT5M, 0x00);
  238. ret = request_threaded_irq(irq, NULL, pcf50633_irq,
  239. IRQF_TRIGGER_LOW | IRQF_ONESHOT,
  240. "pcf50633", pcf);
  241. if (ret)
  242. dev_err(pcf->dev, "Failed to request IRQ %d\n", ret);
  243. if (enable_irq_wake(irq) < 0)
  244. dev_err(pcf->dev, "IRQ %u cannot be enabled as wake-up source"
  245. "in this hardware revision", irq);
  246. return ret;
  247. }
  248. void pcf50633_irq_free(struct pcf50633 *pcf)
  249. {
  250. free_irq(pcf->irq, pcf);
  251. }