coretemp.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826
  1. /*
  2. * coretemp.c - Linux kernel module for hardware monitoring
  3. *
  4. * Copyright (C) 2007 Rudolf Marek <r.marek@assembler.cz>
  5. *
  6. * Inspired from many hwmon drivers
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; version 2 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  20. * 02110-1301 USA.
  21. */
  22. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  23. #include <linux/module.h>
  24. #include <linux/init.h>
  25. #include <linux/slab.h>
  26. #include <linux/jiffies.h>
  27. #include <linux/hwmon.h>
  28. #include <linux/sysfs.h>
  29. #include <linux/hwmon-sysfs.h>
  30. #include <linux/err.h>
  31. #include <linux/mutex.h>
  32. #include <linux/list.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/cpu.h>
  35. #include <linux/pci.h>
  36. #include <linux/smp.h>
  37. #include <linux/moduleparam.h>
  38. #include <asm/msr.h>
  39. #include <asm/processor.h>
  40. #include <asm/cpu_device_id.h>
  41. #define DRVNAME "coretemp"
  42. /*
  43. * force_tjmax only matters when TjMax can't be read from the CPU itself.
  44. * When set, it replaces the driver's suboptimal heuristic.
  45. */
  46. static int force_tjmax;
  47. module_param_named(tjmax, force_tjmax, int, 0444);
  48. MODULE_PARM_DESC(tjmax, "TjMax value in degrees Celsius");
  49. #define BASE_SYSFS_ATTR_NO 2 /* Sysfs Base attr no for coretemp */
  50. #define NUM_REAL_CORES 16 /* Number of Real cores per cpu */
  51. #define CORETEMP_NAME_LENGTH 17 /* String Length of attrs */
  52. #define MAX_CORE_ATTRS 4 /* Maximum no of basic attrs */
  53. #define TOTAL_ATTRS (MAX_CORE_ATTRS + 1)
  54. #define MAX_CORE_DATA (NUM_REAL_CORES + BASE_SYSFS_ATTR_NO)
  55. #define TO_PHYS_ID(cpu) (cpu_data(cpu).phys_proc_id)
  56. #define TO_CORE_ID(cpu) (cpu_data(cpu).cpu_core_id)
  57. #define TO_ATTR_NO(cpu) (TO_CORE_ID(cpu) + BASE_SYSFS_ATTR_NO)
  58. #ifdef CONFIG_SMP
  59. #define for_each_sibling(i, cpu) for_each_cpu(i, cpu_sibling_mask(cpu))
  60. #else
  61. #define for_each_sibling(i, cpu) for (i = 0; false; )
  62. #endif
  63. /*
  64. * Per-Core Temperature Data
  65. * @last_updated: The time when the current temperature value was updated
  66. * earlier (in jiffies).
  67. * @cpu_core_id: The CPU Core from which temperature values should be read
  68. * This value is passed as "id" field to rdmsr/wrmsr functions.
  69. * @status_reg: One of IA32_THERM_STATUS or IA32_PACKAGE_THERM_STATUS,
  70. * from where the temperature values should be read.
  71. * @attr_size: Total number of pre-core attrs displayed in the sysfs.
  72. * @is_pkg_data: If this is 1, the temp_data holds pkgtemp data.
  73. * Otherwise, temp_data holds coretemp data.
  74. * @valid: If this is 1, the current temperature is valid.
  75. */
  76. struct temp_data {
  77. int temp;
  78. int ttarget;
  79. int tjmax;
  80. unsigned long last_updated;
  81. unsigned int cpu;
  82. u32 cpu_core_id;
  83. u32 status_reg;
  84. int attr_size;
  85. bool is_pkg_data;
  86. bool valid;
  87. struct sensor_device_attribute sd_attrs[TOTAL_ATTRS];
  88. char attr_name[TOTAL_ATTRS][CORETEMP_NAME_LENGTH];
  89. struct mutex update_lock;
  90. };
  91. /* Platform Data per Physical CPU */
  92. struct platform_data {
  93. struct device *hwmon_dev;
  94. u16 phys_proc_id;
  95. struct temp_data *core_data[MAX_CORE_DATA];
  96. struct device_attribute name_attr;
  97. };
  98. struct pdev_entry {
  99. struct list_head list;
  100. struct platform_device *pdev;
  101. u16 phys_proc_id;
  102. };
  103. static LIST_HEAD(pdev_list);
  104. static DEFINE_MUTEX(pdev_list_mutex);
  105. static ssize_t show_name(struct device *dev,
  106. struct device_attribute *devattr, char *buf)
  107. {
  108. return sprintf(buf, "%s\n", DRVNAME);
  109. }
  110. static ssize_t show_label(struct device *dev,
  111. struct device_attribute *devattr, char *buf)
  112. {
  113. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  114. struct platform_data *pdata = dev_get_drvdata(dev);
  115. struct temp_data *tdata = pdata->core_data[attr->index];
  116. if (tdata->is_pkg_data)
  117. return sprintf(buf, "Physical id %u\n", pdata->phys_proc_id);
  118. return sprintf(buf, "Core %u\n", tdata->cpu_core_id);
  119. }
  120. static ssize_t show_crit_alarm(struct device *dev,
  121. struct device_attribute *devattr, char *buf)
  122. {
  123. u32 eax, edx;
  124. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  125. struct platform_data *pdata = dev_get_drvdata(dev);
  126. struct temp_data *tdata = pdata->core_data[attr->index];
  127. rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx);
  128. return sprintf(buf, "%d\n", (eax >> 5) & 1);
  129. }
  130. static ssize_t show_tjmax(struct device *dev,
  131. struct device_attribute *devattr, char *buf)
  132. {
  133. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  134. struct platform_data *pdata = dev_get_drvdata(dev);
  135. return sprintf(buf, "%d\n", pdata->core_data[attr->index]->tjmax);
  136. }
  137. static ssize_t show_ttarget(struct device *dev,
  138. struct device_attribute *devattr, char *buf)
  139. {
  140. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  141. struct platform_data *pdata = dev_get_drvdata(dev);
  142. return sprintf(buf, "%d\n", pdata->core_data[attr->index]->ttarget);
  143. }
  144. static ssize_t show_temp(struct device *dev,
  145. struct device_attribute *devattr, char *buf)
  146. {
  147. u32 eax, edx;
  148. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  149. struct platform_data *pdata = dev_get_drvdata(dev);
  150. struct temp_data *tdata = pdata->core_data[attr->index];
  151. mutex_lock(&tdata->update_lock);
  152. /* Check whether the time interval has elapsed */
  153. if (!tdata->valid || time_after(jiffies, tdata->last_updated + HZ)) {
  154. rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx);
  155. tdata->valid = 0;
  156. /* Check whether the data is valid */
  157. if (eax & 0x80000000) {
  158. tdata->temp = tdata->tjmax -
  159. ((eax >> 16) & 0x7f) * 1000;
  160. tdata->valid = 1;
  161. }
  162. tdata->last_updated = jiffies;
  163. }
  164. mutex_unlock(&tdata->update_lock);
  165. return tdata->valid ? sprintf(buf, "%d\n", tdata->temp) : -EAGAIN;
  166. }
  167. static int __cpuinit adjust_tjmax(struct cpuinfo_x86 *c, u32 id,
  168. struct device *dev)
  169. {
  170. /* The 100C is default for both mobile and non mobile CPUs */
  171. int tjmax = 100000;
  172. int tjmax_ee = 85000;
  173. int usemsr_ee = 1;
  174. int err;
  175. u32 eax, edx;
  176. struct pci_dev *host_bridge;
  177. /* Early chips have no MSR for TjMax */
  178. if (c->x86_model == 0xf && c->x86_mask < 4)
  179. usemsr_ee = 0;
  180. /* Atom CPUs */
  181. if (c->x86_model == 0x1c) {
  182. usemsr_ee = 0;
  183. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  184. if (host_bridge && host_bridge->vendor == PCI_VENDOR_ID_INTEL
  185. && (host_bridge->device == 0xa000 /* NM10 based nettop */
  186. || host_bridge->device == 0xa010)) /* NM10 based netbook */
  187. tjmax = 100000;
  188. else
  189. tjmax = 90000;
  190. pci_dev_put(host_bridge);
  191. }
  192. if (c->x86_model > 0xe && usemsr_ee) {
  193. u8 platform_id;
  194. /*
  195. * Now we can detect the mobile CPU using Intel provided table
  196. * http://softwarecommunity.intel.com/Wiki/Mobility/720.htm
  197. * For Core2 cores, check MSR 0x17, bit 28 1 = Mobile CPU
  198. */
  199. err = rdmsr_safe_on_cpu(id, 0x17, &eax, &edx);
  200. if (err) {
  201. dev_warn(dev,
  202. "Unable to access MSR 0x17, assuming desktop"
  203. " CPU\n");
  204. usemsr_ee = 0;
  205. } else if (c->x86_model < 0x17 && !(eax & 0x10000000)) {
  206. /*
  207. * Trust bit 28 up to Penryn, I could not find any
  208. * documentation on that; if you happen to know
  209. * someone at Intel please ask
  210. */
  211. usemsr_ee = 0;
  212. } else {
  213. /* Platform ID bits 52:50 (EDX starts at bit 32) */
  214. platform_id = (edx >> 18) & 0x7;
  215. /*
  216. * Mobile Penryn CPU seems to be platform ID 7 or 5
  217. * (guesswork)
  218. */
  219. if (c->x86_model == 0x17 &&
  220. (platform_id == 5 || platform_id == 7)) {
  221. /*
  222. * If MSR EE bit is set, set it to 90 degrees C,
  223. * otherwise 105 degrees C
  224. */
  225. tjmax_ee = 90000;
  226. tjmax = 105000;
  227. }
  228. }
  229. }
  230. if (usemsr_ee) {
  231. err = rdmsr_safe_on_cpu(id, 0xee, &eax, &edx);
  232. if (err) {
  233. dev_warn(dev,
  234. "Unable to access MSR 0xEE, for Tjmax, left"
  235. " at default\n");
  236. } else if (eax & 0x40000000) {
  237. tjmax = tjmax_ee;
  238. }
  239. } else if (tjmax == 100000) {
  240. /*
  241. * If we don't use msr EE it means we are desktop CPU
  242. * (with exeception of Atom)
  243. */
  244. dev_warn(dev, "Using relative temperature scale!\n");
  245. }
  246. return tjmax;
  247. }
  248. static int __cpuinit get_tjmax(struct cpuinfo_x86 *c, u32 id,
  249. struct device *dev)
  250. {
  251. int err;
  252. u32 eax, edx;
  253. u32 val;
  254. /*
  255. * A new feature of current Intel(R) processors, the
  256. * IA32_TEMPERATURE_TARGET contains the TjMax value
  257. */
  258. err = rdmsr_safe_on_cpu(id, MSR_IA32_TEMPERATURE_TARGET, &eax, &edx);
  259. if (err) {
  260. if (c->x86_model > 0xe && c->x86_model != 0x1c)
  261. dev_warn(dev, "Unable to read TjMax from CPU %u\n", id);
  262. } else {
  263. val = (eax >> 16) & 0xff;
  264. /*
  265. * If the TjMax is not plausible, an assumption
  266. * will be used
  267. */
  268. if (val) {
  269. dev_dbg(dev, "TjMax is %d degrees C\n", val);
  270. return val * 1000;
  271. }
  272. }
  273. if (force_tjmax) {
  274. dev_notice(dev, "TjMax forced to %d degrees C by user\n",
  275. force_tjmax);
  276. return force_tjmax * 1000;
  277. }
  278. /*
  279. * An assumption is made for early CPUs and unreadable MSR.
  280. * NOTE: the calculated value may not be correct.
  281. */
  282. return adjust_tjmax(c, id, dev);
  283. }
  284. static int __devinit create_name_attr(struct platform_data *pdata,
  285. struct device *dev)
  286. {
  287. sysfs_attr_init(&pdata->name_attr.attr);
  288. pdata->name_attr.attr.name = "name";
  289. pdata->name_attr.attr.mode = S_IRUGO;
  290. pdata->name_attr.show = show_name;
  291. return device_create_file(dev, &pdata->name_attr);
  292. }
  293. static int __cpuinit create_core_attrs(struct temp_data *tdata,
  294. struct device *dev, int attr_no)
  295. {
  296. int err, i;
  297. static ssize_t (*const rd_ptr[TOTAL_ATTRS]) (struct device *dev,
  298. struct device_attribute *devattr, char *buf) = {
  299. show_label, show_crit_alarm, show_temp, show_tjmax,
  300. show_ttarget };
  301. static const char *const names[TOTAL_ATTRS] = {
  302. "temp%d_label", "temp%d_crit_alarm",
  303. "temp%d_input", "temp%d_crit",
  304. "temp%d_max" };
  305. for (i = 0; i < tdata->attr_size; i++) {
  306. snprintf(tdata->attr_name[i], CORETEMP_NAME_LENGTH, names[i],
  307. attr_no);
  308. sysfs_attr_init(&tdata->sd_attrs[i].dev_attr.attr);
  309. tdata->sd_attrs[i].dev_attr.attr.name = tdata->attr_name[i];
  310. tdata->sd_attrs[i].dev_attr.attr.mode = S_IRUGO;
  311. tdata->sd_attrs[i].dev_attr.show = rd_ptr[i];
  312. tdata->sd_attrs[i].index = attr_no;
  313. err = device_create_file(dev, &tdata->sd_attrs[i].dev_attr);
  314. if (err)
  315. goto exit_free;
  316. }
  317. return 0;
  318. exit_free:
  319. while (--i >= 0)
  320. device_remove_file(dev, &tdata->sd_attrs[i].dev_attr);
  321. return err;
  322. }
  323. static int __cpuinit chk_ucode_version(unsigned int cpu)
  324. {
  325. struct cpuinfo_x86 *c = &cpu_data(cpu);
  326. /*
  327. * Check if we have problem with errata AE18 of Core processors:
  328. * Readings might stop update when processor visited too deep sleep,
  329. * fixed for stepping D0 (6EC).
  330. */
  331. if (c->x86_model == 0xe && c->x86_mask < 0xc && c->microcode < 0x39) {
  332. pr_err("Errata AE18 not fixed, update BIOS or "
  333. "microcode of the CPU!\n");
  334. return -ENODEV;
  335. }
  336. return 0;
  337. }
  338. static struct platform_device __cpuinit *coretemp_get_pdev(unsigned int cpu)
  339. {
  340. u16 phys_proc_id = TO_PHYS_ID(cpu);
  341. struct pdev_entry *p;
  342. mutex_lock(&pdev_list_mutex);
  343. list_for_each_entry(p, &pdev_list, list)
  344. if (p->phys_proc_id == phys_proc_id) {
  345. mutex_unlock(&pdev_list_mutex);
  346. return p->pdev;
  347. }
  348. mutex_unlock(&pdev_list_mutex);
  349. return NULL;
  350. }
  351. static struct temp_data __cpuinit *init_temp_data(unsigned int cpu,
  352. int pkg_flag)
  353. {
  354. struct temp_data *tdata;
  355. tdata = kzalloc(sizeof(struct temp_data), GFP_KERNEL);
  356. if (!tdata)
  357. return NULL;
  358. tdata->status_reg = pkg_flag ? MSR_IA32_PACKAGE_THERM_STATUS :
  359. MSR_IA32_THERM_STATUS;
  360. tdata->is_pkg_data = pkg_flag;
  361. tdata->cpu = cpu;
  362. tdata->cpu_core_id = TO_CORE_ID(cpu);
  363. tdata->attr_size = MAX_CORE_ATTRS;
  364. mutex_init(&tdata->update_lock);
  365. return tdata;
  366. }
  367. static int __cpuinit create_core_data(struct platform_device *pdev,
  368. unsigned int cpu, int pkg_flag)
  369. {
  370. struct temp_data *tdata;
  371. struct platform_data *pdata = platform_get_drvdata(pdev);
  372. struct cpuinfo_x86 *c = &cpu_data(cpu);
  373. u32 eax, edx;
  374. int err, attr_no;
  375. /*
  376. * Find attr number for sysfs:
  377. * We map the attr number to core id of the CPU
  378. * The attr number is always core id + 2
  379. * The Pkgtemp will always show up as temp1_*, if available
  380. */
  381. attr_no = pkg_flag ? 1 : TO_ATTR_NO(cpu);
  382. if (attr_no > MAX_CORE_DATA - 1)
  383. return -ERANGE;
  384. /*
  385. * Provide a single set of attributes for all HT siblings of a core
  386. * to avoid duplicate sensors (the processor ID and core ID of all
  387. * HT siblings of a core are the same).
  388. * Skip if a HT sibling of this core is already registered.
  389. * This is not an error.
  390. */
  391. if (pdata->core_data[attr_no] != NULL)
  392. return 0;
  393. tdata = init_temp_data(cpu, pkg_flag);
  394. if (!tdata)
  395. return -ENOMEM;
  396. /* Test if we can access the status register */
  397. err = rdmsr_safe_on_cpu(cpu, tdata->status_reg, &eax, &edx);
  398. if (err)
  399. goto exit_free;
  400. /* We can access status register. Get Critical Temperature */
  401. tdata->tjmax = get_tjmax(c, cpu, &pdev->dev);
  402. /*
  403. * Read the still undocumented bits 8:15 of IA32_TEMPERATURE_TARGET.
  404. * The target temperature is available on older CPUs but not in this
  405. * register. Atoms don't have the register at all.
  406. */
  407. if (c->x86_model > 0xe && c->x86_model != 0x1c) {
  408. err = rdmsr_safe_on_cpu(cpu, MSR_IA32_TEMPERATURE_TARGET,
  409. &eax, &edx);
  410. if (!err) {
  411. tdata->ttarget
  412. = tdata->tjmax - ((eax >> 8) & 0xff) * 1000;
  413. tdata->attr_size++;
  414. }
  415. }
  416. pdata->core_data[attr_no] = tdata;
  417. /* Create sysfs interfaces */
  418. err = create_core_attrs(tdata, &pdev->dev, attr_no);
  419. if (err)
  420. goto exit_free;
  421. return 0;
  422. exit_free:
  423. pdata->core_data[attr_no] = NULL;
  424. kfree(tdata);
  425. return err;
  426. }
  427. static void __cpuinit coretemp_add_core(unsigned int cpu, int pkg_flag)
  428. {
  429. struct platform_device *pdev = coretemp_get_pdev(cpu);
  430. int err;
  431. if (!pdev)
  432. return;
  433. err = create_core_data(pdev, cpu, pkg_flag);
  434. if (err)
  435. dev_err(&pdev->dev, "Adding Core %u failed\n", cpu);
  436. }
  437. static void coretemp_remove_core(struct platform_data *pdata,
  438. struct device *dev, int indx)
  439. {
  440. int i;
  441. struct temp_data *tdata = pdata->core_data[indx];
  442. /* Remove the sysfs attributes */
  443. for (i = 0; i < tdata->attr_size; i++)
  444. device_remove_file(dev, &tdata->sd_attrs[i].dev_attr);
  445. kfree(pdata->core_data[indx]);
  446. pdata->core_data[indx] = NULL;
  447. }
  448. static int __devinit coretemp_probe(struct platform_device *pdev)
  449. {
  450. struct platform_data *pdata;
  451. int err;
  452. /* Initialize the per-package data structures */
  453. pdata = kzalloc(sizeof(struct platform_data), GFP_KERNEL);
  454. if (!pdata)
  455. return -ENOMEM;
  456. err = create_name_attr(pdata, &pdev->dev);
  457. if (err)
  458. goto exit_free;
  459. pdata->phys_proc_id = pdev->id;
  460. platform_set_drvdata(pdev, pdata);
  461. pdata->hwmon_dev = hwmon_device_register(&pdev->dev);
  462. if (IS_ERR(pdata->hwmon_dev)) {
  463. err = PTR_ERR(pdata->hwmon_dev);
  464. dev_err(&pdev->dev, "Class registration failed (%d)\n", err);
  465. goto exit_name;
  466. }
  467. return 0;
  468. exit_name:
  469. device_remove_file(&pdev->dev, &pdata->name_attr);
  470. platform_set_drvdata(pdev, NULL);
  471. exit_free:
  472. kfree(pdata);
  473. return err;
  474. }
  475. static int __devexit coretemp_remove(struct platform_device *pdev)
  476. {
  477. struct platform_data *pdata = platform_get_drvdata(pdev);
  478. int i;
  479. for (i = MAX_CORE_DATA - 1; i >= 0; --i)
  480. if (pdata->core_data[i])
  481. coretemp_remove_core(pdata, &pdev->dev, i);
  482. device_remove_file(&pdev->dev, &pdata->name_attr);
  483. hwmon_device_unregister(pdata->hwmon_dev);
  484. platform_set_drvdata(pdev, NULL);
  485. kfree(pdata);
  486. return 0;
  487. }
  488. static struct platform_driver coretemp_driver = {
  489. .driver = {
  490. .owner = THIS_MODULE,
  491. .name = DRVNAME,
  492. },
  493. .probe = coretemp_probe,
  494. .remove = __devexit_p(coretemp_remove),
  495. };
  496. static int __cpuinit coretemp_device_add(unsigned int cpu)
  497. {
  498. int err;
  499. struct platform_device *pdev;
  500. struct pdev_entry *pdev_entry;
  501. mutex_lock(&pdev_list_mutex);
  502. pdev = platform_device_alloc(DRVNAME, TO_PHYS_ID(cpu));
  503. if (!pdev) {
  504. err = -ENOMEM;
  505. pr_err("Device allocation failed\n");
  506. goto exit;
  507. }
  508. pdev_entry = kzalloc(sizeof(struct pdev_entry), GFP_KERNEL);
  509. if (!pdev_entry) {
  510. err = -ENOMEM;
  511. goto exit_device_put;
  512. }
  513. err = platform_device_add(pdev);
  514. if (err) {
  515. pr_err("Device addition failed (%d)\n", err);
  516. goto exit_device_free;
  517. }
  518. pdev_entry->pdev = pdev;
  519. pdev_entry->phys_proc_id = pdev->id;
  520. list_add_tail(&pdev_entry->list, &pdev_list);
  521. mutex_unlock(&pdev_list_mutex);
  522. return 0;
  523. exit_device_free:
  524. kfree(pdev_entry);
  525. exit_device_put:
  526. platform_device_put(pdev);
  527. exit:
  528. mutex_unlock(&pdev_list_mutex);
  529. return err;
  530. }
  531. static void __cpuinit coretemp_device_remove(unsigned int cpu)
  532. {
  533. struct pdev_entry *p, *n;
  534. u16 phys_proc_id = TO_PHYS_ID(cpu);
  535. mutex_lock(&pdev_list_mutex);
  536. list_for_each_entry_safe(p, n, &pdev_list, list) {
  537. if (p->phys_proc_id != phys_proc_id)
  538. continue;
  539. platform_device_unregister(p->pdev);
  540. list_del(&p->list);
  541. kfree(p);
  542. }
  543. mutex_unlock(&pdev_list_mutex);
  544. }
  545. static bool __cpuinit is_any_core_online(struct platform_data *pdata)
  546. {
  547. int i;
  548. /* Find online cores, except pkgtemp data */
  549. for (i = MAX_CORE_DATA - 1; i >= 0; --i) {
  550. if (pdata->core_data[i] &&
  551. !pdata->core_data[i]->is_pkg_data) {
  552. return true;
  553. }
  554. }
  555. return false;
  556. }
  557. static void __cpuinit get_core_online(unsigned int cpu)
  558. {
  559. struct cpuinfo_x86 *c = &cpu_data(cpu);
  560. struct platform_device *pdev = coretemp_get_pdev(cpu);
  561. int err;
  562. /*
  563. * CPUID.06H.EAX[0] indicates whether the CPU has thermal
  564. * sensors. We check this bit only, all the early CPUs
  565. * without thermal sensors will be filtered out.
  566. */
  567. if (!cpu_has(c, X86_FEATURE_DTS))
  568. return;
  569. if (!pdev) {
  570. /* Check the microcode version of the CPU */
  571. if (chk_ucode_version(cpu))
  572. return;
  573. /*
  574. * Alright, we have DTS support.
  575. * We are bringing the _first_ core in this pkg
  576. * online. So, initialize per-pkg data structures and
  577. * then bring this core online.
  578. */
  579. err = coretemp_device_add(cpu);
  580. if (err)
  581. return;
  582. /*
  583. * Check whether pkgtemp support is available.
  584. * If so, add interfaces for pkgtemp.
  585. */
  586. if (cpu_has(c, X86_FEATURE_PTS))
  587. coretemp_add_core(cpu, 1);
  588. }
  589. /*
  590. * Physical CPU device already exists.
  591. * So, just add interfaces for this core.
  592. */
  593. coretemp_add_core(cpu, 0);
  594. }
  595. static void __cpuinit put_core_offline(unsigned int cpu)
  596. {
  597. int i, indx;
  598. struct platform_data *pdata;
  599. struct platform_device *pdev = coretemp_get_pdev(cpu);
  600. /* If the physical CPU device does not exist, just return */
  601. if (!pdev)
  602. return;
  603. pdata = platform_get_drvdata(pdev);
  604. indx = TO_ATTR_NO(cpu);
  605. if (pdata->core_data[indx] && pdata->core_data[indx]->cpu == cpu)
  606. coretemp_remove_core(pdata, &pdev->dev, indx);
  607. /*
  608. * If a HT sibling of a core is taken offline, but another HT sibling
  609. * of the same core is still online, register the alternate sibling.
  610. * This ensures that exactly one set of attributes is provided as long
  611. * as at least one HT sibling of a core is online.
  612. */
  613. for_each_sibling(i, cpu) {
  614. if (i != cpu) {
  615. get_core_online(i);
  616. /*
  617. * Display temperature sensor data for one HT sibling
  618. * per core only, so abort the loop after one such
  619. * sibling has been found.
  620. */
  621. break;
  622. }
  623. }
  624. /*
  625. * If all cores in this pkg are offline, remove the device.
  626. * coretemp_device_remove calls unregister_platform_device,
  627. * which in turn calls coretemp_remove. This removes the
  628. * pkgtemp entry and does other clean ups.
  629. */
  630. if (!is_any_core_online(pdata))
  631. coretemp_device_remove(cpu);
  632. }
  633. static int __cpuinit coretemp_cpu_callback(struct notifier_block *nfb,
  634. unsigned long action, void *hcpu)
  635. {
  636. unsigned int cpu = (unsigned long) hcpu;
  637. switch (action) {
  638. case CPU_ONLINE:
  639. case CPU_DOWN_FAILED:
  640. get_core_online(cpu);
  641. break;
  642. case CPU_DOWN_PREPARE:
  643. put_core_offline(cpu);
  644. break;
  645. }
  646. return NOTIFY_OK;
  647. }
  648. static struct notifier_block coretemp_cpu_notifier __refdata = {
  649. .notifier_call = coretemp_cpu_callback,
  650. };
  651. static const struct x86_cpu_id coretemp_ids[] = {
  652. { X86_VENDOR_INTEL, X86_FAMILY_ANY, X86_MODEL_ANY, X86_FEATURE_DTS },
  653. {}
  654. };
  655. MODULE_DEVICE_TABLE(x86cpu, coretemp_ids);
  656. static int __init coretemp_init(void)
  657. {
  658. int i, err = -ENODEV;
  659. /*
  660. * CPUID.06H.EAX[0] indicates whether the CPU has thermal
  661. * sensors. We check this bit only, all the early CPUs
  662. * without thermal sensors will be filtered out.
  663. */
  664. if (!x86_match_cpu(coretemp_ids))
  665. return -ENODEV;
  666. err = platform_driver_register(&coretemp_driver);
  667. if (err)
  668. goto exit;
  669. for_each_online_cpu(i)
  670. get_core_online(i);
  671. #ifndef CONFIG_HOTPLUG_CPU
  672. if (list_empty(&pdev_list)) {
  673. err = -ENODEV;
  674. goto exit_driver_unreg;
  675. }
  676. #endif
  677. register_hotcpu_notifier(&coretemp_cpu_notifier);
  678. return 0;
  679. #ifndef CONFIG_HOTPLUG_CPU
  680. exit_driver_unreg:
  681. platform_driver_unregister(&coretemp_driver);
  682. #endif
  683. exit:
  684. return err;
  685. }
  686. static void __exit coretemp_exit(void)
  687. {
  688. struct pdev_entry *p, *n;
  689. unregister_hotcpu_notifier(&coretemp_cpu_notifier);
  690. mutex_lock(&pdev_list_mutex);
  691. list_for_each_entry_safe(p, n, &pdev_list, list) {
  692. platform_device_unregister(p->pdev);
  693. list_del(&p->list);
  694. kfree(p);
  695. }
  696. mutex_unlock(&pdev_list_mutex);
  697. platform_driver_unregister(&coretemp_driver);
  698. }
  699. MODULE_AUTHOR("Rudolf Marek <r.marek@assembler.cz>");
  700. MODULE_DESCRIPTION("Intel Core temperature monitor");
  701. MODULE_LICENSE("GPL");
  702. module_init(coretemp_init)
  703. module_exit(coretemp_exit)