evergreen_cs.c 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "evergreend.h"
  31. #include "evergreen_reg_safe.h"
  32. #include "cayman_reg_safe.h"
  33. #define MAX(a,b) (((a)>(b))?(a):(b))
  34. #define MIN(a,b) (((a)<(b))?(a):(b))
  35. static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. struct evergreen_cs_track {
  38. u32 group_size;
  39. u32 nbanks;
  40. u32 npipes;
  41. u32 row_size;
  42. /* value we track */
  43. u32 nsamples; /* unused */
  44. struct radeon_bo *cb_color_bo[12];
  45. u32 cb_color_bo_offset[12];
  46. struct radeon_bo *cb_color_fmask_bo[8]; /* unused */
  47. struct radeon_bo *cb_color_cmask_bo[8]; /* unused */
  48. u32 cb_color_info[12];
  49. u32 cb_color_view[12];
  50. u32 cb_color_pitch[12];
  51. u32 cb_color_slice[12];
  52. u32 cb_color_attrib[12];
  53. u32 cb_color_cmask_slice[8];/* unused */
  54. u32 cb_color_fmask_slice[8];/* unused */
  55. u32 cb_target_mask;
  56. u32 cb_shader_mask; /* unused */
  57. u32 vgt_strmout_config;
  58. u32 vgt_strmout_buffer_config;
  59. struct radeon_bo *vgt_strmout_bo[4];
  60. u32 vgt_strmout_bo_offset[4];
  61. u32 vgt_strmout_size[4];
  62. u32 db_depth_control;
  63. u32 db_depth_view;
  64. u32 db_depth_slice;
  65. u32 db_depth_size;
  66. u32 db_z_info;
  67. u32 db_z_read_offset;
  68. u32 db_z_write_offset;
  69. struct radeon_bo *db_z_read_bo;
  70. struct radeon_bo *db_z_write_bo;
  71. u32 db_s_info;
  72. u32 db_s_read_offset;
  73. u32 db_s_write_offset;
  74. struct radeon_bo *db_s_read_bo;
  75. struct radeon_bo *db_s_write_bo;
  76. bool sx_misc_kill_all_prims;
  77. bool cb_dirty;
  78. bool db_dirty;
  79. bool streamout_dirty;
  80. };
  81. static u32 evergreen_cs_get_aray_mode(u32 tiling_flags)
  82. {
  83. if (tiling_flags & RADEON_TILING_MACRO)
  84. return ARRAY_2D_TILED_THIN1;
  85. else if (tiling_flags & RADEON_TILING_MICRO)
  86. return ARRAY_1D_TILED_THIN1;
  87. else
  88. return ARRAY_LINEAR_GENERAL;
  89. }
  90. static u32 evergreen_cs_get_num_banks(u32 nbanks)
  91. {
  92. switch (nbanks) {
  93. case 2:
  94. return ADDR_SURF_2_BANK;
  95. case 4:
  96. return ADDR_SURF_4_BANK;
  97. case 8:
  98. default:
  99. return ADDR_SURF_8_BANK;
  100. case 16:
  101. return ADDR_SURF_16_BANK;
  102. }
  103. }
  104. static void evergreen_cs_track_init(struct evergreen_cs_track *track)
  105. {
  106. int i;
  107. for (i = 0; i < 8; i++) {
  108. track->cb_color_fmask_bo[i] = NULL;
  109. track->cb_color_cmask_bo[i] = NULL;
  110. track->cb_color_cmask_slice[i] = 0;
  111. track->cb_color_fmask_slice[i] = 0;
  112. }
  113. for (i = 0; i < 12; i++) {
  114. track->cb_color_bo[i] = NULL;
  115. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  116. track->cb_color_info[i] = 0;
  117. track->cb_color_view[i] = 0xFFFFFFFF;
  118. track->cb_color_pitch[i] = 0;
  119. track->cb_color_slice[i] = 0;
  120. }
  121. track->cb_target_mask = 0xFFFFFFFF;
  122. track->cb_shader_mask = 0xFFFFFFFF;
  123. track->cb_dirty = true;
  124. track->db_depth_view = 0xFFFFC000;
  125. track->db_depth_size = 0xFFFFFFFF;
  126. track->db_depth_control = 0xFFFFFFFF;
  127. track->db_z_info = 0xFFFFFFFF;
  128. track->db_z_read_offset = 0xFFFFFFFF;
  129. track->db_z_write_offset = 0xFFFFFFFF;
  130. track->db_z_read_bo = NULL;
  131. track->db_z_write_bo = NULL;
  132. track->db_s_info = 0xFFFFFFFF;
  133. track->db_s_read_offset = 0xFFFFFFFF;
  134. track->db_s_write_offset = 0xFFFFFFFF;
  135. track->db_s_read_bo = NULL;
  136. track->db_s_write_bo = NULL;
  137. track->db_dirty = true;
  138. for (i = 0; i < 4; i++) {
  139. track->vgt_strmout_size[i] = 0;
  140. track->vgt_strmout_bo[i] = NULL;
  141. track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
  142. }
  143. track->streamout_dirty = true;
  144. track->sx_misc_kill_all_prims = false;
  145. }
  146. struct eg_surface {
  147. /* value gathered from cs */
  148. unsigned nbx;
  149. unsigned nby;
  150. unsigned format;
  151. unsigned mode;
  152. unsigned nbanks;
  153. unsigned bankw;
  154. unsigned bankh;
  155. unsigned tsplit;
  156. unsigned mtilea;
  157. unsigned nsamples;
  158. /* output value */
  159. unsigned bpe;
  160. unsigned layer_size;
  161. unsigned palign;
  162. unsigned halign;
  163. unsigned long base_align;
  164. };
  165. static int evergreen_surface_check_linear(struct radeon_cs_parser *p,
  166. struct eg_surface *surf,
  167. const char *prefix)
  168. {
  169. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  170. surf->base_align = surf->bpe;
  171. surf->palign = 1;
  172. surf->halign = 1;
  173. return 0;
  174. }
  175. static int evergreen_surface_check_linear_aligned(struct radeon_cs_parser *p,
  176. struct eg_surface *surf,
  177. const char *prefix)
  178. {
  179. struct evergreen_cs_track *track = p->track;
  180. unsigned palign;
  181. palign = MAX(64, track->group_size / surf->bpe);
  182. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  183. surf->base_align = track->group_size;
  184. surf->palign = palign;
  185. surf->halign = 1;
  186. if (surf->nbx & (palign - 1)) {
  187. if (prefix) {
  188. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  189. __func__, __LINE__, prefix, surf->nbx, palign);
  190. }
  191. return -EINVAL;
  192. }
  193. return 0;
  194. }
  195. static int evergreen_surface_check_1d(struct radeon_cs_parser *p,
  196. struct eg_surface *surf,
  197. const char *prefix)
  198. {
  199. struct evergreen_cs_track *track = p->track;
  200. unsigned palign;
  201. palign = track->group_size / (8 * surf->bpe * surf->nsamples);
  202. palign = MAX(8, palign);
  203. surf->layer_size = surf->nbx * surf->nby * surf->bpe;
  204. surf->base_align = track->group_size;
  205. surf->palign = palign;
  206. surf->halign = 8;
  207. if ((surf->nbx & (palign - 1))) {
  208. if (prefix) {
  209. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d (%d %d %d)\n",
  210. __func__, __LINE__, prefix, surf->nbx, palign,
  211. track->group_size, surf->bpe, surf->nsamples);
  212. }
  213. return -EINVAL;
  214. }
  215. if ((surf->nby & (8 - 1))) {
  216. if (prefix) {
  217. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with 8\n",
  218. __func__, __LINE__, prefix, surf->nby);
  219. }
  220. return -EINVAL;
  221. }
  222. return 0;
  223. }
  224. static int evergreen_surface_check_2d(struct radeon_cs_parser *p,
  225. struct eg_surface *surf,
  226. const char *prefix)
  227. {
  228. struct evergreen_cs_track *track = p->track;
  229. unsigned palign, halign, tileb, slice_pt;
  230. tileb = 64 * surf->bpe * surf->nsamples;
  231. palign = track->group_size / (8 * surf->bpe * surf->nsamples);
  232. palign = MAX(8, palign);
  233. slice_pt = 1;
  234. if (tileb > surf->tsplit) {
  235. slice_pt = tileb / surf->tsplit;
  236. }
  237. tileb = tileb / slice_pt;
  238. /* macro tile width & height */
  239. palign = (8 * surf->bankw * track->npipes) * surf->mtilea;
  240. halign = (8 * surf->bankh * surf->nbanks) / surf->mtilea;
  241. surf->layer_size = surf->nbx * surf->nby * surf->bpe * slice_pt;
  242. surf->base_align = (palign / 8) * (halign / 8) * tileb;
  243. surf->palign = palign;
  244. surf->halign = halign;
  245. if ((surf->nbx & (palign - 1))) {
  246. if (prefix) {
  247. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  248. __func__, __LINE__, prefix, surf->nbx, palign);
  249. }
  250. return -EINVAL;
  251. }
  252. if ((surf->nby & (halign - 1))) {
  253. if (prefix) {
  254. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with %d\n",
  255. __func__, __LINE__, prefix, surf->nby, halign);
  256. }
  257. return -EINVAL;
  258. }
  259. return 0;
  260. }
  261. static int evergreen_surface_check(struct radeon_cs_parser *p,
  262. struct eg_surface *surf,
  263. const char *prefix)
  264. {
  265. /* some common value computed here */
  266. surf->bpe = r600_fmt_get_blocksize(surf->format);
  267. switch (surf->mode) {
  268. case ARRAY_LINEAR_GENERAL:
  269. return evergreen_surface_check_linear(p, surf, prefix);
  270. case ARRAY_LINEAR_ALIGNED:
  271. return evergreen_surface_check_linear_aligned(p, surf, prefix);
  272. case ARRAY_1D_TILED_THIN1:
  273. return evergreen_surface_check_1d(p, surf, prefix);
  274. case ARRAY_2D_TILED_THIN1:
  275. return evergreen_surface_check_2d(p, surf, prefix);
  276. default:
  277. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  278. __func__, __LINE__, prefix, surf->mode);
  279. return -EINVAL;
  280. }
  281. return -EINVAL;
  282. }
  283. static int evergreen_surface_value_conv_check(struct radeon_cs_parser *p,
  284. struct eg_surface *surf,
  285. const char *prefix)
  286. {
  287. switch (surf->mode) {
  288. case ARRAY_2D_TILED_THIN1:
  289. break;
  290. case ARRAY_LINEAR_GENERAL:
  291. case ARRAY_LINEAR_ALIGNED:
  292. case ARRAY_1D_TILED_THIN1:
  293. return 0;
  294. default:
  295. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  296. __func__, __LINE__, prefix, surf->mode);
  297. return -EINVAL;
  298. }
  299. switch (surf->nbanks) {
  300. case 0: surf->nbanks = 2; break;
  301. case 1: surf->nbanks = 4; break;
  302. case 2: surf->nbanks = 8; break;
  303. case 3: surf->nbanks = 16; break;
  304. default:
  305. dev_warn(p->dev, "%s:%d %s invalid number of banks %d\n",
  306. __func__, __LINE__, prefix, surf->nbanks);
  307. return -EINVAL;
  308. }
  309. switch (surf->bankw) {
  310. case 0: surf->bankw = 1; break;
  311. case 1: surf->bankw = 2; break;
  312. case 2: surf->bankw = 4; break;
  313. case 3: surf->bankw = 8; break;
  314. default:
  315. dev_warn(p->dev, "%s:%d %s invalid bankw %d\n",
  316. __func__, __LINE__, prefix, surf->bankw);
  317. return -EINVAL;
  318. }
  319. switch (surf->bankh) {
  320. case 0: surf->bankh = 1; break;
  321. case 1: surf->bankh = 2; break;
  322. case 2: surf->bankh = 4; break;
  323. case 3: surf->bankh = 8; break;
  324. default:
  325. dev_warn(p->dev, "%s:%d %s invalid bankh %d\n",
  326. __func__, __LINE__, prefix, surf->bankh);
  327. return -EINVAL;
  328. }
  329. switch (surf->mtilea) {
  330. case 0: surf->mtilea = 1; break;
  331. case 1: surf->mtilea = 2; break;
  332. case 2: surf->mtilea = 4; break;
  333. case 3: surf->mtilea = 8; break;
  334. default:
  335. dev_warn(p->dev, "%s:%d %s invalid macro tile aspect %d\n",
  336. __func__, __LINE__, prefix, surf->mtilea);
  337. return -EINVAL;
  338. }
  339. switch (surf->tsplit) {
  340. case 0: surf->tsplit = 64; break;
  341. case 1: surf->tsplit = 128; break;
  342. case 2: surf->tsplit = 256; break;
  343. case 3: surf->tsplit = 512; break;
  344. case 4: surf->tsplit = 1024; break;
  345. case 5: surf->tsplit = 2048; break;
  346. case 6: surf->tsplit = 4096; break;
  347. default:
  348. dev_warn(p->dev, "%s:%d %s invalid tile split %d\n",
  349. __func__, __LINE__, prefix, surf->tsplit);
  350. return -EINVAL;
  351. }
  352. return 0;
  353. }
  354. static int evergreen_cs_track_validate_cb(struct radeon_cs_parser *p, unsigned id)
  355. {
  356. struct evergreen_cs_track *track = p->track;
  357. struct eg_surface surf;
  358. unsigned pitch, slice, mslice;
  359. unsigned long offset;
  360. int r;
  361. mslice = G_028C6C_SLICE_MAX(track->cb_color_view[id]) + 1;
  362. pitch = track->cb_color_pitch[id];
  363. slice = track->cb_color_slice[id];
  364. surf.nbx = (pitch + 1) * 8;
  365. surf.nby = ((slice + 1) * 64) / surf.nbx;
  366. surf.mode = G_028C70_ARRAY_MODE(track->cb_color_info[id]);
  367. surf.format = G_028C70_FORMAT(track->cb_color_info[id]);
  368. surf.tsplit = G_028C74_TILE_SPLIT(track->cb_color_attrib[id]);
  369. surf.nbanks = G_028C74_NUM_BANKS(track->cb_color_attrib[id]);
  370. surf.bankw = G_028C74_BANK_WIDTH(track->cb_color_attrib[id]);
  371. surf.bankh = G_028C74_BANK_HEIGHT(track->cb_color_attrib[id]);
  372. surf.mtilea = G_028C74_MACRO_TILE_ASPECT(track->cb_color_attrib[id]);
  373. surf.nsamples = 1;
  374. if (!r600_fmt_is_valid_color(surf.format)) {
  375. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08x)\n",
  376. __func__, __LINE__, surf.format,
  377. id, track->cb_color_info[id]);
  378. return -EINVAL;
  379. }
  380. r = evergreen_surface_value_conv_check(p, &surf, "cb");
  381. if (r) {
  382. return r;
  383. }
  384. r = evergreen_surface_check(p, &surf, "cb");
  385. if (r) {
  386. dev_warn(p->dev, "%s:%d cb[%d] invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  387. __func__, __LINE__, id, track->cb_color_pitch[id],
  388. track->cb_color_slice[id], track->cb_color_attrib[id],
  389. track->cb_color_info[id]);
  390. return r;
  391. }
  392. offset = track->cb_color_bo_offset[id] << 8;
  393. if (offset & (surf.base_align - 1)) {
  394. dev_warn(p->dev, "%s:%d cb[%d] bo base %ld not aligned with %ld\n",
  395. __func__, __LINE__, id, offset, surf.base_align);
  396. return -EINVAL;
  397. }
  398. offset += surf.layer_size * mslice;
  399. if (offset > radeon_bo_size(track->cb_color_bo[id])) {
  400. dev_warn(p->dev, "%s:%d cb[%d] bo too small (layer size %d, "
  401. "offset %d, max layer %d, bo size %ld, slice %d)\n",
  402. __func__, __LINE__, id, surf.layer_size,
  403. track->cb_color_bo_offset[id] << 8, mslice,
  404. radeon_bo_size(track->cb_color_bo[id]), slice);
  405. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  406. __func__, __LINE__, surf.nbx, surf.nby,
  407. surf.mode, surf.bpe, surf.nsamples,
  408. surf.bankw, surf.bankh,
  409. surf.tsplit, surf.mtilea);
  410. return -EINVAL;
  411. }
  412. return 0;
  413. }
  414. static int evergreen_cs_track_validate_stencil(struct radeon_cs_parser *p)
  415. {
  416. struct evergreen_cs_track *track = p->track;
  417. struct eg_surface surf;
  418. unsigned pitch, slice, mslice;
  419. unsigned long offset;
  420. int r;
  421. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  422. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  423. slice = track->db_depth_slice;
  424. surf.nbx = (pitch + 1) * 8;
  425. surf.nby = ((slice + 1) * 64) / surf.nbx;
  426. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  427. surf.format = G_028044_FORMAT(track->db_s_info);
  428. surf.tsplit = G_028044_TILE_SPLIT(track->db_s_info);
  429. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  430. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  431. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  432. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  433. surf.nsamples = 1;
  434. if (surf.format != 1) {
  435. dev_warn(p->dev, "%s:%d stencil invalid format %d\n",
  436. __func__, __LINE__, surf.format);
  437. return -EINVAL;
  438. }
  439. /* replace by color format so we can use same code */
  440. surf.format = V_028C70_COLOR_8;
  441. r = evergreen_surface_value_conv_check(p, &surf, "stencil");
  442. if (r) {
  443. return r;
  444. }
  445. r = evergreen_surface_check(p, &surf, NULL);
  446. if (r) {
  447. /* old userspace doesn't compute proper depth/stencil alignment
  448. * check that alignment against a bigger byte per elements and
  449. * only report if that alignment is wrong too.
  450. */
  451. surf.format = V_028C70_COLOR_8_8_8_8;
  452. r = evergreen_surface_check(p, &surf, "stencil");
  453. if (r) {
  454. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  455. __func__, __LINE__, track->db_depth_size,
  456. track->db_depth_slice, track->db_s_info, track->db_z_info);
  457. }
  458. return r;
  459. }
  460. offset = track->db_s_read_offset << 8;
  461. if (offset & (surf.base_align - 1)) {
  462. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  463. __func__, __LINE__, offset, surf.base_align);
  464. return -EINVAL;
  465. }
  466. offset += surf.layer_size * mslice;
  467. if (offset > radeon_bo_size(track->db_s_read_bo)) {
  468. dev_warn(p->dev, "%s:%d stencil read bo too small (layer size %d, "
  469. "offset %ld, max layer %d, bo size %ld)\n",
  470. __func__, __LINE__, surf.layer_size,
  471. (unsigned long)track->db_s_read_offset << 8, mslice,
  472. radeon_bo_size(track->db_s_read_bo));
  473. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  474. __func__, __LINE__, track->db_depth_size,
  475. track->db_depth_slice, track->db_s_info, track->db_z_info);
  476. return -EINVAL;
  477. }
  478. offset = track->db_s_write_offset << 8;
  479. if (offset & (surf.base_align - 1)) {
  480. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  481. __func__, __LINE__, offset, surf.base_align);
  482. return -EINVAL;
  483. }
  484. offset += surf.layer_size * mslice;
  485. if (offset > radeon_bo_size(track->db_s_write_bo)) {
  486. dev_warn(p->dev, "%s:%d stencil write bo too small (layer size %d, "
  487. "offset %ld, max layer %d, bo size %ld)\n",
  488. __func__, __LINE__, surf.layer_size,
  489. (unsigned long)track->db_s_write_offset << 8, mslice,
  490. radeon_bo_size(track->db_s_write_bo));
  491. return -EINVAL;
  492. }
  493. return 0;
  494. }
  495. static int evergreen_cs_track_validate_depth(struct radeon_cs_parser *p)
  496. {
  497. struct evergreen_cs_track *track = p->track;
  498. struct eg_surface surf;
  499. unsigned pitch, slice, mslice;
  500. unsigned long offset;
  501. int r;
  502. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  503. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  504. slice = track->db_depth_slice;
  505. surf.nbx = (pitch + 1) * 8;
  506. surf.nby = ((slice + 1) * 64) / surf.nbx;
  507. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  508. surf.format = G_028040_FORMAT(track->db_z_info);
  509. surf.tsplit = G_028040_TILE_SPLIT(track->db_z_info);
  510. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  511. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  512. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  513. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  514. surf.nsamples = 1;
  515. switch (surf.format) {
  516. case V_028040_Z_16:
  517. surf.format = V_028C70_COLOR_16;
  518. break;
  519. case V_028040_Z_24:
  520. case V_028040_Z_32_FLOAT:
  521. surf.format = V_028C70_COLOR_8_8_8_8;
  522. break;
  523. default:
  524. dev_warn(p->dev, "%s:%d depth invalid format %d\n",
  525. __func__, __LINE__, surf.format);
  526. return -EINVAL;
  527. }
  528. r = evergreen_surface_value_conv_check(p, &surf, "depth");
  529. if (r) {
  530. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  531. __func__, __LINE__, track->db_depth_size,
  532. track->db_depth_slice, track->db_z_info);
  533. return r;
  534. }
  535. r = evergreen_surface_check(p, &surf, "depth");
  536. if (r) {
  537. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  538. __func__, __LINE__, track->db_depth_size,
  539. track->db_depth_slice, track->db_z_info);
  540. return r;
  541. }
  542. offset = track->db_z_read_offset << 8;
  543. if (offset & (surf.base_align - 1)) {
  544. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  545. __func__, __LINE__, offset, surf.base_align);
  546. return -EINVAL;
  547. }
  548. offset += surf.layer_size * mslice;
  549. if (offset > radeon_bo_size(track->db_z_read_bo)) {
  550. dev_warn(p->dev, "%s:%d depth read bo too small (layer size %d, "
  551. "offset %ld, max layer %d, bo size %ld)\n",
  552. __func__, __LINE__, surf.layer_size,
  553. (unsigned long)track->db_z_read_offset << 8, mslice,
  554. radeon_bo_size(track->db_z_read_bo));
  555. return -EINVAL;
  556. }
  557. offset = track->db_z_write_offset << 8;
  558. if (offset & (surf.base_align - 1)) {
  559. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  560. __func__, __LINE__, offset, surf.base_align);
  561. return -EINVAL;
  562. }
  563. offset += surf.layer_size * mslice;
  564. if (offset > radeon_bo_size(track->db_z_write_bo)) {
  565. dev_warn(p->dev, "%s:%d depth write bo too small (layer size %d, "
  566. "offset %ld, max layer %d, bo size %ld)\n",
  567. __func__, __LINE__, surf.layer_size,
  568. (unsigned long)track->db_z_write_offset << 8, mslice,
  569. radeon_bo_size(track->db_z_write_bo));
  570. return -EINVAL;
  571. }
  572. return 0;
  573. }
  574. static int evergreen_cs_track_validate_texture(struct radeon_cs_parser *p,
  575. struct radeon_bo *texture,
  576. struct radeon_bo *mipmap,
  577. unsigned idx)
  578. {
  579. struct eg_surface surf;
  580. unsigned long toffset, moffset;
  581. unsigned dim, llevel, mslice, width, height, depth, i;
  582. u32 texdw[8];
  583. int r;
  584. texdw[0] = radeon_get_ib_value(p, idx + 0);
  585. texdw[1] = radeon_get_ib_value(p, idx + 1);
  586. texdw[2] = radeon_get_ib_value(p, idx + 2);
  587. texdw[3] = radeon_get_ib_value(p, idx + 3);
  588. texdw[4] = radeon_get_ib_value(p, idx + 4);
  589. texdw[5] = radeon_get_ib_value(p, idx + 5);
  590. texdw[6] = radeon_get_ib_value(p, idx + 6);
  591. texdw[7] = radeon_get_ib_value(p, idx + 7);
  592. dim = G_030000_DIM(texdw[0]);
  593. llevel = G_030014_LAST_LEVEL(texdw[5]);
  594. mslice = G_030014_LAST_ARRAY(texdw[5]) + 1;
  595. width = G_030000_TEX_WIDTH(texdw[0]) + 1;
  596. height = G_030004_TEX_HEIGHT(texdw[1]) + 1;
  597. depth = G_030004_TEX_DEPTH(texdw[1]) + 1;
  598. surf.format = G_03001C_DATA_FORMAT(texdw[7]);
  599. surf.nbx = (G_030000_PITCH(texdw[0]) + 1) * 8;
  600. surf.nbx = r600_fmt_get_nblocksx(surf.format, surf.nbx);
  601. surf.nby = r600_fmt_get_nblocksy(surf.format, height);
  602. surf.mode = G_030004_ARRAY_MODE(texdw[1]);
  603. surf.tsplit = G_030018_TILE_SPLIT(texdw[6]);
  604. surf.nbanks = G_03001C_NUM_BANKS(texdw[7]);
  605. surf.bankw = G_03001C_BANK_WIDTH(texdw[7]);
  606. surf.bankh = G_03001C_BANK_HEIGHT(texdw[7]);
  607. surf.mtilea = G_03001C_MACRO_TILE_ASPECT(texdw[7]);
  608. surf.nsamples = 1;
  609. toffset = texdw[2] << 8;
  610. moffset = texdw[3] << 8;
  611. if (!r600_fmt_is_valid_texture(surf.format, p->family)) {
  612. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  613. __func__, __LINE__, surf.format);
  614. return -EINVAL;
  615. }
  616. switch (dim) {
  617. case V_030000_SQ_TEX_DIM_1D:
  618. case V_030000_SQ_TEX_DIM_2D:
  619. case V_030000_SQ_TEX_DIM_CUBEMAP:
  620. case V_030000_SQ_TEX_DIM_1D_ARRAY:
  621. case V_030000_SQ_TEX_DIM_2D_ARRAY:
  622. depth = 1;
  623. case V_030000_SQ_TEX_DIM_3D:
  624. break;
  625. default:
  626. dev_warn(p->dev, "%s:%d texture invalid dimension %d\n",
  627. __func__, __LINE__, dim);
  628. return -EINVAL;
  629. }
  630. r = evergreen_surface_value_conv_check(p, &surf, "texture");
  631. if (r) {
  632. return r;
  633. }
  634. /* align height */
  635. evergreen_surface_check(p, &surf, NULL);
  636. surf.nby = ALIGN(surf.nby, surf.halign);
  637. r = evergreen_surface_check(p, &surf, "texture");
  638. if (r) {
  639. dev_warn(p->dev, "%s:%d texture invalid 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  640. __func__, __LINE__, texdw[0], texdw[1], texdw[4],
  641. texdw[5], texdw[6], texdw[7]);
  642. return r;
  643. }
  644. /* check texture size */
  645. if (toffset & (surf.base_align - 1)) {
  646. dev_warn(p->dev, "%s:%d texture bo base %ld not aligned with %ld\n",
  647. __func__, __LINE__, toffset, surf.base_align);
  648. return -EINVAL;
  649. }
  650. if (moffset & (surf.base_align - 1)) {
  651. dev_warn(p->dev, "%s:%d mipmap bo base %ld not aligned with %ld\n",
  652. __func__, __LINE__, moffset, surf.base_align);
  653. return -EINVAL;
  654. }
  655. if (dim == SQ_TEX_DIM_3D) {
  656. toffset += surf.layer_size * depth;
  657. } else {
  658. toffset += surf.layer_size * mslice;
  659. }
  660. if (toffset > radeon_bo_size(texture)) {
  661. dev_warn(p->dev, "%s:%d texture bo too small (layer size %d, "
  662. "offset %ld, max layer %d, depth %d, bo size %ld) (%d %d)\n",
  663. __func__, __LINE__, surf.layer_size,
  664. (unsigned long)texdw[2] << 8, mslice,
  665. depth, radeon_bo_size(texture),
  666. surf.nbx, surf.nby);
  667. return -EINVAL;
  668. }
  669. /* check mipmap size */
  670. for (i = 1; i <= llevel; i++) {
  671. unsigned w, h, d;
  672. w = r600_mip_minify(width, i);
  673. h = r600_mip_minify(height, i);
  674. d = r600_mip_minify(depth, i);
  675. surf.nbx = r600_fmt_get_nblocksx(surf.format, w);
  676. surf.nby = r600_fmt_get_nblocksy(surf.format, h);
  677. switch (surf.mode) {
  678. case ARRAY_2D_TILED_THIN1:
  679. if (surf.nbx < surf.palign || surf.nby < surf.halign) {
  680. surf.mode = ARRAY_1D_TILED_THIN1;
  681. }
  682. /* recompute alignment */
  683. evergreen_surface_check(p, &surf, NULL);
  684. break;
  685. case ARRAY_LINEAR_GENERAL:
  686. case ARRAY_LINEAR_ALIGNED:
  687. case ARRAY_1D_TILED_THIN1:
  688. break;
  689. default:
  690. dev_warn(p->dev, "%s:%d invalid array mode %d\n",
  691. __func__, __LINE__, surf.mode);
  692. return -EINVAL;
  693. }
  694. surf.nbx = ALIGN(surf.nbx, surf.palign);
  695. surf.nby = ALIGN(surf.nby, surf.halign);
  696. r = evergreen_surface_check(p, &surf, "mipmap");
  697. if (r) {
  698. return r;
  699. }
  700. if (dim == SQ_TEX_DIM_3D) {
  701. moffset += surf.layer_size * d;
  702. } else {
  703. moffset += surf.layer_size * mslice;
  704. }
  705. if (moffset > radeon_bo_size(mipmap)) {
  706. dev_warn(p->dev, "%s:%d mipmap [%d] bo too small (layer size %d, "
  707. "offset %ld, coffset %ld, max layer %d, depth %d, "
  708. "bo size %ld) level0 (%d %d %d)\n",
  709. __func__, __LINE__, i, surf.layer_size,
  710. (unsigned long)texdw[3] << 8, moffset, mslice,
  711. d, radeon_bo_size(mipmap),
  712. width, height, depth);
  713. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  714. __func__, __LINE__, surf.nbx, surf.nby,
  715. surf.mode, surf.bpe, surf.nsamples,
  716. surf.bankw, surf.bankh,
  717. surf.tsplit, surf.mtilea);
  718. return -EINVAL;
  719. }
  720. }
  721. return 0;
  722. }
  723. static int evergreen_cs_track_check(struct radeon_cs_parser *p)
  724. {
  725. struct evergreen_cs_track *track = p->track;
  726. unsigned tmp, i;
  727. int r;
  728. unsigned buffer_mask = 0;
  729. /* check streamout */
  730. if (track->streamout_dirty && track->vgt_strmout_config) {
  731. for (i = 0; i < 4; i++) {
  732. if (track->vgt_strmout_config & (1 << i)) {
  733. buffer_mask |= (track->vgt_strmout_buffer_config >> (i * 4)) & 0xf;
  734. }
  735. }
  736. for (i = 0; i < 4; i++) {
  737. if (buffer_mask & (1 << i)) {
  738. if (track->vgt_strmout_bo[i]) {
  739. u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
  740. (u64)track->vgt_strmout_size[i];
  741. if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
  742. DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
  743. i, offset,
  744. radeon_bo_size(track->vgt_strmout_bo[i]));
  745. return -EINVAL;
  746. }
  747. } else {
  748. dev_warn(p->dev, "No buffer for streamout %d\n", i);
  749. return -EINVAL;
  750. }
  751. }
  752. }
  753. track->streamout_dirty = false;
  754. }
  755. if (track->sx_misc_kill_all_prims)
  756. return 0;
  757. /* check that we have a cb for each enabled target
  758. */
  759. if (track->cb_dirty) {
  760. tmp = track->cb_target_mask;
  761. for (i = 0; i < 8; i++) {
  762. if ((tmp >> (i * 4)) & 0xF) {
  763. /* at least one component is enabled */
  764. if (track->cb_color_bo[i] == NULL) {
  765. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  766. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  767. return -EINVAL;
  768. }
  769. /* check cb */
  770. r = evergreen_cs_track_validate_cb(p, i);
  771. if (r) {
  772. return r;
  773. }
  774. }
  775. }
  776. track->cb_dirty = false;
  777. }
  778. if (track->db_dirty) {
  779. /* Check stencil buffer */
  780. if (G_028800_STENCIL_ENABLE(track->db_depth_control)) {
  781. r = evergreen_cs_track_validate_stencil(p);
  782. if (r)
  783. return r;
  784. }
  785. /* Check depth buffer */
  786. if (G_028800_Z_WRITE_ENABLE(track->db_depth_control)) {
  787. r = evergreen_cs_track_validate_depth(p);
  788. if (r)
  789. return r;
  790. }
  791. track->db_dirty = false;
  792. }
  793. return 0;
  794. }
  795. /**
  796. * evergreen_cs_packet_parse() - parse cp packet and point ib index to next packet
  797. * @parser: parser structure holding parsing context.
  798. * @pkt: where to store packet informations
  799. *
  800. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  801. * if packet is bigger than remaining ib size. or if packets is unknown.
  802. **/
  803. int evergreen_cs_packet_parse(struct radeon_cs_parser *p,
  804. struct radeon_cs_packet *pkt,
  805. unsigned idx)
  806. {
  807. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  808. uint32_t header;
  809. if (idx >= ib_chunk->length_dw) {
  810. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  811. idx, ib_chunk->length_dw);
  812. return -EINVAL;
  813. }
  814. header = radeon_get_ib_value(p, idx);
  815. pkt->idx = idx;
  816. pkt->type = CP_PACKET_GET_TYPE(header);
  817. pkt->count = CP_PACKET_GET_COUNT(header);
  818. pkt->one_reg_wr = 0;
  819. switch (pkt->type) {
  820. case PACKET_TYPE0:
  821. pkt->reg = CP_PACKET0_GET_REG(header);
  822. break;
  823. case PACKET_TYPE3:
  824. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  825. break;
  826. case PACKET_TYPE2:
  827. pkt->count = -1;
  828. break;
  829. default:
  830. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  831. return -EINVAL;
  832. }
  833. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  834. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  835. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  836. return -EINVAL;
  837. }
  838. return 0;
  839. }
  840. /**
  841. * evergreen_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  842. * @parser: parser structure holding parsing context.
  843. * @data: pointer to relocation data
  844. * @offset_start: starting offset
  845. * @offset_mask: offset mask (to align start offset on)
  846. * @reloc: reloc informations
  847. *
  848. * Check next packet is relocation packet3, do bo validation and compute
  849. * GPU offset using the provided start.
  850. **/
  851. static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
  852. struct radeon_cs_reloc **cs_reloc)
  853. {
  854. struct radeon_cs_chunk *relocs_chunk;
  855. struct radeon_cs_packet p3reloc;
  856. unsigned idx;
  857. int r;
  858. if (p->chunk_relocs_idx == -1) {
  859. DRM_ERROR("No relocation chunk !\n");
  860. return -EINVAL;
  861. }
  862. *cs_reloc = NULL;
  863. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  864. r = evergreen_cs_packet_parse(p, &p3reloc, p->idx);
  865. if (r) {
  866. return r;
  867. }
  868. p->idx += p3reloc.count + 2;
  869. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  870. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  871. p3reloc.idx);
  872. return -EINVAL;
  873. }
  874. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  875. if (idx >= relocs_chunk->length_dw) {
  876. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  877. idx, relocs_chunk->length_dw);
  878. return -EINVAL;
  879. }
  880. /* FIXME: we assume reloc size is 4 dwords */
  881. *cs_reloc = p->relocs_ptr[(idx / 4)];
  882. return 0;
  883. }
  884. /**
  885. * evergreen_cs_packet_next_vline() - parse userspace VLINE packet
  886. * @parser: parser structure holding parsing context.
  887. *
  888. * Userspace sends a special sequence for VLINE waits.
  889. * PACKET0 - VLINE_START_END + value
  890. * PACKET3 - WAIT_REG_MEM poll vline status reg
  891. * RELOC (P3) - crtc_id in reloc.
  892. *
  893. * This function parses this and relocates the VLINE START END
  894. * and WAIT_REG_MEM packets to the correct crtc.
  895. * It also detects a switched off crtc and nulls out the
  896. * wait in that case.
  897. */
  898. static int evergreen_cs_packet_parse_vline(struct radeon_cs_parser *p)
  899. {
  900. struct drm_mode_object *obj;
  901. struct drm_crtc *crtc;
  902. struct radeon_crtc *radeon_crtc;
  903. struct radeon_cs_packet p3reloc, wait_reg_mem;
  904. int crtc_id;
  905. int r;
  906. uint32_t header, h_idx, reg, wait_reg_mem_info;
  907. volatile uint32_t *ib;
  908. ib = p->ib->ptr;
  909. /* parse the WAIT_REG_MEM */
  910. r = evergreen_cs_packet_parse(p, &wait_reg_mem, p->idx);
  911. if (r)
  912. return r;
  913. /* check its a WAIT_REG_MEM */
  914. if (wait_reg_mem.type != PACKET_TYPE3 ||
  915. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  916. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  917. return -EINVAL;
  918. }
  919. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  920. /* bit 4 is reg (0) or mem (1) */
  921. if (wait_reg_mem_info & 0x10) {
  922. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  923. return -EINVAL;
  924. }
  925. /* waiting for value to be equal */
  926. if ((wait_reg_mem_info & 0x7) != 0x3) {
  927. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  928. return -EINVAL;
  929. }
  930. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != EVERGREEN_VLINE_STATUS) {
  931. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  932. return -EINVAL;
  933. }
  934. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != EVERGREEN_VLINE_STAT) {
  935. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  936. return -EINVAL;
  937. }
  938. /* jump over the NOP */
  939. r = evergreen_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  940. if (r)
  941. return r;
  942. h_idx = p->idx - 2;
  943. p->idx += wait_reg_mem.count + 2;
  944. p->idx += p3reloc.count + 2;
  945. header = radeon_get_ib_value(p, h_idx);
  946. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  947. reg = CP_PACKET0_GET_REG(header);
  948. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  949. if (!obj) {
  950. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  951. return -EINVAL;
  952. }
  953. crtc = obj_to_crtc(obj);
  954. radeon_crtc = to_radeon_crtc(crtc);
  955. crtc_id = radeon_crtc->crtc_id;
  956. if (!crtc->enabled) {
  957. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  958. ib[h_idx + 2] = PACKET2(0);
  959. ib[h_idx + 3] = PACKET2(0);
  960. ib[h_idx + 4] = PACKET2(0);
  961. ib[h_idx + 5] = PACKET2(0);
  962. ib[h_idx + 6] = PACKET2(0);
  963. ib[h_idx + 7] = PACKET2(0);
  964. ib[h_idx + 8] = PACKET2(0);
  965. } else {
  966. switch (reg) {
  967. case EVERGREEN_VLINE_START_END:
  968. header &= ~R600_CP_PACKET0_REG_MASK;
  969. header |= (EVERGREEN_VLINE_START_END + radeon_crtc->crtc_offset) >> 2;
  970. ib[h_idx] = header;
  971. ib[h_idx + 4] = (EVERGREEN_VLINE_STATUS + radeon_crtc->crtc_offset) >> 2;
  972. break;
  973. default:
  974. DRM_ERROR("unknown crtc reloc\n");
  975. return -EINVAL;
  976. }
  977. }
  978. return 0;
  979. }
  980. static int evergreen_packet0_check(struct radeon_cs_parser *p,
  981. struct radeon_cs_packet *pkt,
  982. unsigned idx, unsigned reg)
  983. {
  984. int r;
  985. switch (reg) {
  986. case EVERGREEN_VLINE_START_END:
  987. r = evergreen_cs_packet_parse_vline(p);
  988. if (r) {
  989. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  990. idx, reg);
  991. return r;
  992. }
  993. break;
  994. default:
  995. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  996. reg, idx);
  997. return -EINVAL;
  998. }
  999. return 0;
  1000. }
  1001. static int evergreen_cs_parse_packet0(struct radeon_cs_parser *p,
  1002. struct radeon_cs_packet *pkt)
  1003. {
  1004. unsigned reg, i;
  1005. unsigned idx;
  1006. int r;
  1007. idx = pkt->idx + 1;
  1008. reg = pkt->reg;
  1009. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  1010. r = evergreen_packet0_check(p, pkt, idx, reg);
  1011. if (r) {
  1012. return r;
  1013. }
  1014. }
  1015. return 0;
  1016. }
  1017. /**
  1018. * evergreen_cs_check_reg() - check if register is authorized or not
  1019. * @parser: parser structure holding parsing context
  1020. * @reg: register we are testing
  1021. * @idx: index into the cs buffer
  1022. *
  1023. * This function will test against evergreen_reg_safe_bm and return 0
  1024. * if register is safe. If register is not flag as safe this function
  1025. * will test it against a list of register needind special handling.
  1026. */
  1027. static int evergreen_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1028. {
  1029. struct evergreen_cs_track *track = (struct evergreen_cs_track *)p->track;
  1030. struct radeon_cs_reloc *reloc;
  1031. u32 last_reg;
  1032. u32 m, i, tmp, *ib;
  1033. int r;
  1034. if (p->rdev->family >= CHIP_CAYMAN)
  1035. last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
  1036. else
  1037. last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
  1038. i = (reg >> 7);
  1039. if (i >= last_reg) {
  1040. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1041. return -EINVAL;
  1042. }
  1043. m = 1 << ((reg >> 2) & 31);
  1044. if (p->rdev->family >= CHIP_CAYMAN) {
  1045. if (!(cayman_reg_safe_bm[i] & m))
  1046. return 0;
  1047. } else {
  1048. if (!(evergreen_reg_safe_bm[i] & m))
  1049. return 0;
  1050. }
  1051. ib = p->ib->ptr;
  1052. switch (reg) {
  1053. /* force following reg to 0 in an attempt to disable out buffer
  1054. * which will need us to better understand how it works to perform
  1055. * security check on it (Jerome)
  1056. */
  1057. case SQ_ESGS_RING_SIZE:
  1058. case SQ_GSVS_RING_SIZE:
  1059. case SQ_ESTMP_RING_SIZE:
  1060. case SQ_GSTMP_RING_SIZE:
  1061. case SQ_HSTMP_RING_SIZE:
  1062. case SQ_LSTMP_RING_SIZE:
  1063. case SQ_PSTMP_RING_SIZE:
  1064. case SQ_VSTMP_RING_SIZE:
  1065. case SQ_ESGS_RING_ITEMSIZE:
  1066. case SQ_ESTMP_RING_ITEMSIZE:
  1067. case SQ_GSTMP_RING_ITEMSIZE:
  1068. case SQ_GSVS_RING_ITEMSIZE:
  1069. case SQ_GS_VERT_ITEMSIZE:
  1070. case SQ_GS_VERT_ITEMSIZE_1:
  1071. case SQ_GS_VERT_ITEMSIZE_2:
  1072. case SQ_GS_VERT_ITEMSIZE_3:
  1073. case SQ_GSVS_RING_OFFSET_1:
  1074. case SQ_GSVS_RING_OFFSET_2:
  1075. case SQ_GSVS_RING_OFFSET_3:
  1076. case SQ_HSTMP_RING_ITEMSIZE:
  1077. case SQ_LSTMP_RING_ITEMSIZE:
  1078. case SQ_PSTMP_RING_ITEMSIZE:
  1079. case SQ_VSTMP_RING_ITEMSIZE:
  1080. case VGT_TF_RING_SIZE:
  1081. /* get value to populate the IB don't remove */
  1082. /*tmp =radeon_get_ib_value(p, idx);
  1083. ib[idx] = 0;*/
  1084. break;
  1085. case SQ_ESGS_RING_BASE:
  1086. case SQ_GSVS_RING_BASE:
  1087. case SQ_ESTMP_RING_BASE:
  1088. case SQ_GSTMP_RING_BASE:
  1089. case SQ_HSTMP_RING_BASE:
  1090. case SQ_LSTMP_RING_BASE:
  1091. case SQ_PSTMP_RING_BASE:
  1092. case SQ_VSTMP_RING_BASE:
  1093. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1094. if (r) {
  1095. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1096. "0x%04X\n", reg);
  1097. return -EINVAL;
  1098. }
  1099. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1100. break;
  1101. case DB_DEPTH_CONTROL:
  1102. track->db_depth_control = radeon_get_ib_value(p, idx);
  1103. track->db_dirty = true;
  1104. break;
  1105. case CAYMAN_DB_EQAA:
  1106. if (p->rdev->family < CHIP_CAYMAN) {
  1107. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1108. "0x%04X\n", reg);
  1109. return -EINVAL;
  1110. }
  1111. break;
  1112. case CAYMAN_DB_DEPTH_INFO:
  1113. if (p->rdev->family < CHIP_CAYMAN) {
  1114. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1115. "0x%04X\n", reg);
  1116. return -EINVAL;
  1117. }
  1118. break;
  1119. case DB_Z_INFO:
  1120. track->db_z_info = radeon_get_ib_value(p, idx);
  1121. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1122. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1123. if (r) {
  1124. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1125. "0x%04X\n", reg);
  1126. return -EINVAL;
  1127. }
  1128. ib[idx] &= ~Z_ARRAY_MODE(0xf);
  1129. track->db_z_info &= ~Z_ARRAY_MODE(0xf);
  1130. ib[idx] |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1131. track->db_z_info |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1132. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1133. unsigned bankw, bankh, mtaspect, tile_split;
  1134. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1135. &bankw, &bankh, &mtaspect,
  1136. &tile_split);
  1137. ib[idx] |= DB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1138. ib[idx] |= DB_TILE_SPLIT(tile_split) |
  1139. DB_BANK_WIDTH(bankw) |
  1140. DB_BANK_HEIGHT(bankh) |
  1141. DB_MACRO_TILE_ASPECT(mtaspect);
  1142. }
  1143. }
  1144. track->db_dirty = true;
  1145. break;
  1146. case DB_STENCIL_INFO:
  1147. track->db_s_info = radeon_get_ib_value(p, idx);
  1148. track->db_dirty = true;
  1149. break;
  1150. case DB_DEPTH_VIEW:
  1151. track->db_depth_view = radeon_get_ib_value(p, idx);
  1152. track->db_dirty = true;
  1153. break;
  1154. case DB_DEPTH_SIZE:
  1155. track->db_depth_size = radeon_get_ib_value(p, idx);
  1156. track->db_dirty = true;
  1157. break;
  1158. case R_02805C_DB_DEPTH_SLICE:
  1159. track->db_depth_slice = radeon_get_ib_value(p, idx);
  1160. track->db_dirty = true;
  1161. break;
  1162. case DB_Z_READ_BASE:
  1163. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1164. if (r) {
  1165. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1166. "0x%04X\n", reg);
  1167. return -EINVAL;
  1168. }
  1169. track->db_z_read_offset = radeon_get_ib_value(p, idx);
  1170. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1171. track->db_z_read_bo = reloc->robj;
  1172. track->db_dirty = true;
  1173. break;
  1174. case DB_Z_WRITE_BASE:
  1175. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1176. if (r) {
  1177. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1178. "0x%04X\n", reg);
  1179. return -EINVAL;
  1180. }
  1181. track->db_z_write_offset = radeon_get_ib_value(p, idx);
  1182. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1183. track->db_z_write_bo = reloc->robj;
  1184. track->db_dirty = true;
  1185. break;
  1186. case DB_STENCIL_READ_BASE:
  1187. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1188. if (r) {
  1189. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1190. "0x%04X\n", reg);
  1191. return -EINVAL;
  1192. }
  1193. track->db_s_read_offset = radeon_get_ib_value(p, idx);
  1194. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1195. track->db_s_read_bo = reloc->robj;
  1196. track->db_dirty = true;
  1197. break;
  1198. case DB_STENCIL_WRITE_BASE:
  1199. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1200. if (r) {
  1201. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1202. "0x%04X\n", reg);
  1203. return -EINVAL;
  1204. }
  1205. track->db_s_write_offset = radeon_get_ib_value(p, idx);
  1206. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1207. track->db_s_write_bo = reloc->robj;
  1208. track->db_dirty = true;
  1209. break;
  1210. case VGT_STRMOUT_CONFIG:
  1211. track->vgt_strmout_config = radeon_get_ib_value(p, idx);
  1212. track->streamout_dirty = true;
  1213. break;
  1214. case VGT_STRMOUT_BUFFER_CONFIG:
  1215. track->vgt_strmout_buffer_config = radeon_get_ib_value(p, idx);
  1216. track->streamout_dirty = true;
  1217. break;
  1218. case VGT_STRMOUT_BUFFER_BASE_0:
  1219. case VGT_STRMOUT_BUFFER_BASE_1:
  1220. case VGT_STRMOUT_BUFFER_BASE_2:
  1221. case VGT_STRMOUT_BUFFER_BASE_3:
  1222. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1223. if (r) {
  1224. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1225. "0x%04X\n", reg);
  1226. return -EINVAL;
  1227. }
  1228. tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
  1229. track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1230. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1231. track->vgt_strmout_bo[tmp] = reloc->robj;
  1232. track->streamout_dirty = true;
  1233. break;
  1234. case VGT_STRMOUT_BUFFER_SIZE_0:
  1235. case VGT_STRMOUT_BUFFER_SIZE_1:
  1236. case VGT_STRMOUT_BUFFER_SIZE_2:
  1237. case VGT_STRMOUT_BUFFER_SIZE_3:
  1238. tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
  1239. /* size in register is DWs, convert to bytes */
  1240. track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
  1241. track->streamout_dirty = true;
  1242. break;
  1243. case CP_COHER_BASE:
  1244. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1245. if (r) {
  1246. dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
  1247. "0x%04X\n", reg);
  1248. return -EINVAL;
  1249. }
  1250. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1251. case CB_TARGET_MASK:
  1252. track->cb_target_mask = radeon_get_ib_value(p, idx);
  1253. track->cb_dirty = true;
  1254. break;
  1255. case CB_SHADER_MASK:
  1256. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  1257. track->cb_dirty = true;
  1258. break;
  1259. case PA_SC_AA_CONFIG:
  1260. if (p->rdev->family >= CHIP_CAYMAN) {
  1261. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1262. "0x%04X\n", reg);
  1263. return -EINVAL;
  1264. }
  1265. tmp = radeon_get_ib_value(p, idx) & MSAA_NUM_SAMPLES_MASK;
  1266. track->nsamples = 1 << tmp;
  1267. break;
  1268. case CAYMAN_PA_SC_AA_CONFIG:
  1269. if (p->rdev->family < CHIP_CAYMAN) {
  1270. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1271. "0x%04X\n", reg);
  1272. return -EINVAL;
  1273. }
  1274. tmp = radeon_get_ib_value(p, idx) & CAYMAN_MSAA_NUM_SAMPLES_MASK;
  1275. track->nsamples = 1 << tmp;
  1276. break;
  1277. case CB_COLOR0_VIEW:
  1278. case CB_COLOR1_VIEW:
  1279. case CB_COLOR2_VIEW:
  1280. case CB_COLOR3_VIEW:
  1281. case CB_COLOR4_VIEW:
  1282. case CB_COLOR5_VIEW:
  1283. case CB_COLOR6_VIEW:
  1284. case CB_COLOR7_VIEW:
  1285. tmp = (reg - CB_COLOR0_VIEW) / 0x3c;
  1286. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1287. track->cb_dirty = true;
  1288. break;
  1289. case CB_COLOR8_VIEW:
  1290. case CB_COLOR9_VIEW:
  1291. case CB_COLOR10_VIEW:
  1292. case CB_COLOR11_VIEW:
  1293. tmp = ((reg - CB_COLOR8_VIEW) / 0x1c) + 8;
  1294. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1295. track->cb_dirty = true;
  1296. break;
  1297. case CB_COLOR0_INFO:
  1298. case CB_COLOR1_INFO:
  1299. case CB_COLOR2_INFO:
  1300. case CB_COLOR3_INFO:
  1301. case CB_COLOR4_INFO:
  1302. case CB_COLOR5_INFO:
  1303. case CB_COLOR6_INFO:
  1304. case CB_COLOR7_INFO:
  1305. tmp = (reg - CB_COLOR0_INFO) / 0x3c;
  1306. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1307. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1308. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1309. if (r) {
  1310. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1311. "0x%04X\n", reg);
  1312. return -EINVAL;
  1313. }
  1314. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1315. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1316. }
  1317. track->cb_dirty = true;
  1318. break;
  1319. case CB_COLOR8_INFO:
  1320. case CB_COLOR9_INFO:
  1321. case CB_COLOR10_INFO:
  1322. case CB_COLOR11_INFO:
  1323. tmp = ((reg - CB_COLOR8_INFO) / 0x1c) + 8;
  1324. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1325. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1326. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1327. if (r) {
  1328. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1329. "0x%04X\n", reg);
  1330. return -EINVAL;
  1331. }
  1332. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1333. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1334. }
  1335. track->cb_dirty = true;
  1336. break;
  1337. case CB_COLOR0_PITCH:
  1338. case CB_COLOR1_PITCH:
  1339. case CB_COLOR2_PITCH:
  1340. case CB_COLOR3_PITCH:
  1341. case CB_COLOR4_PITCH:
  1342. case CB_COLOR5_PITCH:
  1343. case CB_COLOR6_PITCH:
  1344. case CB_COLOR7_PITCH:
  1345. tmp = (reg - CB_COLOR0_PITCH) / 0x3c;
  1346. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1347. track->cb_dirty = true;
  1348. break;
  1349. case CB_COLOR8_PITCH:
  1350. case CB_COLOR9_PITCH:
  1351. case CB_COLOR10_PITCH:
  1352. case CB_COLOR11_PITCH:
  1353. tmp = ((reg - CB_COLOR8_PITCH) / 0x1c) + 8;
  1354. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1355. track->cb_dirty = true;
  1356. break;
  1357. case CB_COLOR0_SLICE:
  1358. case CB_COLOR1_SLICE:
  1359. case CB_COLOR2_SLICE:
  1360. case CB_COLOR3_SLICE:
  1361. case CB_COLOR4_SLICE:
  1362. case CB_COLOR5_SLICE:
  1363. case CB_COLOR6_SLICE:
  1364. case CB_COLOR7_SLICE:
  1365. tmp = (reg - CB_COLOR0_SLICE) / 0x3c;
  1366. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1367. track->cb_dirty = true;
  1368. break;
  1369. case CB_COLOR8_SLICE:
  1370. case CB_COLOR9_SLICE:
  1371. case CB_COLOR10_SLICE:
  1372. case CB_COLOR11_SLICE:
  1373. tmp = ((reg - CB_COLOR8_SLICE) / 0x1c) + 8;
  1374. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1375. track->cb_dirty = true;
  1376. break;
  1377. case CB_COLOR0_ATTRIB:
  1378. case CB_COLOR1_ATTRIB:
  1379. case CB_COLOR2_ATTRIB:
  1380. case CB_COLOR3_ATTRIB:
  1381. case CB_COLOR4_ATTRIB:
  1382. case CB_COLOR5_ATTRIB:
  1383. case CB_COLOR6_ATTRIB:
  1384. case CB_COLOR7_ATTRIB:
  1385. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1386. if (r) {
  1387. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1388. "0x%04X\n", reg);
  1389. return -EINVAL;
  1390. }
  1391. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1392. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1393. unsigned bankw, bankh, mtaspect, tile_split;
  1394. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1395. &bankw, &bankh, &mtaspect,
  1396. &tile_split);
  1397. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1398. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1399. CB_BANK_WIDTH(bankw) |
  1400. CB_BANK_HEIGHT(bankh) |
  1401. CB_MACRO_TILE_ASPECT(mtaspect);
  1402. }
  1403. }
  1404. tmp = ((reg - CB_COLOR0_ATTRIB) / 0x3c);
  1405. track->cb_color_attrib[tmp] = ib[idx];
  1406. track->cb_dirty = true;
  1407. break;
  1408. case CB_COLOR8_ATTRIB:
  1409. case CB_COLOR9_ATTRIB:
  1410. case CB_COLOR10_ATTRIB:
  1411. case CB_COLOR11_ATTRIB:
  1412. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1413. if (r) {
  1414. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1415. "0x%04X\n", reg);
  1416. return -EINVAL;
  1417. }
  1418. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1419. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1420. unsigned bankw, bankh, mtaspect, tile_split;
  1421. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1422. &bankw, &bankh, &mtaspect,
  1423. &tile_split);
  1424. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1425. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1426. CB_BANK_WIDTH(bankw) |
  1427. CB_BANK_HEIGHT(bankh) |
  1428. CB_MACRO_TILE_ASPECT(mtaspect);
  1429. }
  1430. }
  1431. tmp = ((reg - CB_COLOR8_ATTRIB) / 0x1c) + 8;
  1432. track->cb_color_attrib[tmp] = ib[idx];
  1433. track->cb_dirty = true;
  1434. break;
  1435. case CB_COLOR0_FMASK:
  1436. case CB_COLOR1_FMASK:
  1437. case CB_COLOR2_FMASK:
  1438. case CB_COLOR3_FMASK:
  1439. case CB_COLOR4_FMASK:
  1440. case CB_COLOR5_FMASK:
  1441. case CB_COLOR6_FMASK:
  1442. case CB_COLOR7_FMASK:
  1443. tmp = (reg - CB_COLOR0_FMASK) / 0x3c;
  1444. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1445. if (r) {
  1446. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1447. return -EINVAL;
  1448. }
  1449. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1450. track->cb_color_fmask_bo[tmp] = reloc->robj;
  1451. break;
  1452. case CB_COLOR0_CMASK:
  1453. case CB_COLOR1_CMASK:
  1454. case CB_COLOR2_CMASK:
  1455. case CB_COLOR3_CMASK:
  1456. case CB_COLOR4_CMASK:
  1457. case CB_COLOR5_CMASK:
  1458. case CB_COLOR6_CMASK:
  1459. case CB_COLOR7_CMASK:
  1460. tmp = (reg - CB_COLOR0_CMASK) / 0x3c;
  1461. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1462. if (r) {
  1463. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1464. return -EINVAL;
  1465. }
  1466. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1467. track->cb_color_cmask_bo[tmp] = reloc->robj;
  1468. break;
  1469. case CB_COLOR0_FMASK_SLICE:
  1470. case CB_COLOR1_FMASK_SLICE:
  1471. case CB_COLOR2_FMASK_SLICE:
  1472. case CB_COLOR3_FMASK_SLICE:
  1473. case CB_COLOR4_FMASK_SLICE:
  1474. case CB_COLOR5_FMASK_SLICE:
  1475. case CB_COLOR6_FMASK_SLICE:
  1476. case CB_COLOR7_FMASK_SLICE:
  1477. tmp = (reg - CB_COLOR0_FMASK_SLICE) / 0x3c;
  1478. track->cb_color_fmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1479. break;
  1480. case CB_COLOR0_CMASK_SLICE:
  1481. case CB_COLOR1_CMASK_SLICE:
  1482. case CB_COLOR2_CMASK_SLICE:
  1483. case CB_COLOR3_CMASK_SLICE:
  1484. case CB_COLOR4_CMASK_SLICE:
  1485. case CB_COLOR5_CMASK_SLICE:
  1486. case CB_COLOR6_CMASK_SLICE:
  1487. case CB_COLOR7_CMASK_SLICE:
  1488. tmp = (reg - CB_COLOR0_CMASK_SLICE) / 0x3c;
  1489. track->cb_color_cmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1490. break;
  1491. case CB_COLOR0_BASE:
  1492. case CB_COLOR1_BASE:
  1493. case CB_COLOR2_BASE:
  1494. case CB_COLOR3_BASE:
  1495. case CB_COLOR4_BASE:
  1496. case CB_COLOR5_BASE:
  1497. case CB_COLOR6_BASE:
  1498. case CB_COLOR7_BASE:
  1499. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1500. if (r) {
  1501. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1502. "0x%04X\n", reg);
  1503. return -EINVAL;
  1504. }
  1505. tmp = (reg - CB_COLOR0_BASE) / 0x3c;
  1506. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1507. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1508. track->cb_color_bo[tmp] = reloc->robj;
  1509. track->cb_dirty = true;
  1510. break;
  1511. case CB_COLOR8_BASE:
  1512. case CB_COLOR9_BASE:
  1513. case CB_COLOR10_BASE:
  1514. case CB_COLOR11_BASE:
  1515. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1516. if (r) {
  1517. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1518. "0x%04X\n", reg);
  1519. return -EINVAL;
  1520. }
  1521. tmp = ((reg - CB_COLOR8_BASE) / 0x1c) + 8;
  1522. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1523. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1524. track->cb_color_bo[tmp] = reloc->robj;
  1525. track->cb_dirty = true;
  1526. break;
  1527. case CB_IMMED0_BASE:
  1528. case CB_IMMED1_BASE:
  1529. case CB_IMMED2_BASE:
  1530. case CB_IMMED3_BASE:
  1531. case CB_IMMED4_BASE:
  1532. case CB_IMMED5_BASE:
  1533. case CB_IMMED6_BASE:
  1534. case CB_IMMED7_BASE:
  1535. case CB_IMMED8_BASE:
  1536. case CB_IMMED9_BASE:
  1537. case CB_IMMED10_BASE:
  1538. case CB_IMMED11_BASE:
  1539. case DB_HTILE_DATA_BASE:
  1540. case SQ_PGM_START_FS:
  1541. case SQ_PGM_START_ES:
  1542. case SQ_PGM_START_VS:
  1543. case SQ_PGM_START_GS:
  1544. case SQ_PGM_START_PS:
  1545. case SQ_PGM_START_HS:
  1546. case SQ_PGM_START_LS:
  1547. case SQ_CONST_MEM_BASE:
  1548. case SQ_ALU_CONST_CACHE_GS_0:
  1549. case SQ_ALU_CONST_CACHE_GS_1:
  1550. case SQ_ALU_CONST_CACHE_GS_2:
  1551. case SQ_ALU_CONST_CACHE_GS_3:
  1552. case SQ_ALU_CONST_CACHE_GS_4:
  1553. case SQ_ALU_CONST_CACHE_GS_5:
  1554. case SQ_ALU_CONST_CACHE_GS_6:
  1555. case SQ_ALU_CONST_CACHE_GS_7:
  1556. case SQ_ALU_CONST_CACHE_GS_8:
  1557. case SQ_ALU_CONST_CACHE_GS_9:
  1558. case SQ_ALU_CONST_CACHE_GS_10:
  1559. case SQ_ALU_CONST_CACHE_GS_11:
  1560. case SQ_ALU_CONST_CACHE_GS_12:
  1561. case SQ_ALU_CONST_CACHE_GS_13:
  1562. case SQ_ALU_CONST_CACHE_GS_14:
  1563. case SQ_ALU_CONST_CACHE_GS_15:
  1564. case SQ_ALU_CONST_CACHE_PS_0:
  1565. case SQ_ALU_CONST_CACHE_PS_1:
  1566. case SQ_ALU_CONST_CACHE_PS_2:
  1567. case SQ_ALU_CONST_CACHE_PS_3:
  1568. case SQ_ALU_CONST_CACHE_PS_4:
  1569. case SQ_ALU_CONST_CACHE_PS_5:
  1570. case SQ_ALU_CONST_CACHE_PS_6:
  1571. case SQ_ALU_CONST_CACHE_PS_7:
  1572. case SQ_ALU_CONST_CACHE_PS_8:
  1573. case SQ_ALU_CONST_CACHE_PS_9:
  1574. case SQ_ALU_CONST_CACHE_PS_10:
  1575. case SQ_ALU_CONST_CACHE_PS_11:
  1576. case SQ_ALU_CONST_CACHE_PS_12:
  1577. case SQ_ALU_CONST_CACHE_PS_13:
  1578. case SQ_ALU_CONST_CACHE_PS_14:
  1579. case SQ_ALU_CONST_CACHE_PS_15:
  1580. case SQ_ALU_CONST_CACHE_VS_0:
  1581. case SQ_ALU_CONST_CACHE_VS_1:
  1582. case SQ_ALU_CONST_CACHE_VS_2:
  1583. case SQ_ALU_CONST_CACHE_VS_3:
  1584. case SQ_ALU_CONST_CACHE_VS_4:
  1585. case SQ_ALU_CONST_CACHE_VS_5:
  1586. case SQ_ALU_CONST_CACHE_VS_6:
  1587. case SQ_ALU_CONST_CACHE_VS_7:
  1588. case SQ_ALU_CONST_CACHE_VS_8:
  1589. case SQ_ALU_CONST_CACHE_VS_9:
  1590. case SQ_ALU_CONST_CACHE_VS_10:
  1591. case SQ_ALU_CONST_CACHE_VS_11:
  1592. case SQ_ALU_CONST_CACHE_VS_12:
  1593. case SQ_ALU_CONST_CACHE_VS_13:
  1594. case SQ_ALU_CONST_CACHE_VS_14:
  1595. case SQ_ALU_CONST_CACHE_VS_15:
  1596. case SQ_ALU_CONST_CACHE_HS_0:
  1597. case SQ_ALU_CONST_CACHE_HS_1:
  1598. case SQ_ALU_CONST_CACHE_HS_2:
  1599. case SQ_ALU_CONST_CACHE_HS_3:
  1600. case SQ_ALU_CONST_CACHE_HS_4:
  1601. case SQ_ALU_CONST_CACHE_HS_5:
  1602. case SQ_ALU_CONST_CACHE_HS_6:
  1603. case SQ_ALU_CONST_CACHE_HS_7:
  1604. case SQ_ALU_CONST_CACHE_HS_8:
  1605. case SQ_ALU_CONST_CACHE_HS_9:
  1606. case SQ_ALU_CONST_CACHE_HS_10:
  1607. case SQ_ALU_CONST_CACHE_HS_11:
  1608. case SQ_ALU_CONST_CACHE_HS_12:
  1609. case SQ_ALU_CONST_CACHE_HS_13:
  1610. case SQ_ALU_CONST_CACHE_HS_14:
  1611. case SQ_ALU_CONST_CACHE_HS_15:
  1612. case SQ_ALU_CONST_CACHE_LS_0:
  1613. case SQ_ALU_CONST_CACHE_LS_1:
  1614. case SQ_ALU_CONST_CACHE_LS_2:
  1615. case SQ_ALU_CONST_CACHE_LS_3:
  1616. case SQ_ALU_CONST_CACHE_LS_4:
  1617. case SQ_ALU_CONST_CACHE_LS_5:
  1618. case SQ_ALU_CONST_CACHE_LS_6:
  1619. case SQ_ALU_CONST_CACHE_LS_7:
  1620. case SQ_ALU_CONST_CACHE_LS_8:
  1621. case SQ_ALU_CONST_CACHE_LS_9:
  1622. case SQ_ALU_CONST_CACHE_LS_10:
  1623. case SQ_ALU_CONST_CACHE_LS_11:
  1624. case SQ_ALU_CONST_CACHE_LS_12:
  1625. case SQ_ALU_CONST_CACHE_LS_13:
  1626. case SQ_ALU_CONST_CACHE_LS_14:
  1627. case SQ_ALU_CONST_CACHE_LS_15:
  1628. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1629. if (r) {
  1630. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1631. "0x%04X\n", reg);
  1632. return -EINVAL;
  1633. }
  1634. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1635. break;
  1636. case SX_MEMORY_EXPORT_BASE:
  1637. if (p->rdev->family >= CHIP_CAYMAN) {
  1638. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1639. "0x%04X\n", reg);
  1640. return -EINVAL;
  1641. }
  1642. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1643. if (r) {
  1644. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1645. "0x%04X\n", reg);
  1646. return -EINVAL;
  1647. }
  1648. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1649. break;
  1650. case CAYMAN_SX_SCATTER_EXPORT_BASE:
  1651. if (p->rdev->family < CHIP_CAYMAN) {
  1652. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1653. "0x%04X\n", reg);
  1654. return -EINVAL;
  1655. }
  1656. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1657. if (r) {
  1658. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1659. "0x%04X\n", reg);
  1660. return -EINVAL;
  1661. }
  1662. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1663. break;
  1664. case SX_MISC:
  1665. track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
  1666. break;
  1667. default:
  1668. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1669. return -EINVAL;
  1670. }
  1671. return 0;
  1672. }
  1673. static bool evergreen_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1674. {
  1675. u32 last_reg, m, i;
  1676. if (p->rdev->family >= CHIP_CAYMAN)
  1677. last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
  1678. else
  1679. last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
  1680. i = (reg >> 7);
  1681. if (i >= last_reg) {
  1682. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1683. return false;
  1684. }
  1685. m = 1 << ((reg >> 2) & 31);
  1686. if (p->rdev->family >= CHIP_CAYMAN) {
  1687. if (!(cayman_reg_safe_bm[i] & m))
  1688. return true;
  1689. } else {
  1690. if (!(evergreen_reg_safe_bm[i] & m))
  1691. return true;
  1692. }
  1693. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1694. return false;
  1695. }
  1696. static int evergreen_packet3_check(struct radeon_cs_parser *p,
  1697. struct radeon_cs_packet *pkt)
  1698. {
  1699. struct radeon_cs_reloc *reloc;
  1700. struct evergreen_cs_track *track;
  1701. volatile u32 *ib;
  1702. unsigned idx;
  1703. unsigned i;
  1704. unsigned start_reg, end_reg, reg;
  1705. int r;
  1706. u32 idx_value;
  1707. track = (struct evergreen_cs_track *)p->track;
  1708. ib = p->ib->ptr;
  1709. idx = pkt->idx + 1;
  1710. idx_value = radeon_get_ib_value(p, idx);
  1711. switch (pkt->opcode) {
  1712. case PACKET3_SET_PREDICATION:
  1713. {
  1714. int pred_op;
  1715. int tmp;
  1716. uint64_t offset;
  1717. if (pkt->count != 1) {
  1718. DRM_ERROR("bad SET PREDICATION\n");
  1719. return -EINVAL;
  1720. }
  1721. tmp = radeon_get_ib_value(p, idx + 1);
  1722. pred_op = (tmp >> 16) & 0x7;
  1723. /* for the clear predicate operation */
  1724. if (pred_op == 0)
  1725. return 0;
  1726. if (pred_op > 2) {
  1727. DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
  1728. return -EINVAL;
  1729. }
  1730. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1731. if (r) {
  1732. DRM_ERROR("bad SET PREDICATION\n");
  1733. return -EINVAL;
  1734. }
  1735. offset = reloc->lobj.gpu_offset +
  1736. (idx_value & 0xfffffff0) +
  1737. ((u64)(tmp & 0xff) << 32);
  1738. ib[idx + 0] = offset;
  1739. ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1740. }
  1741. break;
  1742. case PACKET3_CONTEXT_CONTROL:
  1743. if (pkt->count != 1) {
  1744. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1745. return -EINVAL;
  1746. }
  1747. break;
  1748. case PACKET3_INDEX_TYPE:
  1749. case PACKET3_NUM_INSTANCES:
  1750. case PACKET3_CLEAR_STATE:
  1751. if (pkt->count) {
  1752. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1753. return -EINVAL;
  1754. }
  1755. break;
  1756. case CAYMAN_PACKET3_DEALLOC_STATE:
  1757. if (p->rdev->family < CHIP_CAYMAN) {
  1758. DRM_ERROR("bad PACKET3_DEALLOC_STATE\n");
  1759. return -EINVAL;
  1760. }
  1761. if (pkt->count) {
  1762. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1763. return -EINVAL;
  1764. }
  1765. break;
  1766. case PACKET3_INDEX_BASE:
  1767. {
  1768. uint64_t offset;
  1769. if (pkt->count != 1) {
  1770. DRM_ERROR("bad INDEX_BASE\n");
  1771. return -EINVAL;
  1772. }
  1773. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1774. if (r) {
  1775. DRM_ERROR("bad INDEX_BASE\n");
  1776. return -EINVAL;
  1777. }
  1778. offset = reloc->lobj.gpu_offset +
  1779. idx_value +
  1780. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1781. ib[idx+0] = offset;
  1782. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1783. r = evergreen_cs_track_check(p);
  1784. if (r) {
  1785. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1786. return r;
  1787. }
  1788. break;
  1789. }
  1790. case PACKET3_DRAW_INDEX:
  1791. {
  1792. uint64_t offset;
  1793. if (pkt->count != 3) {
  1794. DRM_ERROR("bad DRAW_INDEX\n");
  1795. return -EINVAL;
  1796. }
  1797. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1798. if (r) {
  1799. DRM_ERROR("bad DRAW_INDEX\n");
  1800. return -EINVAL;
  1801. }
  1802. offset = reloc->lobj.gpu_offset +
  1803. idx_value +
  1804. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1805. ib[idx+0] = offset;
  1806. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1807. r = evergreen_cs_track_check(p);
  1808. if (r) {
  1809. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1810. return r;
  1811. }
  1812. break;
  1813. }
  1814. case PACKET3_DRAW_INDEX_2:
  1815. {
  1816. uint64_t offset;
  1817. if (pkt->count != 4) {
  1818. DRM_ERROR("bad DRAW_INDEX_2\n");
  1819. return -EINVAL;
  1820. }
  1821. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1822. if (r) {
  1823. DRM_ERROR("bad DRAW_INDEX_2\n");
  1824. return -EINVAL;
  1825. }
  1826. offset = reloc->lobj.gpu_offset +
  1827. radeon_get_ib_value(p, idx+1) +
  1828. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1829. ib[idx+1] = offset;
  1830. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1831. r = evergreen_cs_track_check(p);
  1832. if (r) {
  1833. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1834. return r;
  1835. }
  1836. break;
  1837. }
  1838. case PACKET3_DRAW_INDEX_AUTO:
  1839. if (pkt->count != 1) {
  1840. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1841. return -EINVAL;
  1842. }
  1843. r = evergreen_cs_track_check(p);
  1844. if (r) {
  1845. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1846. return r;
  1847. }
  1848. break;
  1849. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  1850. if (pkt->count != 2) {
  1851. DRM_ERROR("bad DRAW_INDEX_MULTI_AUTO\n");
  1852. return -EINVAL;
  1853. }
  1854. r = evergreen_cs_track_check(p);
  1855. if (r) {
  1856. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1857. return r;
  1858. }
  1859. break;
  1860. case PACKET3_DRAW_INDEX_IMMD:
  1861. if (pkt->count < 2) {
  1862. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1863. return -EINVAL;
  1864. }
  1865. r = evergreen_cs_track_check(p);
  1866. if (r) {
  1867. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1868. return r;
  1869. }
  1870. break;
  1871. case PACKET3_DRAW_INDEX_OFFSET:
  1872. if (pkt->count != 2) {
  1873. DRM_ERROR("bad DRAW_INDEX_OFFSET\n");
  1874. return -EINVAL;
  1875. }
  1876. r = evergreen_cs_track_check(p);
  1877. if (r) {
  1878. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1879. return r;
  1880. }
  1881. break;
  1882. case PACKET3_DRAW_INDEX_OFFSET_2:
  1883. if (pkt->count != 3) {
  1884. DRM_ERROR("bad DRAW_INDEX_OFFSET_2\n");
  1885. return -EINVAL;
  1886. }
  1887. r = evergreen_cs_track_check(p);
  1888. if (r) {
  1889. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1890. return r;
  1891. }
  1892. break;
  1893. case PACKET3_DISPATCH_DIRECT:
  1894. if (pkt->count != 3) {
  1895. DRM_ERROR("bad DISPATCH_DIRECT\n");
  1896. return -EINVAL;
  1897. }
  1898. r = evergreen_cs_track_check(p);
  1899. if (r) {
  1900. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1901. return r;
  1902. }
  1903. break;
  1904. case PACKET3_DISPATCH_INDIRECT:
  1905. if (pkt->count != 1) {
  1906. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  1907. return -EINVAL;
  1908. }
  1909. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1910. if (r) {
  1911. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  1912. return -EINVAL;
  1913. }
  1914. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1915. r = evergreen_cs_track_check(p);
  1916. if (r) {
  1917. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1918. return r;
  1919. }
  1920. break;
  1921. case PACKET3_WAIT_REG_MEM:
  1922. if (pkt->count != 5) {
  1923. DRM_ERROR("bad WAIT_REG_MEM\n");
  1924. return -EINVAL;
  1925. }
  1926. /* bit 4 is reg (0) or mem (1) */
  1927. if (idx_value & 0x10) {
  1928. uint64_t offset;
  1929. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1930. if (r) {
  1931. DRM_ERROR("bad WAIT_REG_MEM\n");
  1932. return -EINVAL;
  1933. }
  1934. offset = reloc->lobj.gpu_offset +
  1935. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  1936. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1937. ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffffc);
  1938. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1939. }
  1940. break;
  1941. case PACKET3_SURFACE_SYNC:
  1942. if (pkt->count != 3) {
  1943. DRM_ERROR("bad SURFACE_SYNC\n");
  1944. return -EINVAL;
  1945. }
  1946. /* 0xffffffff/0x0 is flush all cache flag */
  1947. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1948. radeon_get_ib_value(p, idx + 2) != 0) {
  1949. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1950. if (r) {
  1951. DRM_ERROR("bad SURFACE_SYNC\n");
  1952. return -EINVAL;
  1953. }
  1954. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1955. }
  1956. break;
  1957. case PACKET3_EVENT_WRITE:
  1958. if (pkt->count != 2 && pkt->count != 0) {
  1959. DRM_ERROR("bad EVENT_WRITE\n");
  1960. return -EINVAL;
  1961. }
  1962. if (pkt->count) {
  1963. uint64_t offset;
  1964. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1965. if (r) {
  1966. DRM_ERROR("bad EVENT_WRITE\n");
  1967. return -EINVAL;
  1968. }
  1969. offset = reloc->lobj.gpu_offset +
  1970. (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
  1971. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1972. ib[idx+1] = offset & 0xfffffff8;
  1973. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1974. }
  1975. break;
  1976. case PACKET3_EVENT_WRITE_EOP:
  1977. {
  1978. uint64_t offset;
  1979. if (pkt->count != 4) {
  1980. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1981. return -EINVAL;
  1982. }
  1983. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1984. if (r) {
  1985. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1986. return -EINVAL;
  1987. }
  1988. offset = reloc->lobj.gpu_offset +
  1989. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  1990. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1991. ib[idx+1] = offset & 0xfffffffc;
  1992. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1993. break;
  1994. }
  1995. case PACKET3_EVENT_WRITE_EOS:
  1996. {
  1997. uint64_t offset;
  1998. if (pkt->count != 3) {
  1999. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  2000. return -EINVAL;
  2001. }
  2002. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2003. if (r) {
  2004. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  2005. return -EINVAL;
  2006. }
  2007. offset = reloc->lobj.gpu_offset +
  2008. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2009. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2010. ib[idx+1] = offset & 0xfffffffc;
  2011. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2012. break;
  2013. }
  2014. case PACKET3_SET_CONFIG_REG:
  2015. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2016. end_reg = 4 * pkt->count + start_reg - 4;
  2017. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2018. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2019. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2020. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2021. return -EINVAL;
  2022. }
  2023. for (i = 0; i < pkt->count; i++) {
  2024. reg = start_reg + (4 * i);
  2025. r = evergreen_cs_check_reg(p, reg, idx+1+i);
  2026. if (r)
  2027. return r;
  2028. }
  2029. break;
  2030. case PACKET3_SET_CONTEXT_REG:
  2031. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_START;
  2032. end_reg = 4 * pkt->count + start_reg - 4;
  2033. if ((start_reg < PACKET3_SET_CONTEXT_REG_START) ||
  2034. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  2035. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  2036. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  2037. return -EINVAL;
  2038. }
  2039. for (i = 0; i < pkt->count; i++) {
  2040. reg = start_reg + (4 * i);
  2041. r = evergreen_cs_check_reg(p, reg, idx+1+i);
  2042. if (r)
  2043. return r;
  2044. }
  2045. break;
  2046. case PACKET3_SET_RESOURCE:
  2047. if (pkt->count % 8) {
  2048. DRM_ERROR("bad SET_RESOURCE\n");
  2049. return -EINVAL;
  2050. }
  2051. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_START;
  2052. end_reg = 4 * pkt->count + start_reg - 4;
  2053. if ((start_reg < PACKET3_SET_RESOURCE_START) ||
  2054. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  2055. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  2056. DRM_ERROR("bad SET_RESOURCE\n");
  2057. return -EINVAL;
  2058. }
  2059. for (i = 0; i < (pkt->count / 8); i++) {
  2060. struct radeon_bo *texture, *mipmap;
  2061. u32 toffset, moffset;
  2062. u32 size, offset;
  2063. switch (G__SQ_CONSTANT_TYPE(radeon_get_ib_value(p, idx+1+(i*8)+7))) {
  2064. case SQ_TEX_VTX_VALID_TEXTURE:
  2065. /* tex base */
  2066. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2067. if (r) {
  2068. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2069. return -EINVAL;
  2070. }
  2071. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  2072. ib[idx+1+(i*8)+1] |=
  2073. TEX_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  2074. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  2075. unsigned bankw, bankh, mtaspect, tile_split;
  2076. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  2077. &bankw, &bankh, &mtaspect,
  2078. &tile_split);
  2079. ib[idx+1+(i*8)+6] |= TEX_TILE_SPLIT(tile_split);
  2080. ib[idx+1+(i*8)+7] |=
  2081. TEX_BANK_WIDTH(bankw) |
  2082. TEX_BANK_HEIGHT(bankh) |
  2083. MACRO_TILE_ASPECT(mtaspect) |
  2084. TEX_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  2085. }
  2086. }
  2087. texture = reloc->robj;
  2088. toffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2089. /* tex mip base */
  2090. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2091. if (r) {
  2092. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2093. return -EINVAL;
  2094. }
  2095. moffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2096. mipmap = reloc->robj;
  2097. r = evergreen_cs_track_validate_texture(p, texture, mipmap, idx+1+(i*8));
  2098. if (r)
  2099. return r;
  2100. ib[idx+1+(i*8)+2] += toffset;
  2101. ib[idx+1+(i*8)+3] += moffset;
  2102. break;
  2103. case SQ_TEX_VTX_VALID_BUFFER:
  2104. {
  2105. uint64_t offset64;
  2106. /* vtx base */
  2107. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2108. if (r) {
  2109. DRM_ERROR("bad SET_RESOURCE (vtx)\n");
  2110. return -EINVAL;
  2111. }
  2112. offset = radeon_get_ib_value(p, idx+1+(i*8)+0);
  2113. size = radeon_get_ib_value(p, idx+1+(i*8)+1);
  2114. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  2115. /* force size to size of the buffer */
  2116. dev_warn(p->dev, "vbo resource seems too big for the bo\n");
  2117. ib[idx+1+(i*8)+1] = radeon_bo_size(reloc->robj) - offset;
  2118. }
  2119. offset64 = reloc->lobj.gpu_offset + offset;
  2120. ib[idx+1+(i*8)+0] = offset64;
  2121. ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
  2122. (upper_32_bits(offset64) & 0xff);
  2123. break;
  2124. }
  2125. case SQ_TEX_VTX_INVALID_TEXTURE:
  2126. case SQ_TEX_VTX_INVALID_BUFFER:
  2127. default:
  2128. DRM_ERROR("bad SET_RESOURCE\n");
  2129. return -EINVAL;
  2130. }
  2131. }
  2132. break;
  2133. case PACKET3_SET_ALU_CONST:
  2134. /* XXX fix me ALU const buffers only */
  2135. break;
  2136. case PACKET3_SET_BOOL_CONST:
  2137. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_START;
  2138. end_reg = 4 * pkt->count + start_reg - 4;
  2139. if ((start_reg < PACKET3_SET_BOOL_CONST_START) ||
  2140. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  2141. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  2142. DRM_ERROR("bad SET_BOOL_CONST\n");
  2143. return -EINVAL;
  2144. }
  2145. break;
  2146. case PACKET3_SET_LOOP_CONST:
  2147. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_START;
  2148. end_reg = 4 * pkt->count + start_reg - 4;
  2149. if ((start_reg < PACKET3_SET_LOOP_CONST_START) ||
  2150. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  2151. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  2152. DRM_ERROR("bad SET_LOOP_CONST\n");
  2153. return -EINVAL;
  2154. }
  2155. break;
  2156. case PACKET3_SET_CTL_CONST:
  2157. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_START;
  2158. end_reg = 4 * pkt->count + start_reg - 4;
  2159. if ((start_reg < PACKET3_SET_CTL_CONST_START) ||
  2160. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  2161. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  2162. DRM_ERROR("bad SET_CTL_CONST\n");
  2163. return -EINVAL;
  2164. }
  2165. break;
  2166. case PACKET3_SET_SAMPLER:
  2167. if (pkt->count % 3) {
  2168. DRM_ERROR("bad SET_SAMPLER\n");
  2169. return -EINVAL;
  2170. }
  2171. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_START;
  2172. end_reg = 4 * pkt->count + start_reg - 4;
  2173. if ((start_reg < PACKET3_SET_SAMPLER_START) ||
  2174. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  2175. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  2176. DRM_ERROR("bad SET_SAMPLER\n");
  2177. return -EINVAL;
  2178. }
  2179. break;
  2180. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2181. if (pkt->count != 4) {
  2182. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
  2183. return -EINVAL;
  2184. }
  2185. /* Updating memory at DST_ADDRESS. */
  2186. if (idx_value & 0x1) {
  2187. u64 offset;
  2188. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2189. if (r) {
  2190. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
  2191. return -EINVAL;
  2192. }
  2193. offset = radeon_get_ib_value(p, idx+1);
  2194. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2195. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2196. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
  2197. offset + 4, radeon_bo_size(reloc->robj));
  2198. return -EINVAL;
  2199. }
  2200. offset += reloc->lobj.gpu_offset;
  2201. ib[idx+1] = offset;
  2202. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2203. }
  2204. /* Reading data from SRC_ADDRESS. */
  2205. if (((idx_value >> 1) & 0x3) == 2) {
  2206. u64 offset;
  2207. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2208. if (r) {
  2209. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
  2210. return -EINVAL;
  2211. }
  2212. offset = radeon_get_ib_value(p, idx+3);
  2213. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2214. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2215. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
  2216. offset + 4, radeon_bo_size(reloc->robj));
  2217. return -EINVAL;
  2218. }
  2219. offset += reloc->lobj.gpu_offset;
  2220. ib[idx+3] = offset;
  2221. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2222. }
  2223. break;
  2224. case PACKET3_COPY_DW:
  2225. if (pkt->count != 4) {
  2226. DRM_ERROR("bad COPY_DW (invalid count)\n");
  2227. return -EINVAL;
  2228. }
  2229. if (idx_value & 0x1) {
  2230. u64 offset;
  2231. /* SRC is memory. */
  2232. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2233. if (r) {
  2234. DRM_ERROR("bad COPY_DW (missing src reloc)\n");
  2235. return -EINVAL;
  2236. }
  2237. offset = radeon_get_ib_value(p, idx+1);
  2238. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2239. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2240. DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
  2241. offset + 4, radeon_bo_size(reloc->robj));
  2242. return -EINVAL;
  2243. }
  2244. offset += reloc->lobj.gpu_offset;
  2245. ib[idx+1] = offset;
  2246. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2247. } else {
  2248. /* SRC is a reg. */
  2249. reg = radeon_get_ib_value(p, idx+1) << 2;
  2250. if (!evergreen_is_safe_reg(p, reg, idx+1))
  2251. return -EINVAL;
  2252. }
  2253. if (idx_value & 0x2) {
  2254. u64 offset;
  2255. /* DST is memory. */
  2256. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2257. if (r) {
  2258. DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
  2259. return -EINVAL;
  2260. }
  2261. offset = radeon_get_ib_value(p, idx+3);
  2262. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2263. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2264. DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
  2265. offset + 4, radeon_bo_size(reloc->robj));
  2266. return -EINVAL;
  2267. }
  2268. offset += reloc->lobj.gpu_offset;
  2269. ib[idx+3] = offset;
  2270. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2271. } else {
  2272. /* DST is a reg. */
  2273. reg = radeon_get_ib_value(p, idx+3) << 2;
  2274. if (!evergreen_is_safe_reg(p, reg, idx+3))
  2275. return -EINVAL;
  2276. }
  2277. break;
  2278. case PACKET3_NOP:
  2279. break;
  2280. default:
  2281. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  2282. return -EINVAL;
  2283. }
  2284. return 0;
  2285. }
  2286. int evergreen_cs_parse(struct radeon_cs_parser *p)
  2287. {
  2288. struct radeon_cs_packet pkt;
  2289. struct evergreen_cs_track *track;
  2290. u32 tmp;
  2291. int r;
  2292. if (p->track == NULL) {
  2293. /* initialize tracker, we are in kms */
  2294. track = kzalloc(sizeof(*track), GFP_KERNEL);
  2295. if (track == NULL)
  2296. return -ENOMEM;
  2297. evergreen_cs_track_init(track);
  2298. if (p->rdev->family >= CHIP_CAYMAN)
  2299. tmp = p->rdev->config.cayman.tile_config;
  2300. else
  2301. tmp = p->rdev->config.evergreen.tile_config;
  2302. switch (tmp & 0xf) {
  2303. case 0:
  2304. track->npipes = 1;
  2305. break;
  2306. case 1:
  2307. default:
  2308. track->npipes = 2;
  2309. break;
  2310. case 2:
  2311. track->npipes = 4;
  2312. break;
  2313. case 3:
  2314. track->npipes = 8;
  2315. break;
  2316. }
  2317. switch ((tmp & 0xf0) >> 4) {
  2318. case 0:
  2319. track->nbanks = 4;
  2320. break;
  2321. case 1:
  2322. default:
  2323. track->nbanks = 8;
  2324. break;
  2325. case 2:
  2326. track->nbanks = 16;
  2327. break;
  2328. }
  2329. switch ((tmp & 0xf00) >> 8) {
  2330. case 0:
  2331. track->group_size = 256;
  2332. break;
  2333. case 1:
  2334. default:
  2335. track->group_size = 512;
  2336. break;
  2337. }
  2338. switch ((tmp & 0xf000) >> 12) {
  2339. case 0:
  2340. track->row_size = 1;
  2341. break;
  2342. case 1:
  2343. default:
  2344. track->row_size = 2;
  2345. break;
  2346. case 2:
  2347. track->row_size = 4;
  2348. break;
  2349. }
  2350. p->track = track;
  2351. }
  2352. do {
  2353. r = evergreen_cs_packet_parse(p, &pkt, p->idx);
  2354. if (r) {
  2355. kfree(p->track);
  2356. p->track = NULL;
  2357. return r;
  2358. }
  2359. p->idx += pkt.count + 2;
  2360. switch (pkt.type) {
  2361. case PACKET_TYPE0:
  2362. r = evergreen_cs_parse_packet0(p, &pkt);
  2363. break;
  2364. case PACKET_TYPE2:
  2365. break;
  2366. case PACKET_TYPE3:
  2367. r = evergreen_packet3_check(p, &pkt);
  2368. break;
  2369. default:
  2370. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  2371. kfree(p->track);
  2372. p->track = NULL;
  2373. return -EINVAL;
  2374. }
  2375. if (r) {
  2376. kfree(p->track);
  2377. p->track = NULL;
  2378. return r;
  2379. }
  2380. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2381. #if 0
  2382. for (r = 0; r < p->ib->length_dw; r++) {
  2383. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  2384. mdelay(1);
  2385. }
  2386. #endif
  2387. kfree(p->track);
  2388. p->track = NULL;
  2389. return 0;
  2390. }
  2391. /* vm parser */
  2392. static bool evergreen_vm_reg_valid(u32 reg)
  2393. {
  2394. /* context regs are fine */
  2395. if (reg >= 0x28000)
  2396. return true;
  2397. /* check config regs */
  2398. switch (reg) {
  2399. case GRBM_GFX_INDEX:
  2400. case VGT_VTX_VECT_EJECT_REG:
  2401. case VGT_CACHE_INVALIDATION:
  2402. case VGT_GS_VERTEX_REUSE:
  2403. case VGT_PRIMITIVE_TYPE:
  2404. case VGT_INDEX_TYPE:
  2405. case VGT_NUM_INDICES:
  2406. case VGT_NUM_INSTANCES:
  2407. case VGT_COMPUTE_DIM_X:
  2408. case VGT_COMPUTE_DIM_Y:
  2409. case VGT_COMPUTE_DIM_Z:
  2410. case VGT_COMPUTE_START_X:
  2411. case VGT_COMPUTE_START_Y:
  2412. case VGT_COMPUTE_START_Z:
  2413. case VGT_COMPUTE_INDEX:
  2414. case VGT_COMPUTE_THREAD_GROUP_SIZE:
  2415. case VGT_HS_OFFCHIP_PARAM:
  2416. case PA_CL_ENHANCE:
  2417. case PA_SU_LINE_STIPPLE_VALUE:
  2418. case PA_SC_LINE_STIPPLE_STATE:
  2419. case PA_SC_ENHANCE:
  2420. case SQ_DYN_GPR_CNTL_PS_FLUSH_REQ:
  2421. case SQ_DYN_GPR_SIMD_LOCK_EN:
  2422. case SQ_CONFIG:
  2423. case SQ_GPR_RESOURCE_MGMT_1:
  2424. case SQ_GLOBAL_GPR_RESOURCE_MGMT_1:
  2425. case SQ_GLOBAL_GPR_RESOURCE_MGMT_2:
  2426. case SQ_CONST_MEM_BASE:
  2427. case SQ_STATIC_THREAD_MGMT_1:
  2428. case SQ_STATIC_THREAD_MGMT_2:
  2429. case SQ_STATIC_THREAD_MGMT_3:
  2430. case SPI_CONFIG_CNTL:
  2431. case SPI_CONFIG_CNTL_1:
  2432. case TA_CNTL_AUX:
  2433. case DB_DEBUG:
  2434. case DB_DEBUG2:
  2435. case DB_DEBUG3:
  2436. case DB_DEBUG4:
  2437. case DB_WATERMARKS:
  2438. case TD_PS_BORDER_COLOR_INDEX:
  2439. case TD_PS_BORDER_COLOR_RED:
  2440. case TD_PS_BORDER_COLOR_GREEN:
  2441. case TD_PS_BORDER_COLOR_BLUE:
  2442. case TD_PS_BORDER_COLOR_ALPHA:
  2443. case TD_VS_BORDER_COLOR_INDEX:
  2444. case TD_VS_BORDER_COLOR_RED:
  2445. case TD_VS_BORDER_COLOR_GREEN:
  2446. case TD_VS_BORDER_COLOR_BLUE:
  2447. case TD_VS_BORDER_COLOR_ALPHA:
  2448. case TD_GS_BORDER_COLOR_INDEX:
  2449. case TD_GS_BORDER_COLOR_RED:
  2450. case TD_GS_BORDER_COLOR_GREEN:
  2451. case TD_GS_BORDER_COLOR_BLUE:
  2452. case TD_GS_BORDER_COLOR_ALPHA:
  2453. case TD_HS_BORDER_COLOR_INDEX:
  2454. case TD_HS_BORDER_COLOR_RED:
  2455. case TD_HS_BORDER_COLOR_GREEN:
  2456. case TD_HS_BORDER_COLOR_BLUE:
  2457. case TD_HS_BORDER_COLOR_ALPHA:
  2458. case TD_LS_BORDER_COLOR_INDEX:
  2459. case TD_LS_BORDER_COLOR_RED:
  2460. case TD_LS_BORDER_COLOR_GREEN:
  2461. case TD_LS_BORDER_COLOR_BLUE:
  2462. case TD_LS_BORDER_COLOR_ALPHA:
  2463. case TD_CS_BORDER_COLOR_INDEX:
  2464. case TD_CS_BORDER_COLOR_RED:
  2465. case TD_CS_BORDER_COLOR_GREEN:
  2466. case TD_CS_BORDER_COLOR_BLUE:
  2467. case TD_CS_BORDER_COLOR_ALPHA:
  2468. case SQ_ESGS_RING_SIZE:
  2469. case SQ_GSVS_RING_SIZE:
  2470. case SQ_ESTMP_RING_SIZE:
  2471. case SQ_GSTMP_RING_SIZE:
  2472. case SQ_HSTMP_RING_SIZE:
  2473. case SQ_LSTMP_RING_SIZE:
  2474. case SQ_PSTMP_RING_SIZE:
  2475. case SQ_VSTMP_RING_SIZE:
  2476. case SQ_ESGS_RING_ITEMSIZE:
  2477. case SQ_ESTMP_RING_ITEMSIZE:
  2478. case SQ_GSTMP_RING_ITEMSIZE:
  2479. case SQ_GSVS_RING_ITEMSIZE:
  2480. case SQ_GS_VERT_ITEMSIZE:
  2481. case SQ_GS_VERT_ITEMSIZE_1:
  2482. case SQ_GS_VERT_ITEMSIZE_2:
  2483. case SQ_GS_VERT_ITEMSIZE_3:
  2484. case SQ_GSVS_RING_OFFSET_1:
  2485. case SQ_GSVS_RING_OFFSET_2:
  2486. case SQ_GSVS_RING_OFFSET_3:
  2487. case SQ_HSTMP_RING_ITEMSIZE:
  2488. case SQ_LSTMP_RING_ITEMSIZE:
  2489. case SQ_PSTMP_RING_ITEMSIZE:
  2490. case SQ_VSTMP_RING_ITEMSIZE:
  2491. case VGT_TF_RING_SIZE:
  2492. case SQ_ESGS_RING_BASE:
  2493. case SQ_GSVS_RING_BASE:
  2494. case SQ_ESTMP_RING_BASE:
  2495. case SQ_GSTMP_RING_BASE:
  2496. case SQ_HSTMP_RING_BASE:
  2497. case SQ_LSTMP_RING_BASE:
  2498. case SQ_PSTMP_RING_BASE:
  2499. case SQ_VSTMP_RING_BASE:
  2500. case CAYMAN_VGT_OFFCHIP_LDS_BASE:
  2501. case CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS:
  2502. return true;
  2503. default:
  2504. return false;
  2505. }
  2506. }
  2507. static int evergreen_vm_packet3_check(struct radeon_device *rdev,
  2508. u32 *ib, struct radeon_cs_packet *pkt)
  2509. {
  2510. u32 idx = pkt->idx + 1;
  2511. u32 idx_value = ib[idx];
  2512. u32 start_reg, end_reg, reg, i;
  2513. switch (pkt->opcode) {
  2514. case PACKET3_NOP:
  2515. case PACKET3_SET_BASE:
  2516. case PACKET3_CLEAR_STATE:
  2517. case PACKET3_INDEX_BUFFER_SIZE:
  2518. case PACKET3_DISPATCH_DIRECT:
  2519. case PACKET3_DISPATCH_INDIRECT:
  2520. case PACKET3_MODE_CONTROL:
  2521. case PACKET3_SET_PREDICATION:
  2522. case PACKET3_COND_EXEC:
  2523. case PACKET3_PRED_EXEC:
  2524. case PACKET3_DRAW_INDIRECT:
  2525. case PACKET3_DRAW_INDEX_INDIRECT:
  2526. case PACKET3_INDEX_BASE:
  2527. case PACKET3_DRAW_INDEX_2:
  2528. case PACKET3_CONTEXT_CONTROL:
  2529. case PACKET3_DRAW_INDEX_OFFSET:
  2530. case PACKET3_INDEX_TYPE:
  2531. case PACKET3_DRAW_INDEX:
  2532. case PACKET3_DRAW_INDEX_AUTO:
  2533. case PACKET3_DRAW_INDEX_IMMD:
  2534. case PACKET3_NUM_INSTANCES:
  2535. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2536. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2537. case PACKET3_DRAW_INDEX_OFFSET_2:
  2538. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2539. case PACKET3_MPEG_INDEX:
  2540. case PACKET3_WAIT_REG_MEM:
  2541. case PACKET3_MEM_WRITE:
  2542. case PACKET3_SURFACE_SYNC:
  2543. case PACKET3_EVENT_WRITE:
  2544. case PACKET3_EVENT_WRITE_EOP:
  2545. case PACKET3_EVENT_WRITE_EOS:
  2546. case PACKET3_SET_CONTEXT_REG:
  2547. case PACKET3_SET_BOOL_CONST:
  2548. case PACKET3_SET_LOOP_CONST:
  2549. case PACKET3_SET_RESOURCE:
  2550. case PACKET3_SET_SAMPLER:
  2551. case PACKET3_SET_CTL_CONST:
  2552. case PACKET3_SET_RESOURCE_OFFSET:
  2553. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2554. case PACKET3_SET_RESOURCE_INDIRECT:
  2555. case CAYMAN_PACKET3_DEALLOC_STATE:
  2556. break;
  2557. case PACKET3_COND_WRITE:
  2558. if (idx_value & 0x100) {
  2559. reg = ib[idx + 5] * 4;
  2560. if (!evergreen_vm_reg_valid(reg))
  2561. return -EINVAL;
  2562. }
  2563. break;
  2564. case PACKET3_COPY_DW:
  2565. if (idx_value & 0x2) {
  2566. reg = ib[idx + 3] * 4;
  2567. if (!evergreen_vm_reg_valid(reg))
  2568. return -EINVAL;
  2569. }
  2570. break;
  2571. case PACKET3_SET_CONFIG_REG:
  2572. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2573. end_reg = 4 * pkt->count + start_reg - 4;
  2574. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2575. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2576. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2577. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2578. return -EINVAL;
  2579. }
  2580. for (i = 0; i < pkt->count; i++) {
  2581. reg = start_reg + (4 * i);
  2582. if (!evergreen_vm_reg_valid(reg))
  2583. return -EINVAL;
  2584. }
  2585. break;
  2586. default:
  2587. return -EINVAL;
  2588. }
  2589. return 0;
  2590. }
  2591. int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2592. {
  2593. int ret = 0;
  2594. u32 idx = 0;
  2595. struct radeon_cs_packet pkt;
  2596. do {
  2597. pkt.idx = idx;
  2598. pkt.type = CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2599. pkt.count = CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2600. pkt.one_reg_wr = 0;
  2601. switch (pkt.type) {
  2602. case PACKET_TYPE0:
  2603. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2604. ret = -EINVAL;
  2605. break;
  2606. case PACKET_TYPE2:
  2607. idx += 1;
  2608. break;
  2609. case PACKET_TYPE3:
  2610. pkt.opcode = CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2611. ret = evergreen_vm_packet3_check(rdev, ib->ptr, &pkt);
  2612. idx += pkt.count + 2;
  2613. break;
  2614. default:
  2615. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2616. ret = -EINVAL;
  2617. break;
  2618. }
  2619. if (ret)
  2620. break;
  2621. } while (idx < ib->length_dw);
  2622. return ret;
  2623. }