atombios_crtc.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
  206. {
  207. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  208. struct drm_device *dev = crtc->dev;
  209. struct radeon_device *rdev = dev->dev_private;
  210. int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
  211. ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
  212. memset(&args, 0, sizeof(args));
  213. args.ucDispPipeId = radeon_crtc->crtc_id;
  214. args.ucEnable = state;
  215. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  216. }
  217. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  218. {
  219. struct drm_device *dev = crtc->dev;
  220. struct radeon_device *rdev = dev->dev_private;
  221. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  222. switch (mode) {
  223. case DRM_MODE_DPMS_ON:
  224. radeon_crtc->enabled = true;
  225. /* adjust pm to dpms changes BEFORE enabling crtcs */
  226. radeon_pm_compute_clocks(rdev);
  227. /* disable crtc pair power gating before programming */
  228. if (ASIC_IS_DCE6(rdev))
  229. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  230. atombios_enable_crtc(crtc, ATOM_ENABLE);
  231. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  232. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  233. atombios_blank_crtc(crtc, ATOM_DISABLE);
  234. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  235. radeon_crtc_load_lut(crtc);
  236. break;
  237. case DRM_MODE_DPMS_STANDBY:
  238. case DRM_MODE_DPMS_SUSPEND:
  239. case DRM_MODE_DPMS_OFF:
  240. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  241. if (radeon_crtc->enabled)
  242. atombios_blank_crtc(crtc, ATOM_ENABLE);
  243. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  244. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  245. atombios_enable_crtc(crtc, ATOM_DISABLE);
  246. radeon_crtc->enabled = false;
  247. /* power gating is per-pair */
  248. if (ASIC_IS_DCE6(rdev)) {
  249. struct drm_crtc *other_crtc;
  250. struct radeon_crtc *other_radeon_crtc;
  251. list_for_each_entry(other_crtc, &rdev->ddev->mode_config.crtc_list, head) {
  252. other_radeon_crtc = to_radeon_crtc(other_crtc);
  253. if (((radeon_crtc->crtc_id == 0) && (other_radeon_crtc->crtc_id == 1)) ||
  254. ((radeon_crtc->crtc_id == 1) && (other_radeon_crtc->crtc_id == 0)) ||
  255. ((radeon_crtc->crtc_id == 2) && (other_radeon_crtc->crtc_id == 3)) ||
  256. ((radeon_crtc->crtc_id == 3) && (other_radeon_crtc->crtc_id == 2)) ||
  257. ((radeon_crtc->crtc_id == 4) && (other_radeon_crtc->crtc_id == 5)) ||
  258. ((radeon_crtc->crtc_id == 5) && (other_radeon_crtc->crtc_id == 4))) {
  259. /* if both crtcs in the pair are off, enable power gating */
  260. if (other_radeon_crtc->enabled == false)
  261. atombios_powergate_crtc(crtc, ATOM_ENABLE);
  262. break;
  263. }
  264. }
  265. }
  266. /* adjust pm to dpms changes AFTER disabling crtcs */
  267. radeon_pm_compute_clocks(rdev);
  268. break;
  269. }
  270. }
  271. static void
  272. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  273. struct drm_display_mode *mode)
  274. {
  275. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  276. struct drm_device *dev = crtc->dev;
  277. struct radeon_device *rdev = dev->dev_private;
  278. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  279. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  280. u16 misc = 0;
  281. memset(&args, 0, sizeof(args));
  282. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  283. args.usH_Blanking_Time =
  284. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  285. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  286. args.usV_Blanking_Time =
  287. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  288. args.usH_SyncOffset =
  289. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  290. args.usH_SyncWidth =
  291. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  292. args.usV_SyncOffset =
  293. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  294. args.usV_SyncWidth =
  295. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  296. args.ucH_Border = radeon_crtc->h_border;
  297. args.ucV_Border = radeon_crtc->v_border;
  298. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  299. misc |= ATOM_VSYNC_POLARITY;
  300. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  301. misc |= ATOM_HSYNC_POLARITY;
  302. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  303. misc |= ATOM_COMPOSITESYNC;
  304. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  305. misc |= ATOM_INTERLACE;
  306. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  307. misc |= ATOM_DOUBLE_CLOCK_MODE;
  308. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  309. args.ucCRTC = radeon_crtc->crtc_id;
  310. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  311. }
  312. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  313. struct drm_display_mode *mode)
  314. {
  315. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  316. struct drm_device *dev = crtc->dev;
  317. struct radeon_device *rdev = dev->dev_private;
  318. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  319. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  320. u16 misc = 0;
  321. memset(&args, 0, sizeof(args));
  322. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  323. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  324. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  325. args.usH_SyncWidth =
  326. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  327. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  328. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  329. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  330. args.usV_SyncWidth =
  331. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  332. args.ucOverscanRight = radeon_crtc->h_border;
  333. args.ucOverscanLeft = radeon_crtc->h_border;
  334. args.ucOverscanBottom = radeon_crtc->v_border;
  335. args.ucOverscanTop = radeon_crtc->v_border;
  336. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  337. misc |= ATOM_VSYNC_POLARITY;
  338. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  339. misc |= ATOM_HSYNC_POLARITY;
  340. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  341. misc |= ATOM_COMPOSITESYNC;
  342. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  343. misc |= ATOM_INTERLACE;
  344. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  345. misc |= ATOM_DOUBLE_CLOCK_MODE;
  346. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  347. args.ucCRTC = radeon_crtc->crtc_id;
  348. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  349. }
  350. static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
  351. {
  352. u32 ss_cntl;
  353. if (ASIC_IS_DCE4(rdev)) {
  354. switch (pll_id) {
  355. case ATOM_PPLL1:
  356. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  357. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  358. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  359. break;
  360. case ATOM_PPLL2:
  361. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  362. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  363. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  364. break;
  365. case ATOM_DCPLL:
  366. case ATOM_PPLL_INVALID:
  367. return;
  368. }
  369. } else if (ASIC_IS_AVIVO(rdev)) {
  370. switch (pll_id) {
  371. case ATOM_PPLL1:
  372. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  373. ss_cntl &= ~1;
  374. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  375. break;
  376. case ATOM_PPLL2:
  377. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  378. ss_cntl &= ~1;
  379. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  380. break;
  381. case ATOM_DCPLL:
  382. case ATOM_PPLL_INVALID:
  383. return;
  384. }
  385. }
  386. }
  387. union atom_enable_ss {
  388. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  389. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  390. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  391. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  392. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  393. };
  394. static void atombios_crtc_program_ss(struct radeon_device *rdev,
  395. int enable,
  396. int pll_id,
  397. struct radeon_atom_ss *ss)
  398. {
  399. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  400. union atom_enable_ss args;
  401. memset(&args, 0, sizeof(args));
  402. if (ASIC_IS_DCE5(rdev)) {
  403. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  404. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  405. switch (pll_id) {
  406. case ATOM_PPLL1:
  407. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  408. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  409. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  410. break;
  411. case ATOM_PPLL2:
  412. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  413. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  414. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  415. break;
  416. case ATOM_DCPLL:
  417. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  418. args.v3.usSpreadSpectrumAmount = cpu_to_le16(0);
  419. args.v3.usSpreadSpectrumStep = cpu_to_le16(0);
  420. break;
  421. case ATOM_PPLL_INVALID:
  422. return;
  423. }
  424. args.v3.ucEnable = enable;
  425. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE61(rdev))
  426. args.v3.ucEnable = ATOM_DISABLE;
  427. } else if (ASIC_IS_DCE4(rdev)) {
  428. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  429. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  430. switch (pll_id) {
  431. case ATOM_PPLL1:
  432. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  433. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  434. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  435. break;
  436. case ATOM_PPLL2:
  437. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  438. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  439. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  440. break;
  441. case ATOM_DCPLL:
  442. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  443. args.v2.usSpreadSpectrumAmount = cpu_to_le16(0);
  444. args.v2.usSpreadSpectrumStep = cpu_to_le16(0);
  445. break;
  446. case ATOM_PPLL_INVALID:
  447. return;
  448. }
  449. args.v2.ucEnable = enable;
  450. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
  451. args.v2.ucEnable = ATOM_DISABLE;
  452. } else if (ASIC_IS_DCE3(rdev)) {
  453. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  454. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  455. args.v1.ucSpreadSpectrumStep = ss->step;
  456. args.v1.ucSpreadSpectrumDelay = ss->delay;
  457. args.v1.ucSpreadSpectrumRange = ss->range;
  458. args.v1.ucPpll = pll_id;
  459. args.v1.ucEnable = enable;
  460. } else if (ASIC_IS_AVIVO(rdev)) {
  461. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  462. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  463. atombios_disable_ss(rdev, pll_id);
  464. return;
  465. }
  466. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  467. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  468. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  469. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  470. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  471. args.lvds_ss_2.ucEnable = enable;
  472. } else {
  473. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  474. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  475. atombios_disable_ss(rdev, pll_id);
  476. return;
  477. }
  478. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  479. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  480. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  481. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  482. args.lvds_ss.ucEnable = enable;
  483. }
  484. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  485. }
  486. union adjust_pixel_clock {
  487. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  488. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  489. };
  490. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  491. struct drm_display_mode *mode,
  492. struct radeon_pll *pll,
  493. bool ss_enabled,
  494. struct radeon_atom_ss *ss)
  495. {
  496. struct drm_device *dev = crtc->dev;
  497. struct radeon_device *rdev = dev->dev_private;
  498. struct drm_encoder *encoder = NULL;
  499. struct radeon_encoder *radeon_encoder = NULL;
  500. struct drm_connector *connector = NULL;
  501. u32 adjusted_clock = mode->clock;
  502. int encoder_mode = 0;
  503. u32 dp_clock = mode->clock;
  504. int bpc = 8;
  505. bool is_duallink = false;
  506. /* reset the pll flags */
  507. pll->flags = 0;
  508. if (ASIC_IS_AVIVO(rdev)) {
  509. if ((rdev->family == CHIP_RS600) ||
  510. (rdev->family == CHIP_RS690) ||
  511. (rdev->family == CHIP_RS740))
  512. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  513. RADEON_PLL_PREFER_CLOSEST_LOWER);
  514. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  515. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  516. else
  517. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  518. if (rdev->family < CHIP_RV770)
  519. pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  520. } else {
  521. pll->flags |= RADEON_PLL_LEGACY;
  522. if (mode->clock > 200000) /* range limits??? */
  523. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  524. else
  525. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  526. }
  527. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  528. if (encoder->crtc == crtc) {
  529. radeon_encoder = to_radeon_encoder(encoder);
  530. connector = radeon_get_connector_for_encoder(encoder);
  531. if (connector && connector->display_info.bpc)
  532. bpc = connector->display_info.bpc;
  533. encoder_mode = atombios_get_encoder_mode(encoder);
  534. is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
  535. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  536. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  537. if (connector) {
  538. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  539. struct radeon_connector_atom_dig *dig_connector =
  540. radeon_connector->con_priv;
  541. dp_clock = dig_connector->dp_clock;
  542. }
  543. }
  544. /* use recommended ref_div for ss */
  545. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  546. if (ss_enabled) {
  547. if (ss->refdiv) {
  548. pll->flags |= RADEON_PLL_USE_REF_DIV;
  549. pll->reference_div = ss->refdiv;
  550. if (ASIC_IS_AVIVO(rdev))
  551. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  552. }
  553. }
  554. }
  555. if (ASIC_IS_AVIVO(rdev)) {
  556. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  557. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  558. adjusted_clock = mode->clock * 2;
  559. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  560. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  561. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  562. pll->flags |= RADEON_PLL_IS_LCD;
  563. } else {
  564. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  565. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  566. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  567. pll->flags |= RADEON_PLL_USE_REF_DIV;
  568. }
  569. break;
  570. }
  571. }
  572. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  573. * accordingly based on the encoder/transmitter to work around
  574. * special hw requirements.
  575. */
  576. if (ASIC_IS_DCE3(rdev)) {
  577. union adjust_pixel_clock args;
  578. u8 frev, crev;
  579. int index;
  580. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  581. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  582. &crev))
  583. return adjusted_clock;
  584. memset(&args, 0, sizeof(args));
  585. switch (frev) {
  586. case 1:
  587. switch (crev) {
  588. case 1:
  589. case 2:
  590. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  591. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  592. args.v1.ucEncodeMode = encoder_mode;
  593. if (ss_enabled && ss->percentage)
  594. args.v1.ucConfig |=
  595. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  596. atom_execute_table(rdev->mode_info.atom_context,
  597. index, (uint32_t *)&args);
  598. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  599. break;
  600. case 3:
  601. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  602. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  603. args.v3.sInput.ucEncodeMode = encoder_mode;
  604. args.v3.sInput.ucDispPllConfig = 0;
  605. if (ss_enabled && ss->percentage)
  606. args.v3.sInput.ucDispPllConfig |=
  607. DISPPLL_CONFIG_SS_ENABLE;
  608. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  609. args.v3.sInput.ucDispPllConfig |=
  610. DISPPLL_CONFIG_COHERENT_MODE;
  611. /* 16200 or 27000 */
  612. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  613. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  614. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  615. if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
  616. /* deep color support */
  617. args.v3.sInput.usPixelClock =
  618. cpu_to_le16((mode->clock * bpc / 8) / 10);
  619. if (dig->coherent_mode)
  620. args.v3.sInput.ucDispPllConfig |=
  621. DISPPLL_CONFIG_COHERENT_MODE;
  622. if (is_duallink)
  623. args.v3.sInput.ucDispPllConfig |=
  624. DISPPLL_CONFIG_DUAL_LINK;
  625. }
  626. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  627. ENCODER_OBJECT_ID_NONE)
  628. args.v3.sInput.ucExtTransmitterID =
  629. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  630. else
  631. args.v3.sInput.ucExtTransmitterID = 0;
  632. atom_execute_table(rdev->mode_info.atom_context,
  633. index, (uint32_t *)&args);
  634. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  635. if (args.v3.sOutput.ucRefDiv) {
  636. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  637. pll->flags |= RADEON_PLL_USE_REF_DIV;
  638. pll->reference_div = args.v3.sOutput.ucRefDiv;
  639. }
  640. if (args.v3.sOutput.ucPostDiv) {
  641. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  642. pll->flags |= RADEON_PLL_USE_POST_DIV;
  643. pll->post_div = args.v3.sOutput.ucPostDiv;
  644. }
  645. break;
  646. default:
  647. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  648. return adjusted_clock;
  649. }
  650. break;
  651. default:
  652. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  653. return adjusted_clock;
  654. }
  655. }
  656. return adjusted_clock;
  657. }
  658. union set_pixel_clock {
  659. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  660. PIXEL_CLOCK_PARAMETERS v1;
  661. PIXEL_CLOCK_PARAMETERS_V2 v2;
  662. PIXEL_CLOCK_PARAMETERS_V3 v3;
  663. PIXEL_CLOCK_PARAMETERS_V5 v5;
  664. PIXEL_CLOCK_PARAMETERS_V6 v6;
  665. };
  666. /* on DCE5, make sure the voltage is high enough to support the
  667. * required disp clk.
  668. */
  669. static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
  670. u32 dispclk)
  671. {
  672. u8 frev, crev;
  673. int index;
  674. union set_pixel_clock args;
  675. memset(&args, 0, sizeof(args));
  676. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  677. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  678. &crev))
  679. return;
  680. switch (frev) {
  681. case 1:
  682. switch (crev) {
  683. case 5:
  684. /* if the default dcpll clock is specified,
  685. * SetPixelClock provides the dividers
  686. */
  687. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  688. args.v5.usPixelClock = cpu_to_le16(dispclk);
  689. args.v5.ucPpll = ATOM_DCPLL;
  690. break;
  691. case 6:
  692. /* if the default dcpll clock is specified,
  693. * SetPixelClock provides the dividers
  694. */
  695. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  696. if (ASIC_IS_DCE61(rdev))
  697. args.v6.ucPpll = ATOM_EXT_PLL1;
  698. else if (ASIC_IS_DCE6(rdev))
  699. args.v6.ucPpll = ATOM_PPLL0;
  700. else
  701. args.v6.ucPpll = ATOM_DCPLL;
  702. break;
  703. default:
  704. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  705. return;
  706. }
  707. break;
  708. default:
  709. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  710. return;
  711. }
  712. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  713. }
  714. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  715. u32 crtc_id,
  716. int pll_id,
  717. u32 encoder_mode,
  718. u32 encoder_id,
  719. u32 clock,
  720. u32 ref_div,
  721. u32 fb_div,
  722. u32 frac_fb_div,
  723. u32 post_div,
  724. int bpc,
  725. bool ss_enabled,
  726. struct radeon_atom_ss *ss)
  727. {
  728. struct drm_device *dev = crtc->dev;
  729. struct radeon_device *rdev = dev->dev_private;
  730. u8 frev, crev;
  731. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  732. union set_pixel_clock args;
  733. memset(&args, 0, sizeof(args));
  734. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  735. &crev))
  736. return;
  737. switch (frev) {
  738. case 1:
  739. switch (crev) {
  740. case 1:
  741. if (clock == ATOM_DISABLE)
  742. return;
  743. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  744. args.v1.usRefDiv = cpu_to_le16(ref_div);
  745. args.v1.usFbDiv = cpu_to_le16(fb_div);
  746. args.v1.ucFracFbDiv = frac_fb_div;
  747. args.v1.ucPostDiv = post_div;
  748. args.v1.ucPpll = pll_id;
  749. args.v1.ucCRTC = crtc_id;
  750. args.v1.ucRefDivSrc = 1;
  751. break;
  752. case 2:
  753. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  754. args.v2.usRefDiv = cpu_to_le16(ref_div);
  755. args.v2.usFbDiv = cpu_to_le16(fb_div);
  756. args.v2.ucFracFbDiv = frac_fb_div;
  757. args.v2.ucPostDiv = post_div;
  758. args.v2.ucPpll = pll_id;
  759. args.v2.ucCRTC = crtc_id;
  760. args.v2.ucRefDivSrc = 1;
  761. break;
  762. case 3:
  763. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  764. args.v3.usRefDiv = cpu_to_le16(ref_div);
  765. args.v3.usFbDiv = cpu_to_le16(fb_div);
  766. args.v3.ucFracFbDiv = frac_fb_div;
  767. args.v3.ucPostDiv = post_div;
  768. args.v3.ucPpll = pll_id;
  769. args.v3.ucMiscInfo = (pll_id << 2);
  770. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  771. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  772. args.v3.ucTransmitterId = encoder_id;
  773. args.v3.ucEncoderMode = encoder_mode;
  774. break;
  775. case 5:
  776. args.v5.ucCRTC = crtc_id;
  777. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  778. args.v5.ucRefDiv = ref_div;
  779. args.v5.usFbDiv = cpu_to_le16(fb_div);
  780. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  781. args.v5.ucPostDiv = post_div;
  782. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  783. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  784. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  785. switch (bpc) {
  786. case 8:
  787. default:
  788. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  789. break;
  790. case 10:
  791. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  792. break;
  793. }
  794. args.v5.ucTransmitterID = encoder_id;
  795. args.v5.ucEncoderMode = encoder_mode;
  796. args.v5.ucPpll = pll_id;
  797. break;
  798. case 6:
  799. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  800. args.v6.ucRefDiv = ref_div;
  801. args.v6.usFbDiv = cpu_to_le16(fb_div);
  802. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  803. args.v6.ucPostDiv = post_div;
  804. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  805. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  806. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  807. switch (bpc) {
  808. case 8:
  809. default:
  810. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  811. break;
  812. case 10:
  813. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
  814. break;
  815. case 12:
  816. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
  817. break;
  818. case 16:
  819. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  820. break;
  821. }
  822. args.v6.ucTransmitterID = encoder_id;
  823. args.v6.ucEncoderMode = encoder_mode;
  824. args.v6.ucPpll = pll_id;
  825. break;
  826. default:
  827. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  828. return;
  829. }
  830. break;
  831. default:
  832. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  833. return;
  834. }
  835. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  836. }
  837. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  838. {
  839. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  840. struct drm_device *dev = crtc->dev;
  841. struct radeon_device *rdev = dev->dev_private;
  842. struct drm_encoder *encoder = NULL;
  843. struct radeon_encoder *radeon_encoder = NULL;
  844. u32 pll_clock = mode->clock;
  845. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  846. struct radeon_pll *pll;
  847. u32 adjusted_clock;
  848. int encoder_mode = 0;
  849. struct radeon_atom_ss ss;
  850. bool ss_enabled = false;
  851. int bpc = 8;
  852. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  853. if (encoder->crtc == crtc) {
  854. radeon_encoder = to_radeon_encoder(encoder);
  855. encoder_mode = atombios_get_encoder_mode(encoder);
  856. break;
  857. }
  858. }
  859. if (!radeon_encoder)
  860. return;
  861. switch (radeon_crtc->pll_id) {
  862. case ATOM_PPLL1:
  863. pll = &rdev->clock.p1pll;
  864. break;
  865. case ATOM_PPLL2:
  866. pll = &rdev->clock.p2pll;
  867. break;
  868. case ATOM_DCPLL:
  869. case ATOM_PPLL_INVALID:
  870. default:
  871. pll = &rdev->clock.dcpll;
  872. break;
  873. }
  874. if (radeon_encoder->active_device &
  875. (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  876. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  877. struct drm_connector *connector =
  878. radeon_get_connector_for_encoder(encoder);
  879. struct radeon_connector *radeon_connector =
  880. to_radeon_connector(connector);
  881. struct radeon_connector_atom_dig *dig_connector =
  882. radeon_connector->con_priv;
  883. int dp_clock;
  884. bpc = connector->display_info.bpc;
  885. switch (encoder_mode) {
  886. case ATOM_ENCODER_MODE_DP_MST:
  887. case ATOM_ENCODER_MODE_DP:
  888. /* DP/eDP */
  889. dp_clock = dig_connector->dp_clock / 10;
  890. if (ASIC_IS_DCE4(rdev))
  891. ss_enabled =
  892. radeon_atombios_get_asic_ss_info(rdev, &ss,
  893. ASIC_INTERNAL_SS_ON_DP,
  894. dp_clock);
  895. else {
  896. if (dp_clock == 16200) {
  897. ss_enabled =
  898. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  899. ATOM_DP_SS_ID2);
  900. if (!ss_enabled)
  901. ss_enabled =
  902. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  903. ATOM_DP_SS_ID1);
  904. } else
  905. ss_enabled =
  906. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  907. ATOM_DP_SS_ID1);
  908. }
  909. break;
  910. case ATOM_ENCODER_MODE_LVDS:
  911. if (ASIC_IS_DCE4(rdev))
  912. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  913. dig->lcd_ss_id,
  914. mode->clock / 10);
  915. else
  916. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  917. dig->lcd_ss_id);
  918. break;
  919. case ATOM_ENCODER_MODE_DVI:
  920. if (ASIC_IS_DCE4(rdev))
  921. ss_enabled =
  922. radeon_atombios_get_asic_ss_info(rdev, &ss,
  923. ASIC_INTERNAL_SS_ON_TMDS,
  924. mode->clock / 10);
  925. break;
  926. case ATOM_ENCODER_MODE_HDMI:
  927. if (ASIC_IS_DCE4(rdev))
  928. ss_enabled =
  929. radeon_atombios_get_asic_ss_info(rdev, &ss,
  930. ASIC_INTERNAL_SS_ON_HDMI,
  931. mode->clock / 10);
  932. break;
  933. default:
  934. break;
  935. }
  936. }
  937. /* adjust pixel clock as needed */
  938. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  939. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  940. /* TV seems to prefer the legacy algo on some boards */
  941. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  942. &ref_div, &post_div);
  943. else if (ASIC_IS_AVIVO(rdev))
  944. radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  945. &ref_div, &post_div);
  946. else
  947. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  948. &ref_div, &post_div);
  949. atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
  950. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  951. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  952. ref_div, fb_div, frac_fb_div, post_div, bpc, ss_enabled, &ss);
  953. if (ss_enabled) {
  954. /* calculate ss amount and step size */
  955. if (ASIC_IS_DCE4(rdev)) {
  956. u32 step_size;
  957. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  958. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  959. ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  960. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  961. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  962. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  963. (125 * 25 * pll->reference_freq / 100);
  964. else
  965. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  966. (125 * 25 * pll->reference_freq / 100);
  967. ss.step = step_size;
  968. }
  969. atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
  970. }
  971. }
  972. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  973. struct drm_framebuffer *fb,
  974. int x, int y, int atomic)
  975. {
  976. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  977. struct drm_device *dev = crtc->dev;
  978. struct radeon_device *rdev = dev->dev_private;
  979. struct radeon_framebuffer *radeon_fb;
  980. struct drm_framebuffer *target_fb;
  981. struct drm_gem_object *obj;
  982. struct radeon_bo *rbo;
  983. uint64_t fb_location;
  984. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  985. unsigned bankw, bankh, mtaspect, tile_split;
  986. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  987. u32 tmp, viewport_w, viewport_h;
  988. int r;
  989. /* no fb bound */
  990. if (!atomic && !crtc->fb) {
  991. DRM_DEBUG_KMS("No FB bound\n");
  992. return 0;
  993. }
  994. if (atomic) {
  995. radeon_fb = to_radeon_framebuffer(fb);
  996. target_fb = fb;
  997. }
  998. else {
  999. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1000. target_fb = crtc->fb;
  1001. }
  1002. /* If atomic, assume fb object is pinned & idle & fenced and
  1003. * just update base pointers
  1004. */
  1005. obj = radeon_fb->obj;
  1006. rbo = gem_to_radeon_bo(obj);
  1007. r = radeon_bo_reserve(rbo, false);
  1008. if (unlikely(r != 0))
  1009. return r;
  1010. if (atomic)
  1011. fb_location = radeon_bo_gpu_offset(rbo);
  1012. else {
  1013. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1014. if (unlikely(r != 0)) {
  1015. radeon_bo_unreserve(rbo);
  1016. return -EINVAL;
  1017. }
  1018. }
  1019. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1020. radeon_bo_unreserve(rbo);
  1021. switch (target_fb->bits_per_pixel) {
  1022. case 8:
  1023. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1024. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1025. break;
  1026. case 15:
  1027. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1028. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1029. break;
  1030. case 16:
  1031. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1032. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1033. #ifdef __BIG_ENDIAN
  1034. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1035. #endif
  1036. break;
  1037. case 24:
  1038. case 32:
  1039. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1040. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1041. #ifdef __BIG_ENDIAN
  1042. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1043. #endif
  1044. break;
  1045. default:
  1046. DRM_ERROR("Unsupported screen depth %d\n",
  1047. target_fb->bits_per_pixel);
  1048. return -EINVAL;
  1049. }
  1050. if (tiling_flags & RADEON_TILING_MACRO) {
  1051. if (rdev->family >= CHIP_CAYMAN)
  1052. tmp = rdev->config.cayman.tile_config;
  1053. else
  1054. tmp = rdev->config.evergreen.tile_config;
  1055. switch ((tmp & 0xf0) >> 4) {
  1056. case 0: /* 4 banks */
  1057. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
  1058. break;
  1059. case 1: /* 8 banks */
  1060. default:
  1061. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
  1062. break;
  1063. case 2: /* 16 banks */
  1064. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
  1065. break;
  1066. }
  1067. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1068. evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1069. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
  1070. fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
  1071. fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
  1072. fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
  1073. } else if (tiling_flags & RADEON_TILING_MICRO)
  1074. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1075. switch (radeon_crtc->crtc_id) {
  1076. case 0:
  1077. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1078. break;
  1079. case 1:
  1080. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1081. break;
  1082. case 2:
  1083. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1084. break;
  1085. case 3:
  1086. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1087. break;
  1088. case 4:
  1089. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1090. break;
  1091. case 5:
  1092. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1093. break;
  1094. default:
  1095. break;
  1096. }
  1097. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1098. upper_32_bits(fb_location));
  1099. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1100. upper_32_bits(fb_location));
  1101. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1102. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1103. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1104. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1105. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1106. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1107. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1108. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1109. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1110. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1111. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1112. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1113. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1114. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1115. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1116. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1117. target_fb->height);
  1118. x &= ~3;
  1119. y &= ~1;
  1120. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1121. (x << 16) | y);
  1122. viewport_w = crtc->mode.hdisplay;
  1123. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1124. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1125. (viewport_w << 16) | viewport_h);
  1126. /* pageflip setup */
  1127. /* make sure flip is at vb rather than hb */
  1128. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1129. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1130. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1131. /* set pageflip to happen anywhere in vblank interval */
  1132. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1133. if (!atomic && fb && fb != crtc->fb) {
  1134. radeon_fb = to_radeon_framebuffer(fb);
  1135. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1136. r = radeon_bo_reserve(rbo, false);
  1137. if (unlikely(r != 0))
  1138. return r;
  1139. radeon_bo_unpin(rbo);
  1140. radeon_bo_unreserve(rbo);
  1141. }
  1142. /* Bytes per pixel may have changed */
  1143. radeon_bandwidth_update(rdev);
  1144. return 0;
  1145. }
  1146. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1147. struct drm_framebuffer *fb,
  1148. int x, int y, int atomic)
  1149. {
  1150. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1151. struct drm_device *dev = crtc->dev;
  1152. struct radeon_device *rdev = dev->dev_private;
  1153. struct radeon_framebuffer *radeon_fb;
  1154. struct drm_gem_object *obj;
  1155. struct radeon_bo *rbo;
  1156. struct drm_framebuffer *target_fb;
  1157. uint64_t fb_location;
  1158. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1159. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1160. u32 tmp, viewport_w, viewport_h;
  1161. int r;
  1162. /* no fb bound */
  1163. if (!atomic && !crtc->fb) {
  1164. DRM_DEBUG_KMS("No FB bound\n");
  1165. return 0;
  1166. }
  1167. if (atomic) {
  1168. radeon_fb = to_radeon_framebuffer(fb);
  1169. target_fb = fb;
  1170. }
  1171. else {
  1172. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1173. target_fb = crtc->fb;
  1174. }
  1175. obj = radeon_fb->obj;
  1176. rbo = gem_to_radeon_bo(obj);
  1177. r = radeon_bo_reserve(rbo, false);
  1178. if (unlikely(r != 0))
  1179. return r;
  1180. /* If atomic, assume fb object is pinned & idle & fenced and
  1181. * just update base pointers
  1182. */
  1183. if (atomic)
  1184. fb_location = radeon_bo_gpu_offset(rbo);
  1185. else {
  1186. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1187. if (unlikely(r != 0)) {
  1188. radeon_bo_unreserve(rbo);
  1189. return -EINVAL;
  1190. }
  1191. }
  1192. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1193. radeon_bo_unreserve(rbo);
  1194. switch (target_fb->bits_per_pixel) {
  1195. case 8:
  1196. fb_format =
  1197. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1198. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1199. break;
  1200. case 15:
  1201. fb_format =
  1202. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1203. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1204. break;
  1205. case 16:
  1206. fb_format =
  1207. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1208. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1209. #ifdef __BIG_ENDIAN
  1210. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1211. #endif
  1212. break;
  1213. case 24:
  1214. case 32:
  1215. fb_format =
  1216. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1217. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1218. #ifdef __BIG_ENDIAN
  1219. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1220. #endif
  1221. break;
  1222. default:
  1223. DRM_ERROR("Unsupported screen depth %d\n",
  1224. target_fb->bits_per_pixel);
  1225. return -EINVAL;
  1226. }
  1227. if (rdev->family >= CHIP_R600) {
  1228. if (tiling_flags & RADEON_TILING_MACRO)
  1229. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1230. else if (tiling_flags & RADEON_TILING_MICRO)
  1231. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1232. } else {
  1233. if (tiling_flags & RADEON_TILING_MACRO)
  1234. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1235. if (tiling_flags & RADEON_TILING_MICRO)
  1236. fb_format |= AVIVO_D1GRPH_TILED;
  1237. }
  1238. if (radeon_crtc->crtc_id == 0)
  1239. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1240. else
  1241. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1242. if (rdev->family >= CHIP_RV770) {
  1243. if (radeon_crtc->crtc_id) {
  1244. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1245. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1246. } else {
  1247. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1248. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1249. }
  1250. }
  1251. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1252. (u32) fb_location);
  1253. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1254. radeon_crtc->crtc_offset, (u32) fb_location);
  1255. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1256. if (rdev->family >= CHIP_R600)
  1257. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1258. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1259. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1260. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1261. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1262. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1263. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1264. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1265. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1266. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1267. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1268. target_fb->height);
  1269. x &= ~3;
  1270. y &= ~1;
  1271. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1272. (x << 16) | y);
  1273. viewport_w = crtc->mode.hdisplay;
  1274. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1275. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1276. (viewport_w << 16) | viewport_h);
  1277. /* pageflip setup */
  1278. /* make sure flip is at vb rather than hb */
  1279. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1280. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1281. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1282. /* set pageflip to happen anywhere in vblank interval */
  1283. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1284. if (!atomic && fb && fb != crtc->fb) {
  1285. radeon_fb = to_radeon_framebuffer(fb);
  1286. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1287. r = radeon_bo_reserve(rbo, false);
  1288. if (unlikely(r != 0))
  1289. return r;
  1290. radeon_bo_unpin(rbo);
  1291. radeon_bo_unreserve(rbo);
  1292. }
  1293. /* Bytes per pixel may have changed */
  1294. radeon_bandwidth_update(rdev);
  1295. return 0;
  1296. }
  1297. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1298. struct drm_framebuffer *old_fb)
  1299. {
  1300. struct drm_device *dev = crtc->dev;
  1301. struct radeon_device *rdev = dev->dev_private;
  1302. if (ASIC_IS_DCE4(rdev))
  1303. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1304. else if (ASIC_IS_AVIVO(rdev))
  1305. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1306. else
  1307. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1308. }
  1309. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1310. struct drm_framebuffer *fb,
  1311. int x, int y, enum mode_set_atomic state)
  1312. {
  1313. struct drm_device *dev = crtc->dev;
  1314. struct radeon_device *rdev = dev->dev_private;
  1315. if (ASIC_IS_DCE4(rdev))
  1316. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1317. else if (ASIC_IS_AVIVO(rdev))
  1318. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1319. else
  1320. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1321. }
  1322. /* properly set additional regs when using atombios */
  1323. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1324. {
  1325. struct drm_device *dev = crtc->dev;
  1326. struct radeon_device *rdev = dev->dev_private;
  1327. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1328. u32 disp_merge_cntl;
  1329. switch (radeon_crtc->crtc_id) {
  1330. case 0:
  1331. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1332. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1333. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1334. break;
  1335. case 1:
  1336. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1337. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1338. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1339. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1340. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1341. break;
  1342. }
  1343. }
  1344. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1345. {
  1346. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1347. struct drm_device *dev = crtc->dev;
  1348. struct radeon_device *rdev = dev->dev_private;
  1349. struct drm_encoder *test_encoder;
  1350. struct drm_crtc *test_crtc;
  1351. uint32_t pll_in_use = 0;
  1352. if (ASIC_IS_DCE61(rdev)) {
  1353. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1354. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1355. struct radeon_encoder *test_radeon_encoder =
  1356. to_radeon_encoder(test_encoder);
  1357. struct radeon_encoder_atom_dig *dig =
  1358. test_radeon_encoder->enc_priv;
  1359. if ((test_radeon_encoder->encoder_id ==
  1360. ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
  1361. (dig->linkb == false)) /* UNIPHY A uses PPLL2 */
  1362. return ATOM_PPLL2;
  1363. }
  1364. }
  1365. /* UNIPHY B/C/D/E/F */
  1366. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1367. struct radeon_crtc *radeon_test_crtc;
  1368. if (crtc == test_crtc)
  1369. continue;
  1370. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1371. if ((radeon_test_crtc->pll_id == ATOM_PPLL0) ||
  1372. (radeon_test_crtc->pll_id == ATOM_PPLL1))
  1373. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1374. }
  1375. if (!(pll_in_use & 4))
  1376. return ATOM_PPLL0;
  1377. return ATOM_PPLL1;
  1378. } else if (ASIC_IS_DCE4(rdev)) {
  1379. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1380. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1381. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1382. * depending on the asic:
  1383. * DCE4: PPLL or ext clock
  1384. * DCE5: DCPLL or ext clock
  1385. *
  1386. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1387. * PPLL/DCPLL programming and only program the DP DTO for the
  1388. * crtc virtual pixel clock.
  1389. */
  1390. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
  1391. if (ASIC_IS_DCE5(rdev) || rdev->clock.dp_extclk)
  1392. return ATOM_PPLL_INVALID;
  1393. }
  1394. }
  1395. }
  1396. /* otherwise, pick one of the plls */
  1397. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1398. struct radeon_crtc *radeon_test_crtc;
  1399. if (crtc == test_crtc)
  1400. continue;
  1401. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1402. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1403. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1404. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1405. }
  1406. if (!(pll_in_use & 1))
  1407. return ATOM_PPLL1;
  1408. return ATOM_PPLL2;
  1409. } else
  1410. return radeon_crtc->crtc_id;
  1411. }
  1412. void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
  1413. {
  1414. /* always set DCPLL */
  1415. if (ASIC_IS_DCE6(rdev))
  1416. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1417. else if (ASIC_IS_DCE4(rdev)) {
  1418. struct radeon_atom_ss ss;
  1419. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1420. ASIC_INTERNAL_SS_ON_DCPLL,
  1421. rdev->clock.default_dispclk);
  1422. if (ss_enabled)
  1423. atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, &ss);
  1424. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1425. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1426. if (ss_enabled)
  1427. atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, &ss);
  1428. }
  1429. }
  1430. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1431. struct drm_display_mode *mode,
  1432. struct drm_display_mode *adjusted_mode,
  1433. int x, int y, struct drm_framebuffer *old_fb)
  1434. {
  1435. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1436. struct drm_device *dev = crtc->dev;
  1437. struct radeon_device *rdev = dev->dev_private;
  1438. struct drm_encoder *encoder;
  1439. bool is_tvcv = false;
  1440. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1441. /* find tv std */
  1442. if (encoder->crtc == crtc) {
  1443. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1444. if (radeon_encoder->active_device &
  1445. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1446. is_tvcv = true;
  1447. }
  1448. }
  1449. atombios_crtc_set_pll(crtc, adjusted_mode);
  1450. if (ASIC_IS_DCE4(rdev))
  1451. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1452. else if (ASIC_IS_AVIVO(rdev)) {
  1453. if (is_tvcv)
  1454. atombios_crtc_set_timing(crtc, adjusted_mode);
  1455. else
  1456. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1457. } else {
  1458. atombios_crtc_set_timing(crtc, adjusted_mode);
  1459. if (radeon_crtc->crtc_id == 0)
  1460. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1461. radeon_legacy_atom_fixup(crtc);
  1462. }
  1463. atombios_crtc_set_base(crtc, x, y, old_fb);
  1464. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1465. atombios_scaler_setup(crtc);
  1466. return 0;
  1467. }
  1468. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1469. struct drm_display_mode *mode,
  1470. struct drm_display_mode *adjusted_mode)
  1471. {
  1472. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1473. return false;
  1474. return true;
  1475. }
  1476. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1477. {
  1478. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1479. /* pick pll */
  1480. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1481. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1482. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1483. }
  1484. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1485. {
  1486. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1487. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1488. }
  1489. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1490. {
  1491. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1492. struct drm_device *dev = crtc->dev;
  1493. struct radeon_device *rdev = dev->dev_private;
  1494. struct radeon_atom_ss ss;
  1495. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1496. switch (radeon_crtc->pll_id) {
  1497. case ATOM_PPLL1:
  1498. case ATOM_PPLL2:
  1499. /* disable the ppll */
  1500. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1501. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1502. break;
  1503. case ATOM_PPLL0:
  1504. /* disable the ppll */
  1505. if (ASIC_IS_DCE61(rdev))
  1506. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1507. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1508. break;
  1509. default:
  1510. break;
  1511. }
  1512. radeon_crtc->pll_id = -1;
  1513. }
  1514. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1515. .dpms = atombios_crtc_dpms,
  1516. .mode_fixup = atombios_crtc_mode_fixup,
  1517. .mode_set = atombios_crtc_mode_set,
  1518. .mode_set_base = atombios_crtc_set_base,
  1519. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1520. .prepare = atombios_crtc_prepare,
  1521. .commit = atombios_crtc_commit,
  1522. .load_lut = radeon_crtc_load_lut,
  1523. .disable = atombios_crtc_disable,
  1524. };
  1525. void radeon_atombios_init_crtc(struct drm_device *dev,
  1526. struct radeon_crtc *radeon_crtc)
  1527. {
  1528. struct radeon_device *rdev = dev->dev_private;
  1529. if (ASIC_IS_DCE4(rdev)) {
  1530. switch (radeon_crtc->crtc_id) {
  1531. case 0:
  1532. default:
  1533. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1534. break;
  1535. case 1:
  1536. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1537. break;
  1538. case 2:
  1539. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1540. break;
  1541. case 3:
  1542. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1543. break;
  1544. case 4:
  1545. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1546. break;
  1547. case 5:
  1548. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1549. break;
  1550. }
  1551. } else {
  1552. if (radeon_crtc->crtc_id == 1)
  1553. radeon_crtc->crtc_offset =
  1554. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1555. else
  1556. radeon_crtc->crtc_offset = 0;
  1557. }
  1558. radeon_crtc->pll_id = -1;
  1559. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1560. }