i915_drv.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include "drm_crtc_helper.h"
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6 (default: -1 (use per-chip default)");
  62. int i915_enable_fbc __read_mostly = -1;
  63. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  64. MODULE_PARM_DESC(i915_enable_fbc,
  65. "Enable frame buffer compression for power savings "
  66. "(default: -1 (use per-chip default))");
  67. unsigned int i915_lvds_downclock __read_mostly = 0;
  68. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  69. MODULE_PARM_DESC(lvds_downclock,
  70. "Use panel (LVDS/eDP) downclocking for power savings "
  71. "(default: false)");
  72. int i915_panel_use_ssc __read_mostly = -1;
  73. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  74. MODULE_PARM_DESC(lvds_use_ssc,
  75. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  76. "(default: auto from VBT)");
  77. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  78. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  79. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  80. "Override selection of SDVO panel mode in the VBT "
  81. "(default: auto)");
  82. static bool i915_try_reset __read_mostly = true;
  83. module_param_named(reset, i915_try_reset, bool, 0600);
  84. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  85. bool i915_enable_hangcheck __read_mostly = true;
  86. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  87. MODULE_PARM_DESC(enable_hangcheck,
  88. "Periodically check GPU activity for detecting hangs. "
  89. "WARNING: Disabling this can cause system wide hangs. "
  90. "(default: true)");
  91. bool i915_enable_ppgtt __read_mostly = 1;
  92. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, bool, 0600);
  93. MODULE_PARM_DESC(i915_enable_ppgtt,
  94. "Enable PPGTT (default: true)");
  95. static struct drm_driver driver;
  96. extern int intel_agp_enabled;
  97. #define INTEL_VGA_DEVICE(id, info) { \
  98. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  99. .class_mask = 0xff0000, \
  100. .vendor = 0x8086, \
  101. .device = id, \
  102. .subvendor = PCI_ANY_ID, \
  103. .subdevice = PCI_ANY_ID, \
  104. .driver_data = (unsigned long) info }
  105. static const struct intel_device_info intel_i830_info = {
  106. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  107. .has_overlay = 1, .overlay_needs_physical = 1,
  108. };
  109. static const struct intel_device_info intel_845g_info = {
  110. .gen = 2,
  111. .has_overlay = 1, .overlay_needs_physical = 1,
  112. };
  113. static const struct intel_device_info intel_i85x_info = {
  114. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  115. .cursor_needs_physical = 1,
  116. .has_overlay = 1, .overlay_needs_physical = 1,
  117. };
  118. static const struct intel_device_info intel_i865g_info = {
  119. .gen = 2,
  120. .has_overlay = 1, .overlay_needs_physical = 1,
  121. };
  122. static const struct intel_device_info intel_i915g_info = {
  123. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  124. .has_overlay = 1, .overlay_needs_physical = 1,
  125. };
  126. static const struct intel_device_info intel_i915gm_info = {
  127. .gen = 3, .is_mobile = 1,
  128. .cursor_needs_physical = 1,
  129. .has_overlay = 1, .overlay_needs_physical = 1,
  130. .supports_tv = 1,
  131. };
  132. static const struct intel_device_info intel_i945g_info = {
  133. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  134. .has_overlay = 1, .overlay_needs_physical = 1,
  135. };
  136. static const struct intel_device_info intel_i945gm_info = {
  137. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  138. .has_hotplug = 1, .cursor_needs_physical = 1,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. .supports_tv = 1,
  141. };
  142. static const struct intel_device_info intel_i965g_info = {
  143. .gen = 4, .is_broadwater = 1,
  144. .has_hotplug = 1,
  145. .has_overlay = 1,
  146. };
  147. static const struct intel_device_info intel_i965gm_info = {
  148. .gen = 4, .is_crestline = 1,
  149. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  150. .has_overlay = 1,
  151. .supports_tv = 1,
  152. };
  153. static const struct intel_device_info intel_g33_info = {
  154. .gen = 3, .is_g33 = 1,
  155. .need_gfx_hws = 1, .has_hotplug = 1,
  156. .has_overlay = 1,
  157. };
  158. static const struct intel_device_info intel_g45_info = {
  159. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  160. .has_pipe_cxsr = 1, .has_hotplug = 1,
  161. .has_bsd_ring = 1,
  162. };
  163. static const struct intel_device_info intel_gm45_info = {
  164. .gen = 4, .is_g4x = 1,
  165. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  166. .has_pipe_cxsr = 1, .has_hotplug = 1,
  167. .supports_tv = 1,
  168. .has_bsd_ring = 1,
  169. };
  170. static const struct intel_device_info intel_pineview_info = {
  171. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  172. .need_gfx_hws = 1, .has_hotplug = 1,
  173. .has_overlay = 1,
  174. };
  175. static const struct intel_device_info intel_ironlake_d_info = {
  176. .gen = 5,
  177. .need_gfx_hws = 1, .has_hotplug = 1,
  178. .has_bsd_ring = 1,
  179. };
  180. static const struct intel_device_info intel_ironlake_m_info = {
  181. .gen = 5, .is_mobile = 1,
  182. .need_gfx_hws = 1, .has_hotplug = 1,
  183. .has_fbc = 1,
  184. .has_bsd_ring = 1,
  185. };
  186. static const struct intel_device_info intel_sandybridge_d_info = {
  187. .gen = 6,
  188. .need_gfx_hws = 1, .has_hotplug = 1,
  189. .has_bsd_ring = 1,
  190. .has_blt_ring = 1,
  191. .has_llc = 1,
  192. };
  193. static const struct intel_device_info intel_sandybridge_m_info = {
  194. .gen = 6, .is_mobile = 1,
  195. .need_gfx_hws = 1, .has_hotplug = 1,
  196. .has_fbc = 1,
  197. .has_bsd_ring = 1,
  198. .has_blt_ring = 1,
  199. .has_llc = 1,
  200. };
  201. static const struct intel_device_info intel_ivybridge_d_info = {
  202. .is_ivybridge = 1, .gen = 7,
  203. .need_gfx_hws = 1, .has_hotplug = 1,
  204. .has_bsd_ring = 1,
  205. .has_blt_ring = 1,
  206. .has_llc = 1,
  207. };
  208. static const struct intel_device_info intel_ivybridge_m_info = {
  209. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  210. .need_gfx_hws = 1, .has_hotplug = 1,
  211. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  212. .has_bsd_ring = 1,
  213. .has_blt_ring = 1,
  214. .has_llc = 1,
  215. };
  216. static const struct pci_device_id pciidlist[] = { /* aka */
  217. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  218. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  219. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  220. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  221. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  222. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  223. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  224. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  225. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  226. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  227. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  228. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  229. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  230. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  231. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  232. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  233. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  234. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  235. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  236. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  237. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  238. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  239. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  240. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  241. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  242. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  243. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  244. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  245. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  246. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  247. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  248. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  249. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  250. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  251. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  252. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  253. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  254. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  255. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  256. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  257. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  258. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  259. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  260. {0, 0, 0}
  261. };
  262. #if defined(CONFIG_DRM_I915_KMS)
  263. MODULE_DEVICE_TABLE(pci, pciidlist);
  264. #endif
  265. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  266. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  267. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  268. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  269. void intel_detect_pch(struct drm_device *dev)
  270. {
  271. struct drm_i915_private *dev_priv = dev->dev_private;
  272. struct pci_dev *pch;
  273. /*
  274. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  275. * make graphics device passthrough work easy for VMM, that only
  276. * need to expose ISA bridge to let driver know the real hardware
  277. * underneath. This is a requirement from virtualization team.
  278. */
  279. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  280. if (pch) {
  281. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  282. int id;
  283. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  284. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  285. dev_priv->pch_type = PCH_IBX;
  286. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  287. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  288. dev_priv->pch_type = PCH_CPT;
  289. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  290. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  291. /* PantherPoint is CPT compatible */
  292. dev_priv->pch_type = PCH_CPT;
  293. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  294. }
  295. }
  296. pci_dev_put(pch);
  297. }
  298. }
  299. void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  300. {
  301. int count;
  302. count = 0;
  303. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  304. udelay(10);
  305. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  306. POSTING_READ(FORCEWAKE);
  307. count = 0;
  308. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  309. udelay(10);
  310. }
  311. void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  312. {
  313. int count;
  314. count = 0;
  315. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
  316. udelay(10);
  317. I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
  318. POSTING_READ(FORCEWAKE_MT);
  319. count = 0;
  320. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
  321. udelay(10);
  322. }
  323. /*
  324. * Generally this is called implicitly by the register read function. However,
  325. * if some sequence requires the GT to not power down then this function should
  326. * be called at the beginning of the sequence followed by a call to
  327. * gen6_gt_force_wake_put() at the end of the sequence.
  328. */
  329. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  330. {
  331. unsigned long irqflags;
  332. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  333. if (dev_priv->forcewake_count++ == 0)
  334. dev_priv->display.force_wake_get(dev_priv);
  335. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  336. }
  337. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  338. {
  339. u32 gtfifodbg;
  340. gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
  341. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  342. "MMIO read or write has been dropped %x\n", gtfifodbg))
  343. I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  344. }
  345. void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  346. {
  347. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  348. /* The below doubles as a POSTING_READ */
  349. gen6_gt_check_fifodbg(dev_priv);
  350. }
  351. void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  352. {
  353. I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
  354. /* The below doubles as a POSTING_READ */
  355. gen6_gt_check_fifodbg(dev_priv);
  356. }
  357. /*
  358. * see gen6_gt_force_wake_get()
  359. */
  360. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  361. {
  362. unsigned long irqflags;
  363. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  364. if (--dev_priv->forcewake_count == 0)
  365. dev_priv->display.force_wake_put(dev_priv);
  366. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  367. }
  368. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  369. {
  370. int ret = 0;
  371. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  372. int loop = 500;
  373. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  374. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  375. udelay(10);
  376. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  377. }
  378. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  379. ++ret;
  380. dev_priv->gt_fifo_count = fifo;
  381. }
  382. dev_priv->gt_fifo_count--;
  383. return ret;
  384. }
  385. static int i915_drm_freeze(struct drm_device *dev)
  386. {
  387. struct drm_i915_private *dev_priv = dev->dev_private;
  388. drm_kms_helper_poll_disable(dev);
  389. pci_save_state(dev->pdev);
  390. /* If KMS is active, we do the leavevt stuff here */
  391. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  392. int error = i915_gem_idle(dev);
  393. if (error) {
  394. dev_err(&dev->pdev->dev,
  395. "GEM idle failed, resume might fail\n");
  396. return error;
  397. }
  398. drm_irq_uninstall(dev);
  399. }
  400. i915_save_state(dev);
  401. intel_opregion_fini(dev);
  402. /* Modeset on resume, not lid events */
  403. dev_priv->modeset_on_lid = 0;
  404. return 0;
  405. }
  406. int i915_suspend(struct drm_device *dev, pm_message_t state)
  407. {
  408. int error;
  409. if (!dev || !dev->dev_private) {
  410. DRM_ERROR("dev: %p\n", dev);
  411. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  412. return -ENODEV;
  413. }
  414. if (state.event == PM_EVENT_PRETHAW)
  415. return 0;
  416. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  417. return 0;
  418. error = i915_drm_freeze(dev);
  419. if (error)
  420. return error;
  421. if (state.event == PM_EVENT_SUSPEND) {
  422. /* Shut down the device */
  423. pci_disable_device(dev->pdev);
  424. pci_set_power_state(dev->pdev, PCI_D3hot);
  425. }
  426. return 0;
  427. }
  428. static int i915_drm_thaw(struct drm_device *dev)
  429. {
  430. struct drm_i915_private *dev_priv = dev->dev_private;
  431. int error = 0;
  432. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  433. mutex_lock(&dev->struct_mutex);
  434. i915_gem_restore_gtt_mappings(dev);
  435. mutex_unlock(&dev->struct_mutex);
  436. }
  437. i915_restore_state(dev);
  438. intel_opregion_setup(dev);
  439. /* KMS EnterVT equivalent */
  440. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  441. mutex_lock(&dev->struct_mutex);
  442. dev_priv->mm.suspended = 0;
  443. error = i915_gem_init_hw(dev);
  444. mutex_unlock(&dev->struct_mutex);
  445. if (HAS_PCH_SPLIT(dev))
  446. ironlake_init_pch_refclk(dev);
  447. drm_mode_config_reset(dev);
  448. drm_irq_install(dev);
  449. /* Resume the modeset for every activated CRTC */
  450. drm_helper_resume_force_mode(dev);
  451. if (IS_IRONLAKE_M(dev))
  452. ironlake_enable_rc6(dev);
  453. }
  454. intel_opregion_init(dev);
  455. dev_priv->modeset_on_lid = 0;
  456. return error;
  457. }
  458. int i915_resume(struct drm_device *dev)
  459. {
  460. int ret;
  461. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  462. return 0;
  463. if (pci_enable_device(dev->pdev))
  464. return -EIO;
  465. pci_set_master(dev->pdev);
  466. ret = i915_drm_thaw(dev);
  467. if (ret)
  468. return ret;
  469. drm_kms_helper_poll_enable(dev);
  470. return 0;
  471. }
  472. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  473. {
  474. struct drm_i915_private *dev_priv = dev->dev_private;
  475. if (IS_I85X(dev))
  476. return -ENODEV;
  477. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  478. POSTING_READ(D_STATE);
  479. if (IS_I830(dev) || IS_845G(dev)) {
  480. I915_WRITE(DEBUG_RESET_I830,
  481. DEBUG_RESET_DISPLAY |
  482. DEBUG_RESET_RENDER |
  483. DEBUG_RESET_FULL);
  484. POSTING_READ(DEBUG_RESET_I830);
  485. msleep(1);
  486. I915_WRITE(DEBUG_RESET_I830, 0);
  487. POSTING_READ(DEBUG_RESET_I830);
  488. }
  489. msleep(1);
  490. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  491. POSTING_READ(D_STATE);
  492. return 0;
  493. }
  494. static int i965_reset_complete(struct drm_device *dev)
  495. {
  496. u8 gdrst;
  497. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  498. return gdrst & 0x1;
  499. }
  500. static int i965_do_reset(struct drm_device *dev, u8 flags)
  501. {
  502. u8 gdrst;
  503. /*
  504. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  505. * well as the reset bit (GR/bit 0). Setting the GR bit
  506. * triggers the reset; when done, the hardware will clear it.
  507. */
  508. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  509. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  510. return wait_for(i965_reset_complete(dev), 500);
  511. }
  512. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  513. {
  514. struct drm_i915_private *dev_priv = dev->dev_private;
  515. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  516. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  517. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  518. }
  519. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  520. {
  521. struct drm_i915_private *dev_priv = dev->dev_private;
  522. int ret;
  523. unsigned long irqflags;
  524. /* Hold gt_lock across reset to prevent any register access
  525. * with forcewake not set correctly
  526. */
  527. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  528. /* Reset the chip */
  529. /* GEN6_GDRST is not in the gt power well, no need to check
  530. * for fifo space for the write or forcewake the chip for
  531. * the read
  532. */
  533. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  534. /* Spin waiting for the device to ack the reset request */
  535. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  536. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  537. if (dev_priv->forcewake_count)
  538. dev_priv->display.force_wake_get(dev_priv);
  539. else
  540. dev_priv->display.force_wake_put(dev_priv);
  541. /* Restore fifo count */
  542. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  543. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  544. return ret;
  545. }
  546. /**
  547. * i915_reset - reset chip after a hang
  548. * @dev: drm device to reset
  549. * @flags: reset domains
  550. *
  551. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  552. * reset or otherwise an error code.
  553. *
  554. * Procedure is fairly simple:
  555. * - reset the chip using the reset reg
  556. * - re-init context state
  557. * - re-init hardware status page
  558. * - re-init ring buffer
  559. * - re-init interrupt state
  560. * - re-init display
  561. */
  562. int i915_reset(struct drm_device *dev, u8 flags)
  563. {
  564. drm_i915_private_t *dev_priv = dev->dev_private;
  565. /*
  566. * We really should only reset the display subsystem if we actually
  567. * need to
  568. */
  569. bool need_display = true;
  570. int ret;
  571. if (!i915_try_reset)
  572. return 0;
  573. if (!mutex_trylock(&dev->struct_mutex))
  574. return -EBUSY;
  575. i915_gem_reset(dev);
  576. ret = -ENODEV;
  577. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  578. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  579. } else switch (INTEL_INFO(dev)->gen) {
  580. case 7:
  581. case 6:
  582. ret = gen6_do_reset(dev, flags);
  583. break;
  584. case 5:
  585. ret = ironlake_do_reset(dev, flags);
  586. break;
  587. case 4:
  588. ret = i965_do_reset(dev, flags);
  589. break;
  590. case 2:
  591. ret = i8xx_do_reset(dev, flags);
  592. break;
  593. }
  594. dev_priv->last_gpu_reset = get_seconds();
  595. if (ret) {
  596. DRM_ERROR("Failed to reset chip.\n");
  597. mutex_unlock(&dev->struct_mutex);
  598. return ret;
  599. }
  600. /* Ok, now get things going again... */
  601. /*
  602. * Everything depends on having the GTT running, so we need to start
  603. * there. Fortunately we don't need to do this unless we reset the
  604. * chip at a PCI level.
  605. *
  606. * Next we need to restore the context, but we don't use those
  607. * yet either...
  608. *
  609. * Ring buffer needs to be re-initialized in the KMS case, or if X
  610. * was running at the time of the reset (i.e. we weren't VT
  611. * switched away).
  612. */
  613. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  614. !dev_priv->mm.suspended) {
  615. dev_priv->mm.suspended = 0;
  616. i915_gem_init_swizzling(dev);
  617. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  618. if (HAS_BSD(dev))
  619. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  620. if (HAS_BLT(dev))
  621. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  622. i915_gem_init_ppgtt(dev);
  623. mutex_unlock(&dev->struct_mutex);
  624. drm_irq_uninstall(dev);
  625. drm_mode_config_reset(dev);
  626. drm_irq_install(dev);
  627. mutex_lock(&dev->struct_mutex);
  628. }
  629. mutex_unlock(&dev->struct_mutex);
  630. /*
  631. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  632. * need to retrain the display link and cannot just restore the register
  633. * values.
  634. */
  635. if (need_display) {
  636. mutex_lock(&dev->mode_config.mutex);
  637. drm_helper_resume_force_mode(dev);
  638. mutex_unlock(&dev->mode_config.mutex);
  639. }
  640. return 0;
  641. }
  642. static int __devinit
  643. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  644. {
  645. /* Only bind to function 0 of the device. Early generations
  646. * used function 1 as a placeholder for multi-head. This causes
  647. * us confusion instead, especially on the systems where both
  648. * functions have the same PCI-ID!
  649. */
  650. if (PCI_FUNC(pdev->devfn))
  651. return -ENODEV;
  652. return drm_get_pci_dev(pdev, ent, &driver);
  653. }
  654. static void
  655. i915_pci_remove(struct pci_dev *pdev)
  656. {
  657. struct drm_device *dev = pci_get_drvdata(pdev);
  658. drm_put_dev(dev);
  659. }
  660. static int i915_pm_suspend(struct device *dev)
  661. {
  662. struct pci_dev *pdev = to_pci_dev(dev);
  663. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  664. int error;
  665. if (!drm_dev || !drm_dev->dev_private) {
  666. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  667. return -ENODEV;
  668. }
  669. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  670. return 0;
  671. error = i915_drm_freeze(drm_dev);
  672. if (error)
  673. return error;
  674. pci_disable_device(pdev);
  675. pci_set_power_state(pdev, PCI_D3hot);
  676. return 0;
  677. }
  678. static int i915_pm_resume(struct device *dev)
  679. {
  680. struct pci_dev *pdev = to_pci_dev(dev);
  681. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  682. return i915_resume(drm_dev);
  683. }
  684. static int i915_pm_freeze(struct device *dev)
  685. {
  686. struct pci_dev *pdev = to_pci_dev(dev);
  687. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  688. if (!drm_dev || !drm_dev->dev_private) {
  689. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  690. return -ENODEV;
  691. }
  692. return i915_drm_freeze(drm_dev);
  693. }
  694. static int i915_pm_thaw(struct device *dev)
  695. {
  696. struct pci_dev *pdev = to_pci_dev(dev);
  697. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  698. return i915_drm_thaw(drm_dev);
  699. }
  700. static int i915_pm_poweroff(struct device *dev)
  701. {
  702. struct pci_dev *pdev = to_pci_dev(dev);
  703. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  704. return i915_drm_freeze(drm_dev);
  705. }
  706. static const struct dev_pm_ops i915_pm_ops = {
  707. .suspend = i915_pm_suspend,
  708. .resume = i915_pm_resume,
  709. .freeze = i915_pm_freeze,
  710. .thaw = i915_pm_thaw,
  711. .poweroff = i915_pm_poweroff,
  712. .restore = i915_pm_resume,
  713. };
  714. static struct vm_operations_struct i915_gem_vm_ops = {
  715. .fault = i915_gem_fault,
  716. .open = drm_gem_vm_open,
  717. .close = drm_gem_vm_close,
  718. };
  719. static const struct file_operations i915_driver_fops = {
  720. .owner = THIS_MODULE,
  721. .open = drm_open,
  722. .release = drm_release,
  723. .unlocked_ioctl = drm_ioctl,
  724. .mmap = drm_gem_mmap,
  725. .poll = drm_poll,
  726. .fasync = drm_fasync,
  727. .read = drm_read,
  728. #ifdef CONFIG_COMPAT
  729. .compat_ioctl = i915_compat_ioctl,
  730. #endif
  731. .llseek = noop_llseek,
  732. };
  733. static struct drm_driver driver = {
  734. /* Don't use MTRRs here; the Xserver or userspace app should
  735. * deal with them for Intel hardware.
  736. */
  737. .driver_features =
  738. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  739. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  740. .load = i915_driver_load,
  741. .unload = i915_driver_unload,
  742. .open = i915_driver_open,
  743. .lastclose = i915_driver_lastclose,
  744. .preclose = i915_driver_preclose,
  745. .postclose = i915_driver_postclose,
  746. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  747. .suspend = i915_suspend,
  748. .resume = i915_resume,
  749. .device_is_agp = i915_driver_device_is_agp,
  750. .reclaim_buffers = drm_core_reclaim_buffers,
  751. .master_create = i915_master_create,
  752. .master_destroy = i915_master_destroy,
  753. #if defined(CONFIG_DEBUG_FS)
  754. .debugfs_init = i915_debugfs_init,
  755. .debugfs_cleanup = i915_debugfs_cleanup,
  756. #endif
  757. .gem_init_object = i915_gem_init_object,
  758. .gem_free_object = i915_gem_free_object,
  759. .gem_vm_ops = &i915_gem_vm_ops,
  760. .dumb_create = i915_gem_dumb_create,
  761. .dumb_map_offset = i915_gem_mmap_gtt,
  762. .dumb_destroy = i915_gem_dumb_destroy,
  763. .ioctls = i915_ioctls,
  764. .fops = &i915_driver_fops,
  765. .name = DRIVER_NAME,
  766. .desc = DRIVER_DESC,
  767. .date = DRIVER_DATE,
  768. .major = DRIVER_MAJOR,
  769. .minor = DRIVER_MINOR,
  770. .patchlevel = DRIVER_PATCHLEVEL,
  771. };
  772. static struct pci_driver i915_pci_driver = {
  773. .name = DRIVER_NAME,
  774. .id_table = pciidlist,
  775. .probe = i915_pci_probe,
  776. .remove = i915_pci_remove,
  777. .driver.pm = &i915_pm_ops,
  778. };
  779. static int __init i915_init(void)
  780. {
  781. if (!intel_agp_enabled) {
  782. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  783. return -ENODEV;
  784. }
  785. driver.num_ioctls = i915_max_ioctl;
  786. /*
  787. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  788. * explicitly disabled with the module pararmeter.
  789. *
  790. * Otherwise, just follow the parameter (defaulting to off).
  791. *
  792. * Allow optional vga_text_mode_force boot option to override
  793. * the default behavior.
  794. */
  795. #if defined(CONFIG_DRM_I915_KMS)
  796. if (i915_modeset != 0)
  797. driver.driver_features |= DRIVER_MODESET;
  798. #endif
  799. if (i915_modeset == 1)
  800. driver.driver_features |= DRIVER_MODESET;
  801. #ifdef CONFIG_VGA_CONSOLE
  802. if (vgacon_text_force() && i915_modeset == -1)
  803. driver.driver_features &= ~DRIVER_MODESET;
  804. #endif
  805. if (!(driver.driver_features & DRIVER_MODESET))
  806. driver.get_vblank_timestamp = NULL;
  807. return drm_pci_init(&driver, &i915_pci_driver);
  808. }
  809. static void __exit i915_exit(void)
  810. {
  811. drm_pci_exit(&driver, &i915_pci_driver);
  812. }
  813. module_init(i915_init);
  814. module_exit(i915_exit);
  815. MODULE_AUTHOR(DRIVER_AUTHOR);
  816. MODULE_DESCRIPTION(DRIVER_DESC);
  817. MODULE_LICENSE("GPL and additional rights");
  818. #define __i915_read(x, y) \
  819. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  820. u##x val = 0; \
  821. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  822. unsigned long irqflags; \
  823. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  824. if (dev_priv->forcewake_count == 0) \
  825. dev_priv->display.force_wake_get(dev_priv); \
  826. val = read##y(dev_priv->regs + reg); \
  827. if (dev_priv->forcewake_count == 0) \
  828. dev_priv->display.force_wake_put(dev_priv); \
  829. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  830. } else { \
  831. val = read##y(dev_priv->regs + reg); \
  832. } \
  833. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  834. return val; \
  835. }
  836. __i915_read(8, b)
  837. __i915_read(16, w)
  838. __i915_read(32, l)
  839. __i915_read(64, q)
  840. #undef __i915_read
  841. #define __i915_write(x, y) \
  842. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  843. u32 __fifo_ret = 0; \
  844. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  845. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  846. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  847. } \
  848. write##y(val, dev_priv->regs + reg); \
  849. if (unlikely(__fifo_ret)) { \
  850. gen6_gt_check_fifodbg(dev_priv); \
  851. } \
  852. }
  853. __i915_write(8, b)
  854. __i915_write(16, w)
  855. __i915_write(32, l)
  856. __i915_write(64, q)
  857. #undef __i915_write