gpio-omap.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/pm_runtime.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <asm/gpio.h>
  27. #include <asm/mach/irq.h>
  28. struct gpio_bank {
  29. unsigned long pbase;
  30. void __iomem *base;
  31. u16 irq;
  32. u16 virtual_irq_start;
  33. int method;
  34. u32 suspend_wakeup;
  35. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  36. u32 saved_wakeup;
  37. #endif
  38. u32 non_wakeup_gpios;
  39. u32 enabled_non_wakeup_gpios;
  40. u32 saved_datain;
  41. u32 saved_fallingdetect;
  42. u32 saved_risingdetect;
  43. u32 level_mask;
  44. u32 toggle_mask;
  45. spinlock_t lock;
  46. struct gpio_chip chip;
  47. struct clk *dbck;
  48. u32 mod_usage;
  49. u32 dbck_enable_mask;
  50. struct device *dev;
  51. bool dbck_flag;
  52. int stride;
  53. u32 width;
  54. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  55. struct omap_gpio_reg_offs *regs;
  56. };
  57. #ifdef CONFIG_ARCH_OMAP3
  58. struct omap3_gpio_regs {
  59. u32 irqenable1;
  60. u32 irqenable2;
  61. u32 wake_en;
  62. u32 ctrl;
  63. u32 oe;
  64. u32 leveldetect0;
  65. u32 leveldetect1;
  66. u32 risingdetect;
  67. u32 fallingdetect;
  68. u32 dataout;
  69. };
  70. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  71. #endif
  72. /*
  73. * TODO: Cleanup gpio_bank usage as it is having information
  74. * related to all instances of the device
  75. */
  76. static struct gpio_bank *gpio_bank;
  77. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  78. int gpio_bank_count;
  79. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  80. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  81. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  82. {
  83. void __iomem *reg = bank->base;
  84. u32 l;
  85. reg += bank->regs->direction;
  86. l = __raw_readl(reg);
  87. if (is_input)
  88. l |= 1 << gpio;
  89. else
  90. l &= ~(1 << gpio);
  91. __raw_writel(l, reg);
  92. }
  93. /* set data out value using dedicate set/clear register */
  94. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  95. {
  96. void __iomem *reg = bank->base;
  97. u32 l = GPIO_BIT(bank, gpio);
  98. if (enable)
  99. reg += bank->regs->set_dataout;
  100. else
  101. reg += bank->regs->clr_dataout;
  102. __raw_writel(l, reg);
  103. }
  104. /* set data out value using mask register */
  105. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  106. {
  107. void __iomem *reg = bank->base + bank->regs->dataout;
  108. u32 gpio_bit = GPIO_BIT(bank, gpio);
  109. u32 l;
  110. l = __raw_readl(reg);
  111. if (enable)
  112. l |= gpio_bit;
  113. else
  114. l &= ~gpio_bit;
  115. __raw_writel(l, reg);
  116. }
  117. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  118. {
  119. void __iomem *reg = bank->base + bank->regs->datain;
  120. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  121. }
  122. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  123. {
  124. void __iomem *reg = bank->base + bank->regs->dataout;
  125. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  126. }
  127. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  128. {
  129. int l = __raw_readl(base + reg);
  130. if (set)
  131. l |= mask;
  132. else
  133. l &= ~mask;
  134. __raw_writel(l, base + reg);
  135. }
  136. /**
  137. * _set_gpio_debounce - low level gpio debounce time
  138. * @bank: the gpio bank we're acting upon
  139. * @gpio: the gpio number on this @gpio
  140. * @debounce: debounce time to use
  141. *
  142. * OMAP's debounce time is in 31us steps so we need
  143. * to convert and round up to the closest unit.
  144. */
  145. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  146. unsigned debounce)
  147. {
  148. void __iomem *reg;
  149. u32 val;
  150. u32 l;
  151. if (!bank->dbck_flag)
  152. return;
  153. if (debounce < 32)
  154. debounce = 0x01;
  155. else if (debounce > 7936)
  156. debounce = 0xff;
  157. else
  158. debounce = (debounce / 0x1f) - 1;
  159. l = GPIO_BIT(bank, gpio);
  160. reg = bank->base + bank->regs->debounce;
  161. __raw_writel(debounce, reg);
  162. reg = bank->base + bank->regs->debounce_en;
  163. val = __raw_readl(reg);
  164. if (debounce) {
  165. val |= l;
  166. clk_enable(bank->dbck);
  167. } else {
  168. val &= ~l;
  169. clk_disable(bank->dbck);
  170. }
  171. bank->dbck_enable_mask = val;
  172. __raw_writel(val, reg);
  173. }
  174. #ifdef CONFIG_ARCH_OMAP2PLUS
  175. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  176. int trigger)
  177. {
  178. void __iomem *base = bank->base;
  179. u32 gpio_bit = 1 << gpio;
  180. if (cpu_is_omap44xx()) {
  181. _gpio_rmw(base, OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  182. trigger & IRQ_TYPE_LEVEL_LOW);
  183. _gpio_rmw(base, OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  184. trigger & IRQ_TYPE_LEVEL_HIGH);
  185. _gpio_rmw(base, OMAP4_GPIO_RISINGDETECT, gpio_bit,
  186. trigger & IRQ_TYPE_EDGE_RISING);
  187. _gpio_rmw(base, OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  188. trigger & IRQ_TYPE_EDGE_FALLING);
  189. } else {
  190. _gpio_rmw(base, OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  191. trigger & IRQ_TYPE_LEVEL_LOW);
  192. _gpio_rmw(base, OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  193. trigger & IRQ_TYPE_LEVEL_HIGH);
  194. _gpio_rmw(base, OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  195. trigger & IRQ_TYPE_EDGE_RISING);
  196. _gpio_rmw(base, OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  197. trigger & IRQ_TYPE_EDGE_FALLING);
  198. }
  199. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  200. if (cpu_is_omap44xx()) {
  201. _gpio_rmw(base, OMAP4_GPIO_IRQWAKEN0, gpio_bit,
  202. trigger != 0);
  203. } else {
  204. /*
  205. * GPIO wakeup request can only be generated on edge
  206. * transitions
  207. */
  208. if (trigger & IRQ_TYPE_EDGE_BOTH)
  209. __raw_writel(1 << gpio, bank->base
  210. + OMAP24XX_GPIO_SETWKUENA);
  211. else
  212. __raw_writel(1 << gpio, bank->base
  213. + OMAP24XX_GPIO_CLEARWKUENA);
  214. }
  215. }
  216. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  217. if (cpu_is_omap34xx() || cpu_is_omap44xx() ||
  218. (bank->non_wakeup_gpios & gpio_bit)) {
  219. /*
  220. * Log the edge gpio and manually trigger the IRQ
  221. * after resume if the input level changes
  222. * to avoid irq lost during PER RET/OFF mode
  223. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  224. */
  225. if (trigger & IRQ_TYPE_EDGE_BOTH)
  226. bank->enabled_non_wakeup_gpios |= gpio_bit;
  227. else
  228. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  229. }
  230. if (cpu_is_omap44xx()) {
  231. bank->level_mask =
  232. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  233. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  234. } else {
  235. bank->level_mask =
  236. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  237. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  238. }
  239. }
  240. #endif
  241. #ifdef CONFIG_ARCH_OMAP1
  242. /*
  243. * This only applies to chips that can't do both rising and falling edge
  244. * detection at once. For all other chips, this function is a noop.
  245. */
  246. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  247. {
  248. void __iomem *reg = bank->base;
  249. u32 l = 0;
  250. switch (bank->method) {
  251. case METHOD_MPUIO:
  252. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  253. break;
  254. #ifdef CONFIG_ARCH_OMAP15XX
  255. case METHOD_GPIO_1510:
  256. reg += OMAP1510_GPIO_INT_CONTROL;
  257. break;
  258. #endif
  259. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  260. case METHOD_GPIO_7XX:
  261. reg += OMAP7XX_GPIO_INT_CONTROL;
  262. break;
  263. #endif
  264. default:
  265. return;
  266. }
  267. l = __raw_readl(reg);
  268. if ((l >> gpio) & 1)
  269. l &= ~(1 << gpio);
  270. else
  271. l |= 1 << gpio;
  272. __raw_writel(l, reg);
  273. }
  274. #endif
  275. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  276. {
  277. void __iomem *reg = bank->base;
  278. u32 l = 0;
  279. switch (bank->method) {
  280. #ifdef CONFIG_ARCH_OMAP1
  281. case METHOD_MPUIO:
  282. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  283. l = __raw_readl(reg);
  284. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  285. bank->toggle_mask |= 1 << gpio;
  286. if (trigger & IRQ_TYPE_EDGE_RISING)
  287. l |= 1 << gpio;
  288. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  289. l &= ~(1 << gpio);
  290. else
  291. goto bad;
  292. break;
  293. #endif
  294. #ifdef CONFIG_ARCH_OMAP15XX
  295. case METHOD_GPIO_1510:
  296. reg += OMAP1510_GPIO_INT_CONTROL;
  297. l = __raw_readl(reg);
  298. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  299. bank->toggle_mask |= 1 << gpio;
  300. if (trigger & IRQ_TYPE_EDGE_RISING)
  301. l |= 1 << gpio;
  302. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  303. l &= ~(1 << gpio);
  304. else
  305. goto bad;
  306. break;
  307. #endif
  308. #ifdef CONFIG_ARCH_OMAP16XX
  309. case METHOD_GPIO_1610:
  310. if (gpio & 0x08)
  311. reg += OMAP1610_GPIO_EDGE_CTRL2;
  312. else
  313. reg += OMAP1610_GPIO_EDGE_CTRL1;
  314. gpio &= 0x07;
  315. l = __raw_readl(reg);
  316. l &= ~(3 << (gpio << 1));
  317. if (trigger & IRQ_TYPE_EDGE_RISING)
  318. l |= 2 << (gpio << 1);
  319. if (trigger & IRQ_TYPE_EDGE_FALLING)
  320. l |= 1 << (gpio << 1);
  321. if (trigger)
  322. /* Enable wake-up during idle for dynamic tick */
  323. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  324. else
  325. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  326. break;
  327. #endif
  328. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  329. case METHOD_GPIO_7XX:
  330. reg += OMAP7XX_GPIO_INT_CONTROL;
  331. l = __raw_readl(reg);
  332. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  333. bank->toggle_mask |= 1 << gpio;
  334. if (trigger & IRQ_TYPE_EDGE_RISING)
  335. l |= 1 << gpio;
  336. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  337. l &= ~(1 << gpio);
  338. else
  339. goto bad;
  340. break;
  341. #endif
  342. #ifdef CONFIG_ARCH_OMAP2PLUS
  343. case METHOD_GPIO_24XX:
  344. case METHOD_GPIO_44XX:
  345. set_24xx_gpio_triggering(bank, gpio, trigger);
  346. return 0;
  347. #endif
  348. default:
  349. goto bad;
  350. }
  351. __raw_writel(l, reg);
  352. return 0;
  353. bad:
  354. return -EINVAL;
  355. }
  356. static int gpio_irq_type(struct irq_data *d, unsigned type)
  357. {
  358. struct gpio_bank *bank;
  359. unsigned gpio;
  360. int retval;
  361. unsigned long flags;
  362. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  363. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  364. else
  365. gpio = d->irq - IH_GPIO_BASE;
  366. if (type & ~IRQ_TYPE_SENSE_MASK)
  367. return -EINVAL;
  368. /* OMAP1 allows only only edge triggering */
  369. if (!cpu_class_is_omap2()
  370. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  371. return -EINVAL;
  372. bank = irq_data_get_irq_chip_data(d);
  373. spin_lock_irqsave(&bank->lock, flags);
  374. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  375. spin_unlock_irqrestore(&bank->lock, flags);
  376. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  377. __irq_set_handler_locked(d->irq, handle_level_irq);
  378. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  379. __irq_set_handler_locked(d->irq, handle_edge_irq);
  380. return retval;
  381. }
  382. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  383. {
  384. void __iomem *reg = bank->base;
  385. reg += bank->regs->irqstatus;
  386. __raw_writel(gpio_mask, reg);
  387. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  388. if (bank->regs->irqstatus2) {
  389. reg = bank->base + bank->regs->irqstatus2;
  390. __raw_writel(gpio_mask, reg);
  391. }
  392. /* Flush posted write for the irq status to avoid spurious interrupts */
  393. __raw_readl(reg);
  394. }
  395. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  396. {
  397. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  398. }
  399. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  400. {
  401. void __iomem *reg = bank->base;
  402. u32 l;
  403. u32 mask = (1 << bank->width) - 1;
  404. reg += bank->regs->irqenable;
  405. l = __raw_readl(reg);
  406. if (bank->regs->irqenable_inv)
  407. l = ~l;
  408. l &= mask;
  409. return l;
  410. }
  411. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  412. {
  413. void __iomem *reg = bank->base;
  414. u32 l;
  415. if (bank->regs->set_irqenable) {
  416. reg += bank->regs->set_irqenable;
  417. l = gpio_mask;
  418. } else {
  419. reg += bank->regs->irqenable;
  420. l = __raw_readl(reg);
  421. if (bank->regs->irqenable_inv)
  422. l &= ~gpio_mask;
  423. else
  424. l |= gpio_mask;
  425. }
  426. __raw_writel(l, reg);
  427. }
  428. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  429. {
  430. void __iomem *reg = bank->base;
  431. u32 l;
  432. if (bank->regs->clr_irqenable) {
  433. reg += bank->regs->clr_irqenable;
  434. l = gpio_mask;
  435. } else {
  436. reg += bank->regs->irqenable;
  437. l = __raw_readl(reg);
  438. if (bank->regs->irqenable_inv)
  439. l |= gpio_mask;
  440. else
  441. l &= ~gpio_mask;
  442. }
  443. __raw_writel(l, reg);
  444. }
  445. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  446. {
  447. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  448. }
  449. /*
  450. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  451. * 1510 does not seem to have a wake-up register. If JTAG is connected
  452. * to the target, system will wake up always on GPIO events. While
  453. * system is running all registered GPIO interrupts need to have wake-up
  454. * enabled. When system is suspended, only selected GPIO interrupts need
  455. * to have wake-up enabled.
  456. */
  457. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  458. {
  459. u32 gpio_bit = GPIO_BIT(bank, gpio);
  460. unsigned long flags;
  461. if (bank->non_wakeup_gpios & gpio_bit) {
  462. dev_err(bank->dev,
  463. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  464. return -EINVAL;
  465. }
  466. spin_lock_irqsave(&bank->lock, flags);
  467. if (enable)
  468. bank->suspend_wakeup |= gpio_bit;
  469. else
  470. bank->suspend_wakeup &= ~gpio_bit;
  471. spin_unlock_irqrestore(&bank->lock, flags);
  472. return 0;
  473. }
  474. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  475. {
  476. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  477. _set_gpio_irqenable(bank, gpio, 0);
  478. _clear_gpio_irqstatus(bank, gpio);
  479. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  480. }
  481. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  482. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  483. {
  484. unsigned int gpio = d->irq - IH_GPIO_BASE;
  485. struct gpio_bank *bank;
  486. int retval;
  487. bank = irq_data_get_irq_chip_data(d);
  488. retval = _set_gpio_wakeup(bank, gpio, enable);
  489. return retval;
  490. }
  491. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  492. {
  493. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  494. unsigned long flags;
  495. spin_lock_irqsave(&bank->lock, flags);
  496. /* Set trigger to none. You need to enable the desired trigger with
  497. * request_irq() or set_irq_type().
  498. */
  499. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  500. #ifdef CONFIG_ARCH_OMAP15XX
  501. if (bank->method == METHOD_GPIO_1510) {
  502. void __iomem *reg;
  503. /* Claim the pin for MPU */
  504. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  505. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  506. }
  507. #endif
  508. if (!cpu_class_is_omap1()) {
  509. if (!bank->mod_usage) {
  510. void __iomem *reg = bank->base;
  511. u32 ctrl;
  512. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  513. reg += OMAP24XX_GPIO_CTRL;
  514. else if (cpu_is_omap44xx())
  515. reg += OMAP4_GPIO_CTRL;
  516. ctrl = __raw_readl(reg);
  517. /* Module is enabled, clocks are not gated */
  518. ctrl &= 0xFFFFFFFE;
  519. __raw_writel(ctrl, reg);
  520. }
  521. bank->mod_usage |= 1 << offset;
  522. }
  523. spin_unlock_irqrestore(&bank->lock, flags);
  524. return 0;
  525. }
  526. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  527. {
  528. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  529. unsigned long flags;
  530. spin_lock_irqsave(&bank->lock, flags);
  531. #ifdef CONFIG_ARCH_OMAP16XX
  532. if (bank->method == METHOD_GPIO_1610) {
  533. /* Disable wake-up during idle for dynamic tick */
  534. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  535. __raw_writel(1 << offset, reg);
  536. }
  537. #endif
  538. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  539. if (bank->method == METHOD_GPIO_24XX) {
  540. /* Disable wake-up during idle for dynamic tick */
  541. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  542. __raw_writel(1 << offset, reg);
  543. }
  544. #endif
  545. #ifdef CONFIG_ARCH_OMAP4
  546. if (bank->method == METHOD_GPIO_44XX) {
  547. /* Disable wake-up during idle for dynamic tick */
  548. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  549. __raw_writel(1 << offset, reg);
  550. }
  551. #endif
  552. if (!cpu_class_is_omap1()) {
  553. bank->mod_usage &= ~(1 << offset);
  554. if (!bank->mod_usage) {
  555. void __iomem *reg = bank->base;
  556. u32 ctrl;
  557. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  558. reg += OMAP24XX_GPIO_CTRL;
  559. else if (cpu_is_omap44xx())
  560. reg += OMAP4_GPIO_CTRL;
  561. ctrl = __raw_readl(reg);
  562. /* Module is disabled, clocks are gated */
  563. ctrl |= 1;
  564. __raw_writel(ctrl, reg);
  565. }
  566. }
  567. _reset_gpio(bank, bank->chip.base + offset);
  568. spin_unlock_irqrestore(&bank->lock, flags);
  569. }
  570. /*
  571. * We need to unmask the GPIO bank interrupt as soon as possible to
  572. * avoid missing GPIO interrupts for other lines in the bank.
  573. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  574. * in the bank to avoid missing nested interrupts for a GPIO line.
  575. * If we wait to unmask individual GPIO lines in the bank after the
  576. * line's interrupt handler has been run, we may miss some nested
  577. * interrupts.
  578. */
  579. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  580. {
  581. void __iomem *isr_reg = NULL;
  582. u32 isr;
  583. unsigned int gpio_irq, gpio_index;
  584. struct gpio_bank *bank;
  585. u32 retrigger = 0;
  586. int unmasked = 0;
  587. struct irq_chip *chip = irq_desc_get_chip(desc);
  588. chained_irq_enter(chip, desc);
  589. bank = irq_get_handler_data(irq);
  590. isr_reg = bank->base + bank->regs->irqstatus;
  591. if (WARN_ON(!isr_reg))
  592. goto exit;
  593. while(1) {
  594. u32 isr_saved, level_mask = 0;
  595. u32 enabled;
  596. enabled = _get_gpio_irqbank_mask(bank);
  597. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  598. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  599. isr &= 0x0000ffff;
  600. if (cpu_class_is_omap2()) {
  601. level_mask = bank->level_mask & enabled;
  602. }
  603. /* clear edge sensitive interrupts before handler(s) are
  604. called so that we don't miss any interrupt occurred while
  605. executing them */
  606. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  607. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  608. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  609. /* if there is only edge sensitive GPIO pin interrupts
  610. configured, we could unmask GPIO bank interrupt immediately */
  611. if (!level_mask && !unmasked) {
  612. unmasked = 1;
  613. chained_irq_exit(chip, desc);
  614. }
  615. isr |= retrigger;
  616. retrigger = 0;
  617. if (!isr)
  618. break;
  619. gpio_irq = bank->virtual_irq_start;
  620. for (; isr != 0; isr >>= 1, gpio_irq++) {
  621. gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
  622. if (!(isr & 1))
  623. continue;
  624. #ifdef CONFIG_ARCH_OMAP1
  625. /*
  626. * Some chips can't respond to both rising and falling
  627. * at the same time. If this irq was requested with
  628. * both flags, we need to flip the ICR data for the IRQ
  629. * to respond to the IRQ for the opposite direction.
  630. * This will be indicated in the bank toggle_mask.
  631. */
  632. if (bank->toggle_mask & (1 << gpio_index))
  633. _toggle_gpio_edge_triggering(bank, gpio_index);
  634. #endif
  635. generic_handle_irq(gpio_irq);
  636. }
  637. }
  638. /* if bank has any level sensitive GPIO pin interrupt
  639. configured, we must unmask the bank interrupt only after
  640. handler(s) are executed in order to avoid spurious bank
  641. interrupt */
  642. exit:
  643. if (!unmasked)
  644. chained_irq_exit(chip, desc);
  645. }
  646. static void gpio_irq_shutdown(struct irq_data *d)
  647. {
  648. unsigned int gpio = d->irq - IH_GPIO_BASE;
  649. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  650. unsigned long flags;
  651. spin_lock_irqsave(&bank->lock, flags);
  652. _reset_gpio(bank, gpio);
  653. spin_unlock_irqrestore(&bank->lock, flags);
  654. }
  655. static void gpio_ack_irq(struct irq_data *d)
  656. {
  657. unsigned int gpio = d->irq - IH_GPIO_BASE;
  658. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  659. _clear_gpio_irqstatus(bank, gpio);
  660. }
  661. static void gpio_mask_irq(struct irq_data *d)
  662. {
  663. unsigned int gpio = d->irq - IH_GPIO_BASE;
  664. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  665. unsigned long flags;
  666. spin_lock_irqsave(&bank->lock, flags);
  667. _set_gpio_irqenable(bank, gpio, 0);
  668. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  669. spin_unlock_irqrestore(&bank->lock, flags);
  670. }
  671. static void gpio_unmask_irq(struct irq_data *d)
  672. {
  673. unsigned int gpio = d->irq - IH_GPIO_BASE;
  674. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  675. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  676. u32 trigger = irqd_get_trigger_type(d);
  677. unsigned long flags;
  678. spin_lock_irqsave(&bank->lock, flags);
  679. if (trigger)
  680. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  681. /* For level-triggered GPIOs, the clearing must be done after
  682. * the HW source is cleared, thus after the handler has run */
  683. if (bank->level_mask & irq_mask) {
  684. _set_gpio_irqenable(bank, gpio, 0);
  685. _clear_gpio_irqstatus(bank, gpio);
  686. }
  687. _set_gpio_irqenable(bank, gpio, 1);
  688. spin_unlock_irqrestore(&bank->lock, flags);
  689. }
  690. static struct irq_chip gpio_irq_chip = {
  691. .name = "GPIO",
  692. .irq_shutdown = gpio_irq_shutdown,
  693. .irq_ack = gpio_ack_irq,
  694. .irq_mask = gpio_mask_irq,
  695. .irq_unmask = gpio_unmask_irq,
  696. .irq_set_type = gpio_irq_type,
  697. .irq_set_wake = gpio_wake_enable,
  698. };
  699. /*---------------------------------------------------------------------*/
  700. #ifdef CONFIG_ARCH_OMAP1
  701. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  702. #ifdef CONFIG_ARCH_OMAP16XX
  703. #include <linux/platform_device.h>
  704. static int omap_mpuio_suspend_noirq(struct device *dev)
  705. {
  706. struct platform_device *pdev = to_platform_device(dev);
  707. struct gpio_bank *bank = platform_get_drvdata(pdev);
  708. void __iomem *mask_reg = bank->base +
  709. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  710. unsigned long flags;
  711. spin_lock_irqsave(&bank->lock, flags);
  712. bank->saved_wakeup = __raw_readl(mask_reg);
  713. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  714. spin_unlock_irqrestore(&bank->lock, flags);
  715. return 0;
  716. }
  717. static int omap_mpuio_resume_noirq(struct device *dev)
  718. {
  719. struct platform_device *pdev = to_platform_device(dev);
  720. struct gpio_bank *bank = platform_get_drvdata(pdev);
  721. void __iomem *mask_reg = bank->base +
  722. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  723. unsigned long flags;
  724. spin_lock_irqsave(&bank->lock, flags);
  725. __raw_writel(bank->saved_wakeup, mask_reg);
  726. spin_unlock_irqrestore(&bank->lock, flags);
  727. return 0;
  728. }
  729. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  730. .suspend_noirq = omap_mpuio_suspend_noirq,
  731. .resume_noirq = omap_mpuio_resume_noirq,
  732. };
  733. /* use platform_driver for this. */
  734. static struct platform_driver omap_mpuio_driver = {
  735. .driver = {
  736. .name = "mpuio",
  737. .pm = &omap_mpuio_dev_pm_ops,
  738. },
  739. };
  740. static struct platform_device omap_mpuio_device = {
  741. .name = "mpuio",
  742. .id = -1,
  743. .dev = {
  744. .driver = &omap_mpuio_driver.driver,
  745. }
  746. /* could list the /proc/iomem resources */
  747. };
  748. static inline void mpuio_init(void)
  749. {
  750. struct gpio_bank *bank = &gpio_bank[0];
  751. platform_set_drvdata(&omap_mpuio_device, bank);
  752. if (platform_driver_register(&omap_mpuio_driver) == 0)
  753. (void) platform_device_register(&omap_mpuio_device);
  754. }
  755. #else
  756. static inline void mpuio_init(void) {}
  757. #endif /* 16xx */
  758. #else
  759. #define bank_is_mpuio(bank) 0
  760. static inline void mpuio_init(void) {}
  761. #endif
  762. /*---------------------------------------------------------------------*/
  763. /* REVISIT these are stupid implementations! replace by ones that
  764. * don't switch on METHOD_* and which mostly avoid spinlocks
  765. */
  766. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  767. {
  768. struct gpio_bank *bank;
  769. unsigned long flags;
  770. bank = container_of(chip, struct gpio_bank, chip);
  771. spin_lock_irqsave(&bank->lock, flags);
  772. _set_gpio_direction(bank, offset, 1);
  773. spin_unlock_irqrestore(&bank->lock, flags);
  774. return 0;
  775. }
  776. static int gpio_is_input(struct gpio_bank *bank, int mask)
  777. {
  778. void __iomem *reg = bank->base + bank->regs->direction;
  779. return __raw_readl(reg) & mask;
  780. }
  781. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  782. {
  783. struct gpio_bank *bank;
  784. void __iomem *reg;
  785. int gpio;
  786. u32 mask;
  787. gpio = chip->base + offset;
  788. bank = container_of(chip, struct gpio_bank, chip);
  789. reg = bank->base;
  790. mask = GPIO_BIT(bank, gpio);
  791. if (gpio_is_input(bank, mask))
  792. return _get_gpio_datain(bank, gpio);
  793. else
  794. return _get_gpio_dataout(bank, gpio);
  795. }
  796. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  797. {
  798. struct gpio_bank *bank;
  799. unsigned long flags;
  800. bank = container_of(chip, struct gpio_bank, chip);
  801. spin_lock_irqsave(&bank->lock, flags);
  802. bank->set_dataout(bank, offset, value);
  803. _set_gpio_direction(bank, offset, 0);
  804. spin_unlock_irqrestore(&bank->lock, flags);
  805. return 0;
  806. }
  807. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  808. unsigned debounce)
  809. {
  810. struct gpio_bank *bank;
  811. unsigned long flags;
  812. bank = container_of(chip, struct gpio_bank, chip);
  813. if (!bank->dbck) {
  814. bank->dbck = clk_get(bank->dev, "dbclk");
  815. if (IS_ERR(bank->dbck))
  816. dev_err(bank->dev, "Could not get gpio dbck\n");
  817. }
  818. spin_lock_irqsave(&bank->lock, flags);
  819. _set_gpio_debounce(bank, offset, debounce);
  820. spin_unlock_irqrestore(&bank->lock, flags);
  821. return 0;
  822. }
  823. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  824. {
  825. struct gpio_bank *bank;
  826. unsigned long flags;
  827. bank = container_of(chip, struct gpio_bank, chip);
  828. spin_lock_irqsave(&bank->lock, flags);
  829. bank->set_dataout(bank, offset, value);
  830. spin_unlock_irqrestore(&bank->lock, flags);
  831. }
  832. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  833. {
  834. struct gpio_bank *bank;
  835. bank = container_of(chip, struct gpio_bank, chip);
  836. return bank->virtual_irq_start + offset;
  837. }
  838. /*---------------------------------------------------------------------*/
  839. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  840. {
  841. static bool called;
  842. u32 rev;
  843. if (called || bank->regs->revision == USHRT_MAX)
  844. return;
  845. rev = __raw_readw(bank->base + bank->regs->revision);
  846. pr_info("OMAP GPIO hardware version %d.%d\n",
  847. (rev >> 4) & 0x0f, rev & 0x0f);
  848. called = true;
  849. }
  850. /* This lock class tells lockdep that GPIO irqs are in a different
  851. * category than their parents, so it won't report false recursion.
  852. */
  853. static struct lock_class_key gpio_lock_class;
  854. static inline int init_gpio_info(struct platform_device *pdev)
  855. {
  856. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  857. gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
  858. GFP_KERNEL);
  859. if (!gpio_bank) {
  860. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  861. return -ENOMEM;
  862. }
  863. return 0;
  864. }
  865. /* TODO: Cleanup cpu_is_* checks */
  866. static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
  867. {
  868. if (cpu_class_is_omap2()) {
  869. if (cpu_is_omap44xx()) {
  870. __raw_writel(0xffffffff, bank->base +
  871. OMAP4_GPIO_IRQSTATUSCLR0);
  872. __raw_writel(0x00000000, bank->base +
  873. OMAP4_GPIO_DEBOUNCENABLE);
  874. /* Initialize interface clk ungated, module enabled */
  875. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  876. } else if (cpu_is_omap34xx()) {
  877. __raw_writel(0x00000000, bank->base +
  878. OMAP24XX_GPIO_IRQENABLE1);
  879. __raw_writel(0xffffffff, bank->base +
  880. OMAP24XX_GPIO_IRQSTATUS1);
  881. __raw_writel(0x00000000, bank->base +
  882. OMAP24XX_GPIO_DEBOUNCE_EN);
  883. /* Initialize interface clk ungated, module enabled */
  884. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  885. } else if (cpu_is_omap24xx()) {
  886. static const u32 non_wakeup_gpios[] = {
  887. 0xe203ffc0, 0x08700040
  888. };
  889. if (id < ARRAY_SIZE(non_wakeup_gpios))
  890. bank->non_wakeup_gpios = non_wakeup_gpios[id];
  891. }
  892. } else if (cpu_class_is_omap1()) {
  893. if (bank_is_mpuio(bank))
  894. __raw_writew(0xffff, bank->base +
  895. OMAP_MPUIO_GPIO_MASKIT / bank->stride);
  896. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  897. __raw_writew(0xffff, bank->base
  898. + OMAP1510_GPIO_INT_MASK);
  899. __raw_writew(0x0000, bank->base
  900. + OMAP1510_GPIO_INT_STATUS);
  901. }
  902. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  903. __raw_writew(0x0000, bank->base
  904. + OMAP1610_GPIO_IRQENABLE1);
  905. __raw_writew(0xffff, bank->base
  906. + OMAP1610_GPIO_IRQSTATUS1);
  907. __raw_writew(0x0014, bank->base
  908. + OMAP1610_GPIO_SYSCONFIG);
  909. /*
  910. * Enable system clock for GPIO module.
  911. * The CAM_CLK_CTRL *is* really the right place.
  912. */
  913. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  914. ULPD_CAM_CLK_CTRL);
  915. }
  916. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  917. __raw_writel(0xffffffff, bank->base
  918. + OMAP7XX_GPIO_INT_MASK);
  919. __raw_writel(0x00000000, bank->base
  920. + OMAP7XX_GPIO_INT_STATUS);
  921. }
  922. }
  923. }
  924. static __init void
  925. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  926. unsigned int num)
  927. {
  928. struct irq_chip_generic *gc;
  929. struct irq_chip_type *ct;
  930. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  931. handle_simple_irq);
  932. if (!gc) {
  933. dev_err(bank->dev, "Memory alloc failed for gc\n");
  934. return;
  935. }
  936. ct = gc->chip_types;
  937. /* NOTE: No ack required, reading IRQ status clears it. */
  938. ct->chip.irq_mask = irq_gc_mask_set_bit;
  939. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  940. ct->chip.irq_set_type = gpio_irq_type;
  941. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  942. if (cpu_is_omap16xx())
  943. ct->chip.irq_set_wake = gpio_wake_enable,
  944. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  945. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  946. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  947. }
  948. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  949. {
  950. int j;
  951. static int gpio;
  952. bank->mod_usage = 0;
  953. /*
  954. * REVISIT eventually switch from OMAP-specific gpio structs
  955. * over to the generic ones
  956. */
  957. bank->chip.request = omap_gpio_request;
  958. bank->chip.free = omap_gpio_free;
  959. bank->chip.direction_input = gpio_input;
  960. bank->chip.get = gpio_get;
  961. bank->chip.direction_output = gpio_output;
  962. bank->chip.set_debounce = gpio_debounce;
  963. bank->chip.set = gpio_set;
  964. bank->chip.to_irq = gpio_2irq;
  965. if (bank_is_mpuio(bank)) {
  966. bank->chip.label = "mpuio";
  967. #ifdef CONFIG_ARCH_OMAP16XX
  968. bank->chip.dev = &omap_mpuio_device.dev;
  969. #endif
  970. bank->chip.base = OMAP_MPUIO(0);
  971. } else {
  972. bank->chip.label = "gpio";
  973. bank->chip.base = gpio;
  974. gpio += bank->width;
  975. }
  976. bank->chip.ngpio = bank->width;
  977. gpiochip_add(&bank->chip);
  978. for (j = bank->virtual_irq_start;
  979. j < bank->virtual_irq_start + bank->width; j++) {
  980. irq_set_lockdep_class(j, &gpio_lock_class);
  981. irq_set_chip_data(j, bank);
  982. if (bank_is_mpuio(bank)) {
  983. omap_mpuio_alloc_gc(bank, j, bank->width);
  984. } else {
  985. irq_set_chip(j, &gpio_irq_chip);
  986. irq_set_handler(j, handle_simple_irq);
  987. set_irq_flags(j, IRQF_VALID);
  988. }
  989. }
  990. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  991. irq_set_handler_data(bank->irq, bank);
  992. }
  993. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  994. {
  995. static int gpio_init_done;
  996. struct omap_gpio_platform_data *pdata;
  997. struct resource *res;
  998. int id;
  999. struct gpio_bank *bank;
  1000. if (!pdev->dev.platform_data)
  1001. return -EINVAL;
  1002. pdata = pdev->dev.platform_data;
  1003. if (!gpio_init_done) {
  1004. int ret;
  1005. ret = init_gpio_info(pdev);
  1006. if (ret)
  1007. return ret;
  1008. }
  1009. id = pdev->id;
  1010. bank = &gpio_bank[id];
  1011. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1012. if (unlikely(!res)) {
  1013. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
  1014. return -ENODEV;
  1015. }
  1016. bank->irq = res->start;
  1017. bank->virtual_irq_start = pdata->virtual_irq_start;
  1018. bank->method = pdata->bank_type;
  1019. bank->dev = &pdev->dev;
  1020. bank->dbck_flag = pdata->dbck_flag;
  1021. bank->stride = pdata->bank_stride;
  1022. bank->width = pdata->bank_width;
  1023. bank->regs = pdata->regs;
  1024. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1025. bank->set_dataout = _set_gpio_dataout_reg;
  1026. else
  1027. bank->set_dataout = _set_gpio_dataout_mask;
  1028. spin_lock_init(&bank->lock);
  1029. /* Static mapping, never released */
  1030. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1031. if (unlikely(!res)) {
  1032. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
  1033. return -ENODEV;
  1034. }
  1035. bank->base = ioremap(res->start, resource_size(res));
  1036. if (!bank->base) {
  1037. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
  1038. return -ENOMEM;
  1039. }
  1040. pm_runtime_enable(bank->dev);
  1041. pm_runtime_get_sync(bank->dev);
  1042. omap_gpio_mod_init(bank, id);
  1043. omap_gpio_chip_init(bank);
  1044. omap_gpio_show_rev(bank);
  1045. if (!gpio_init_done)
  1046. gpio_init_done = 1;
  1047. return 0;
  1048. }
  1049. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1050. static int omap_gpio_suspend(void)
  1051. {
  1052. int i;
  1053. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1054. return 0;
  1055. for (i = 0; i < gpio_bank_count; i++) {
  1056. struct gpio_bank *bank = &gpio_bank[i];
  1057. void __iomem *wake_status;
  1058. void __iomem *wake_clear;
  1059. void __iomem *wake_set;
  1060. unsigned long flags;
  1061. switch (bank->method) {
  1062. #ifdef CONFIG_ARCH_OMAP16XX
  1063. case METHOD_GPIO_1610:
  1064. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1065. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1066. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1067. break;
  1068. #endif
  1069. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1070. case METHOD_GPIO_24XX:
  1071. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1072. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1073. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1074. break;
  1075. #endif
  1076. #ifdef CONFIG_ARCH_OMAP4
  1077. case METHOD_GPIO_44XX:
  1078. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1079. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1080. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1081. break;
  1082. #endif
  1083. default:
  1084. continue;
  1085. }
  1086. spin_lock_irqsave(&bank->lock, flags);
  1087. bank->saved_wakeup = __raw_readl(wake_status);
  1088. __raw_writel(0xffffffff, wake_clear);
  1089. __raw_writel(bank->suspend_wakeup, wake_set);
  1090. spin_unlock_irqrestore(&bank->lock, flags);
  1091. }
  1092. return 0;
  1093. }
  1094. static void omap_gpio_resume(void)
  1095. {
  1096. int i;
  1097. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1098. return;
  1099. for (i = 0; i < gpio_bank_count; i++) {
  1100. struct gpio_bank *bank = &gpio_bank[i];
  1101. void __iomem *wake_clear;
  1102. void __iomem *wake_set;
  1103. unsigned long flags;
  1104. switch (bank->method) {
  1105. #ifdef CONFIG_ARCH_OMAP16XX
  1106. case METHOD_GPIO_1610:
  1107. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1108. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1109. break;
  1110. #endif
  1111. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1112. case METHOD_GPIO_24XX:
  1113. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1114. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1115. break;
  1116. #endif
  1117. #ifdef CONFIG_ARCH_OMAP4
  1118. case METHOD_GPIO_44XX:
  1119. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1120. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1121. break;
  1122. #endif
  1123. default:
  1124. continue;
  1125. }
  1126. spin_lock_irqsave(&bank->lock, flags);
  1127. __raw_writel(0xffffffff, wake_clear);
  1128. __raw_writel(bank->saved_wakeup, wake_set);
  1129. spin_unlock_irqrestore(&bank->lock, flags);
  1130. }
  1131. }
  1132. static struct syscore_ops omap_gpio_syscore_ops = {
  1133. .suspend = omap_gpio_suspend,
  1134. .resume = omap_gpio_resume,
  1135. };
  1136. #endif
  1137. #ifdef CONFIG_ARCH_OMAP2PLUS
  1138. static int workaround_enabled;
  1139. void omap2_gpio_prepare_for_idle(int off_mode)
  1140. {
  1141. int i, c = 0;
  1142. int min = 0;
  1143. if (cpu_is_omap34xx())
  1144. min = 1;
  1145. for (i = min; i < gpio_bank_count; i++) {
  1146. struct gpio_bank *bank = &gpio_bank[i];
  1147. u32 l1 = 0, l2 = 0;
  1148. int j;
  1149. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1150. clk_disable(bank->dbck);
  1151. if (!off_mode)
  1152. continue;
  1153. /* If going to OFF, remove triggering for all
  1154. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1155. * generated. See OMAP2420 Errata item 1.101. */
  1156. if (!(bank->enabled_non_wakeup_gpios))
  1157. continue;
  1158. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1159. bank->saved_datain = __raw_readl(bank->base +
  1160. OMAP24XX_GPIO_DATAIN);
  1161. l1 = __raw_readl(bank->base +
  1162. OMAP24XX_GPIO_FALLINGDETECT);
  1163. l2 = __raw_readl(bank->base +
  1164. OMAP24XX_GPIO_RISINGDETECT);
  1165. }
  1166. if (cpu_is_omap44xx()) {
  1167. bank->saved_datain = __raw_readl(bank->base +
  1168. OMAP4_GPIO_DATAIN);
  1169. l1 = __raw_readl(bank->base +
  1170. OMAP4_GPIO_FALLINGDETECT);
  1171. l2 = __raw_readl(bank->base +
  1172. OMAP4_GPIO_RISINGDETECT);
  1173. }
  1174. bank->saved_fallingdetect = l1;
  1175. bank->saved_risingdetect = l2;
  1176. l1 &= ~bank->enabled_non_wakeup_gpios;
  1177. l2 &= ~bank->enabled_non_wakeup_gpios;
  1178. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1179. __raw_writel(l1, bank->base +
  1180. OMAP24XX_GPIO_FALLINGDETECT);
  1181. __raw_writel(l2, bank->base +
  1182. OMAP24XX_GPIO_RISINGDETECT);
  1183. }
  1184. if (cpu_is_omap44xx()) {
  1185. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1186. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1187. }
  1188. c++;
  1189. }
  1190. if (!c) {
  1191. workaround_enabled = 0;
  1192. return;
  1193. }
  1194. workaround_enabled = 1;
  1195. }
  1196. void omap2_gpio_resume_after_idle(void)
  1197. {
  1198. int i;
  1199. int min = 0;
  1200. if (cpu_is_omap34xx())
  1201. min = 1;
  1202. for (i = min; i < gpio_bank_count; i++) {
  1203. struct gpio_bank *bank = &gpio_bank[i];
  1204. u32 l = 0, gen, gen0, gen1;
  1205. int j;
  1206. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1207. clk_enable(bank->dbck);
  1208. if (!workaround_enabled)
  1209. continue;
  1210. if (!(bank->enabled_non_wakeup_gpios))
  1211. continue;
  1212. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1213. __raw_writel(bank->saved_fallingdetect,
  1214. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1215. __raw_writel(bank->saved_risingdetect,
  1216. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1217. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1218. }
  1219. if (cpu_is_omap44xx()) {
  1220. __raw_writel(bank->saved_fallingdetect,
  1221. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1222. __raw_writel(bank->saved_risingdetect,
  1223. bank->base + OMAP4_GPIO_RISINGDETECT);
  1224. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1225. }
  1226. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1227. * state. If so, generate an IRQ by software. This is
  1228. * horribly racy, but it's the best we can do to work around
  1229. * this silicon bug. */
  1230. l ^= bank->saved_datain;
  1231. l &= bank->enabled_non_wakeup_gpios;
  1232. /*
  1233. * No need to generate IRQs for the rising edge for gpio IRQs
  1234. * configured with falling edge only; and vice versa.
  1235. */
  1236. gen0 = l & bank->saved_fallingdetect;
  1237. gen0 &= bank->saved_datain;
  1238. gen1 = l & bank->saved_risingdetect;
  1239. gen1 &= ~(bank->saved_datain);
  1240. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1241. gen = l & (~(bank->saved_fallingdetect) &
  1242. ~(bank->saved_risingdetect));
  1243. /* Consider all GPIO IRQs needed to be updated */
  1244. gen |= gen0 | gen1;
  1245. if (gen) {
  1246. u32 old0, old1;
  1247. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1248. old0 = __raw_readl(bank->base +
  1249. OMAP24XX_GPIO_LEVELDETECT0);
  1250. old1 = __raw_readl(bank->base +
  1251. OMAP24XX_GPIO_LEVELDETECT1);
  1252. __raw_writel(old0 | gen, bank->base +
  1253. OMAP24XX_GPIO_LEVELDETECT0);
  1254. __raw_writel(old1 | gen, bank->base +
  1255. OMAP24XX_GPIO_LEVELDETECT1);
  1256. __raw_writel(old0, bank->base +
  1257. OMAP24XX_GPIO_LEVELDETECT0);
  1258. __raw_writel(old1, bank->base +
  1259. OMAP24XX_GPIO_LEVELDETECT1);
  1260. }
  1261. if (cpu_is_omap44xx()) {
  1262. old0 = __raw_readl(bank->base +
  1263. OMAP4_GPIO_LEVELDETECT0);
  1264. old1 = __raw_readl(bank->base +
  1265. OMAP4_GPIO_LEVELDETECT1);
  1266. __raw_writel(old0 | l, bank->base +
  1267. OMAP4_GPIO_LEVELDETECT0);
  1268. __raw_writel(old1 | l, bank->base +
  1269. OMAP4_GPIO_LEVELDETECT1);
  1270. __raw_writel(old0, bank->base +
  1271. OMAP4_GPIO_LEVELDETECT0);
  1272. __raw_writel(old1, bank->base +
  1273. OMAP4_GPIO_LEVELDETECT1);
  1274. }
  1275. }
  1276. }
  1277. }
  1278. #endif
  1279. #ifdef CONFIG_ARCH_OMAP3
  1280. /* save the registers of bank 2-6 */
  1281. void omap_gpio_save_context(void)
  1282. {
  1283. int i;
  1284. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1285. for (i = 1; i < gpio_bank_count; i++) {
  1286. struct gpio_bank *bank = &gpio_bank[i];
  1287. gpio_context[i].irqenable1 =
  1288. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1289. gpio_context[i].irqenable2 =
  1290. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1291. gpio_context[i].wake_en =
  1292. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1293. gpio_context[i].ctrl =
  1294. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1295. gpio_context[i].oe =
  1296. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1297. gpio_context[i].leveldetect0 =
  1298. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1299. gpio_context[i].leveldetect1 =
  1300. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1301. gpio_context[i].risingdetect =
  1302. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1303. gpio_context[i].fallingdetect =
  1304. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1305. gpio_context[i].dataout =
  1306. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1307. }
  1308. }
  1309. /* restore the required registers of bank 2-6 */
  1310. void omap_gpio_restore_context(void)
  1311. {
  1312. int i;
  1313. for (i = 1; i < gpio_bank_count; i++) {
  1314. struct gpio_bank *bank = &gpio_bank[i];
  1315. __raw_writel(gpio_context[i].irqenable1,
  1316. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1317. __raw_writel(gpio_context[i].irqenable2,
  1318. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1319. __raw_writel(gpio_context[i].wake_en,
  1320. bank->base + OMAP24XX_GPIO_WAKE_EN);
  1321. __raw_writel(gpio_context[i].ctrl,
  1322. bank->base + OMAP24XX_GPIO_CTRL);
  1323. __raw_writel(gpio_context[i].oe,
  1324. bank->base + OMAP24XX_GPIO_OE);
  1325. __raw_writel(gpio_context[i].leveldetect0,
  1326. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1327. __raw_writel(gpio_context[i].leveldetect1,
  1328. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1329. __raw_writel(gpio_context[i].risingdetect,
  1330. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1331. __raw_writel(gpio_context[i].fallingdetect,
  1332. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1333. __raw_writel(gpio_context[i].dataout,
  1334. bank->base + OMAP24XX_GPIO_DATAOUT);
  1335. }
  1336. }
  1337. #endif
  1338. static struct platform_driver omap_gpio_driver = {
  1339. .probe = omap_gpio_probe,
  1340. .driver = {
  1341. .name = "omap_gpio",
  1342. },
  1343. };
  1344. /*
  1345. * gpio driver register needs to be done before
  1346. * machine_init functions access gpio APIs.
  1347. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1348. */
  1349. static int __init omap_gpio_drv_reg(void)
  1350. {
  1351. return platform_driver_register(&omap_gpio_driver);
  1352. }
  1353. postcore_initcall(omap_gpio_drv_reg);
  1354. static int __init omap_gpio_sysinit(void)
  1355. {
  1356. mpuio_init();
  1357. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1358. if (cpu_is_omap16xx() || cpu_class_is_omap2())
  1359. register_syscore_ops(&omap_gpio_syscore_ops);
  1360. #endif
  1361. return 0;
  1362. }
  1363. arch_initcall(omap_gpio_sysinit);