ep93xx_dma.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392
  1. /*
  2. * Driver for the Cirrus Logic EP93xx DMA Controller
  3. *
  4. * Copyright (C) 2011 Mika Westerberg
  5. *
  6. * DMA M2P implementation is based on the original
  7. * arch/arm/mach-ep93xx/dma-m2p.c which has following copyrights:
  8. *
  9. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  10. * Copyright (C) 2006 Applied Data Systems
  11. * Copyright (C) 2009 Ryan Mallon <rmallon@gmail.com>
  12. *
  13. * This driver is based on dw_dmac and amba-pl08x drivers.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2 of the License, or
  18. * (at your option) any later version.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/init.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/module.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <mach/dma.h>
  28. /* M2P registers */
  29. #define M2P_CONTROL 0x0000
  30. #define M2P_CONTROL_STALLINT BIT(0)
  31. #define M2P_CONTROL_NFBINT BIT(1)
  32. #define M2P_CONTROL_CH_ERROR_INT BIT(3)
  33. #define M2P_CONTROL_ENABLE BIT(4)
  34. #define M2P_CONTROL_ICE BIT(6)
  35. #define M2P_INTERRUPT 0x0004
  36. #define M2P_INTERRUPT_STALL BIT(0)
  37. #define M2P_INTERRUPT_NFB BIT(1)
  38. #define M2P_INTERRUPT_ERROR BIT(3)
  39. #define M2P_PPALLOC 0x0008
  40. #define M2P_STATUS 0x000c
  41. #define M2P_MAXCNT0 0x0020
  42. #define M2P_BASE0 0x0024
  43. #define M2P_MAXCNT1 0x0030
  44. #define M2P_BASE1 0x0034
  45. #define M2P_STATE_IDLE 0
  46. #define M2P_STATE_STALL 1
  47. #define M2P_STATE_ON 2
  48. #define M2P_STATE_NEXT 3
  49. /* M2M registers */
  50. #define M2M_CONTROL 0x0000
  51. #define M2M_CONTROL_DONEINT BIT(2)
  52. #define M2M_CONTROL_ENABLE BIT(3)
  53. #define M2M_CONTROL_START BIT(4)
  54. #define M2M_CONTROL_DAH BIT(11)
  55. #define M2M_CONTROL_SAH BIT(12)
  56. #define M2M_CONTROL_PW_SHIFT 9
  57. #define M2M_CONTROL_PW_8 (0 << M2M_CONTROL_PW_SHIFT)
  58. #define M2M_CONTROL_PW_16 (1 << M2M_CONTROL_PW_SHIFT)
  59. #define M2M_CONTROL_PW_32 (2 << M2M_CONTROL_PW_SHIFT)
  60. #define M2M_CONTROL_PW_MASK (3 << M2M_CONTROL_PW_SHIFT)
  61. #define M2M_CONTROL_TM_SHIFT 13
  62. #define M2M_CONTROL_TM_TX (1 << M2M_CONTROL_TM_SHIFT)
  63. #define M2M_CONTROL_TM_RX (2 << M2M_CONTROL_TM_SHIFT)
  64. #define M2M_CONTROL_RSS_SHIFT 22
  65. #define M2M_CONTROL_RSS_SSPRX (1 << M2M_CONTROL_RSS_SHIFT)
  66. #define M2M_CONTROL_RSS_SSPTX (2 << M2M_CONTROL_RSS_SHIFT)
  67. #define M2M_CONTROL_RSS_IDE (3 << M2M_CONTROL_RSS_SHIFT)
  68. #define M2M_CONTROL_NO_HDSK BIT(24)
  69. #define M2M_CONTROL_PWSC_SHIFT 25
  70. #define M2M_INTERRUPT 0x0004
  71. #define M2M_INTERRUPT_DONEINT BIT(1)
  72. #define M2M_BCR0 0x0010
  73. #define M2M_BCR1 0x0014
  74. #define M2M_SAR_BASE0 0x0018
  75. #define M2M_SAR_BASE1 0x001c
  76. #define M2M_DAR_BASE0 0x002c
  77. #define M2M_DAR_BASE1 0x0030
  78. #define DMA_MAX_CHAN_BYTES 0xffff
  79. #define DMA_MAX_CHAN_DESCRIPTORS 32
  80. struct ep93xx_dma_engine;
  81. /**
  82. * struct ep93xx_dma_desc - EP93xx specific transaction descriptor
  83. * @src_addr: source address of the transaction
  84. * @dst_addr: destination address of the transaction
  85. * @size: size of the transaction (in bytes)
  86. * @complete: this descriptor is completed
  87. * @txd: dmaengine API descriptor
  88. * @tx_list: list of linked descriptors
  89. * @node: link used for putting this into a channel queue
  90. */
  91. struct ep93xx_dma_desc {
  92. u32 src_addr;
  93. u32 dst_addr;
  94. size_t size;
  95. bool complete;
  96. struct dma_async_tx_descriptor txd;
  97. struct list_head tx_list;
  98. struct list_head node;
  99. };
  100. /**
  101. * struct ep93xx_dma_chan - an EP93xx DMA M2P/M2M channel
  102. * @chan: dmaengine API channel
  103. * @edma: pointer to to the engine device
  104. * @regs: memory mapped registers
  105. * @irq: interrupt number of the channel
  106. * @clk: clock used by this channel
  107. * @tasklet: channel specific tasklet used for callbacks
  108. * @lock: lock protecting the fields following
  109. * @flags: flags for the channel
  110. * @buffer: which buffer to use next (0/1)
  111. * @last_completed: last completed cookie value
  112. * @active: flattened chain of descriptors currently being processed
  113. * @queue: pending descriptors which are handled next
  114. * @free_list: list of free descriptors which can be used
  115. * @runtime_addr: physical address currently used as dest/src (M2M only). This
  116. * is set via %DMA_SLAVE_CONFIG before slave operation is
  117. * prepared
  118. * @runtime_ctrl: M2M runtime values for the control register.
  119. *
  120. * As EP93xx DMA controller doesn't support real chained DMA descriptors we
  121. * will have slightly different scheme here: @active points to a head of
  122. * flattened DMA descriptor chain.
  123. *
  124. * @queue holds pending transactions. These are linked through the first
  125. * descriptor in the chain. When a descriptor is moved to the @active queue,
  126. * the first and chained descriptors are flattened into a single list.
  127. *
  128. * @chan.private holds pointer to &struct ep93xx_dma_data which contains
  129. * necessary channel configuration information. For memcpy channels this must
  130. * be %NULL.
  131. */
  132. struct ep93xx_dma_chan {
  133. struct dma_chan chan;
  134. const struct ep93xx_dma_engine *edma;
  135. void __iomem *regs;
  136. int irq;
  137. struct clk *clk;
  138. struct tasklet_struct tasklet;
  139. /* protects the fields following */
  140. spinlock_t lock;
  141. unsigned long flags;
  142. /* Channel is configured for cyclic transfers */
  143. #define EP93XX_DMA_IS_CYCLIC 0
  144. int buffer;
  145. dma_cookie_t last_completed;
  146. struct list_head active;
  147. struct list_head queue;
  148. struct list_head free_list;
  149. u32 runtime_addr;
  150. u32 runtime_ctrl;
  151. };
  152. /**
  153. * struct ep93xx_dma_engine - the EP93xx DMA engine instance
  154. * @dma_dev: holds the dmaengine device
  155. * @m2m: is this an M2M or M2P device
  156. * @hw_setup: method which sets the channel up for operation
  157. * @hw_shutdown: shuts the channel down and flushes whatever is left
  158. * @hw_submit: pushes active descriptor(s) to the hardware
  159. * @hw_interrupt: handle the interrupt
  160. * @num_channels: number of channels for this instance
  161. * @channels: array of channels
  162. *
  163. * There is one instance of this struct for the M2P channels and one for the
  164. * M2M channels. hw_xxx() methods are used to perform operations which are
  165. * different on M2M and M2P channels. These methods are called with channel
  166. * lock held and interrupts disabled so they cannot sleep.
  167. */
  168. struct ep93xx_dma_engine {
  169. struct dma_device dma_dev;
  170. bool m2m;
  171. int (*hw_setup)(struct ep93xx_dma_chan *);
  172. void (*hw_shutdown)(struct ep93xx_dma_chan *);
  173. void (*hw_submit)(struct ep93xx_dma_chan *);
  174. int (*hw_interrupt)(struct ep93xx_dma_chan *);
  175. #define INTERRUPT_UNKNOWN 0
  176. #define INTERRUPT_DONE 1
  177. #define INTERRUPT_NEXT_BUFFER 2
  178. size_t num_channels;
  179. struct ep93xx_dma_chan channels[];
  180. };
  181. static inline struct device *chan2dev(struct ep93xx_dma_chan *edmac)
  182. {
  183. return &edmac->chan.dev->device;
  184. }
  185. static struct ep93xx_dma_chan *to_ep93xx_dma_chan(struct dma_chan *chan)
  186. {
  187. return container_of(chan, struct ep93xx_dma_chan, chan);
  188. }
  189. /**
  190. * ep93xx_dma_set_active - set new active descriptor chain
  191. * @edmac: channel
  192. * @desc: head of the new active descriptor chain
  193. *
  194. * Sets @desc to be the head of the new active descriptor chain. This is the
  195. * chain which is processed next. The active list must be empty before calling
  196. * this function.
  197. *
  198. * Called with @edmac->lock held and interrupts disabled.
  199. */
  200. static void ep93xx_dma_set_active(struct ep93xx_dma_chan *edmac,
  201. struct ep93xx_dma_desc *desc)
  202. {
  203. BUG_ON(!list_empty(&edmac->active));
  204. list_add_tail(&desc->node, &edmac->active);
  205. /* Flatten the @desc->tx_list chain into @edmac->active list */
  206. while (!list_empty(&desc->tx_list)) {
  207. struct ep93xx_dma_desc *d = list_first_entry(&desc->tx_list,
  208. struct ep93xx_dma_desc, node);
  209. /*
  210. * We copy the callback parameters from the first descriptor
  211. * to all the chained descriptors. This way we can call the
  212. * callback without having to find out the first descriptor in
  213. * the chain. Useful for cyclic transfers.
  214. */
  215. d->txd.callback = desc->txd.callback;
  216. d->txd.callback_param = desc->txd.callback_param;
  217. list_move_tail(&d->node, &edmac->active);
  218. }
  219. }
  220. /* Called with @edmac->lock held and interrupts disabled */
  221. static struct ep93xx_dma_desc *
  222. ep93xx_dma_get_active(struct ep93xx_dma_chan *edmac)
  223. {
  224. if (list_empty(&edmac->active))
  225. return NULL;
  226. return list_first_entry(&edmac->active, struct ep93xx_dma_desc, node);
  227. }
  228. /**
  229. * ep93xx_dma_advance_active - advances to the next active descriptor
  230. * @edmac: channel
  231. *
  232. * Function advances active descriptor to the next in the @edmac->active and
  233. * returns %true if we still have descriptors in the chain to process.
  234. * Otherwise returns %false.
  235. *
  236. * When the channel is in cyclic mode always returns %true.
  237. *
  238. * Called with @edmac->lock held and interrupts disabled.
  239. */
  240. static bool ep93xx_dma_advance_active(struct ep93xx_dma_chan *edmac)
  241. {
  242. struct ep93xx_dma_desc *desc;
  243. list_rotate_left(&edmac->active);
  244. if (test_bit(EP93XX_DMA_IS_CYCLIC, &edmac->flags))
  245. return true;
  246. desc = ep93xx_dma_get_active(edmac);
  247. if (!desc)
  248. return false;
  249. /*
  250. * If txd.cookie is set it means that we are back in the first
  251. * descriptor in the chain and hence done with it.
  252. */
  253. return !desc->txd.cookie;
  254. }
  255. /*
  256. * M2P DMA implementation
  257. */
  258. static void m2p_set_control(struct ep93xx_dma_chan *edmac, u32 control)
  259. {
  260. writel(control, edmac->regs + M2P_CONTROL);
  261. /*
  262. * EP93xx User's Guide states that we must perform a dummy read after
  263. * write to the control register.
  264. */
  265. readl(edmac->regs + M2P_CONTROL);
  266. }
  267. static int m2p_hw_setup(struct ep93xx_dma_chan *edmac)
  268. {
  269. struct ep93xx_dma_data *data = edmac->chan.private;
  270. u32 control;
  271. writel(data->port & 0xf, edmac->regs + M2P_PPALLOC);
  272. control = M2P_CONTROL_CH_ERROR_INT | M2P_CONTROL_ICE
  273. | M2P_CONTROL_ENABLE;
  274. m2p_set_control(edmac, control);
  275. return 0;
  276. }
  277. static inline u32 m2p_channel_state(struct ep93xx_dma_chan *edmac)
  278. {
  279. return (readl(edmac->regs + M2P_STATUS) >> 4) & 0x3;
  280. }
  281. static void m2p_hw_shutdown(struct ep93xx_dma_chan *edmac)
  282. {
  283. u32 control;
  284. control = readl(edmac->regs + M2P_CONTROL);
  285. control &= ~(M2P_CONTROL_STALLINT | M2P_CONTROL_NFBINT);
  286. m2p_set_control(edmac, control);
  287. while (m2p_channel_state(edmac) >= M2P_STATE_ON)
  288. cpu_relax();
  289. m2p_set_control(edmac, 0);
  290. while (m2p_channel_state(edmac) == M2P_STATE_STALL)
  291. cpu_relax();
  292. }
  293. static void m2p_fill_desc(struct ep93xx_dma_chan *edmac)
  294. {
  295. struct ep93xx_dma_desc *desc;
  296. u32 bus_addr;
  297. desc = ep93xx_dma_get_active(edmac);
  298. if (!desc) {
  299. dev_warn(chan2dev(edmac), "M2P: empty descriptor list\n");
  300. return;
  301. }
  302. if (ep93xx_dma_chan_direction(&edmac->chan) == DMA_MEM_TO_DEV)
  303. bus_addr = desc->src_addr;
  304. else
  305. bus_addr = desc->dst_addr;
  306. if (edmac->buffer == 0) {
  307. writel(desc->size, edmac->regs + M2P_MAXCNT0);
  308. writel(bus_addr, edmac->regs + M2P_BASE0);
  309. } else {
  310. writel(desc->size, edmac->regs + M2P_MAXCNT1);
  311. writel(bus_addr, edmac->regs + M2P_BASE1);
  312. }
  313. edmac->buffer ^= 1;
  314. }
  315. static void m2p_hw_submit(struct ep93xx_dma_chan *edmac)
  316. {
  317. u32 control = readl(edmac->regs + M2P_CONTROL);
  318. m2p_fill_desc(edmac);
  319. control |= M2P_CONTROL_STALLINT;
  320. if (ep93xx_dma_advance_active(edmac)) {
  321. m2p_fill_desc(edmac);
  322. control |= M2P_CONTROL_NFBINT;
  323. }
  324. m2p_set_control(edmac, control);
  325. }
  326. static int m2p_hw_interrupt(struct ep93xx_dma_chan *edmac)
  327. {
  328. u32 irq_status = readl(edmac->regs + M2P_INTERRUPT);
  329. u32 control;
  330. if (irq_status & M2P_INTERRUPT_ERROR) {
  331. struct ep93xx_dma_desc *desc = ep93xx_dma_get_active(edmac);
  332. /* Clear the error interrupt */
  333. writel(1, edmac->regs + M2P_INTERRUPT);
  334. /*
  335. * It seems that there is no easy way of reporting errors back
  336. * to client so we just report the error here and continue as
  337. * usual.
  338. *
  339. * Revisit this when there is a mechanism to report back the
  340. * errors.
  341. */
  342. dev_err(chan2dev(edmac),
  343. "DMA transfer failed! Details:\n"
  344. "\tcookie : %d\n"
  345. "\tsrc_addr : 0x%08x\n"
  346. "\tdst_addr : 0x%08x\n"
  347. "\tsize : %zu\n",
  348. desc->txd.cookie, desc->src_addr, desc->dst_addr,
  349. desc->size);
  350. }
  351. switch (irq_status & (M2P_INTERRUPT_STALL | M2P_INTERRUPT_NFB)) {
  352. case M2P_INTERRUPT_STALL:
  353. /* Disable interrupts */
  354. control = readl(edmac->regs + M2P_CONTROL);
  355. control &= ~(M2P_CONTROL_STALLINT | M2P_CONTROL_NFBINT);
  356. m2p_set_control(edmac, control);
  357. return INTERRUPT_DONE;
  358. case M2P_INTERRUPT_NFB:
  359. if (ep93xx_dma_advance_active(edmac))
  360. m2p_fill_desc(edmac);
  361. return INTERRUPT_NEXT_BUFFER;
  362. }
  363. return INTERRUPT_UNKNOWN;
  364. }
  365. /*
  366. * M2M DMA implementation
  367. *
  368. * For the M2M transfers we don't use NFB at all. This is because it simply
  369. * doesn't work well with memcpy transfers. When you submit both buffers it is
  370. * extremely unlikely that you get an NFB interrupt, but it instead reports
  371. * DONE interrupt and both buffers are already transferred which means that we
  372. * weren't able to update the next buffer.
  373. *
  374. * So for now we "simulate" NFB by just submitting buffer after buffer
  375. * without double buffering.
  376. */
  377. static int m2m_hw_setup(struct ep93xx_dma_chan *edmac)
  378. {
  379. const struct ep93xx_dma_data *data = edmac->chan.private;
  380. u32 control = 0;
  381. if (!data) {
  382. /* This is memcpy channel, nothing to configure */
  383. writel(control, edmac->regs + M2M_CONTROL);
  384. return 0;
  385. }
  386. switch (data->port) {
  387. case EP93XX_DMA_SSP:
  388. /*
  389. * This was found via experimenting - anything less than 5
  390. * causes the channel to perform only a partial transfer which
  391. * leads to problems since we don't get DONE interrupt then.
  392. */
  393. control = (5 << M2M_CONTROL_PWSC_SHIFT);
  394. control |= M2M_CONTROL_NO_HDSK;
  395. if (data->direction == DMA_MEM_TO_DEV) {
  396. control |= M2M_CONTROL_DAH;
  397. control |= M2M_CONTROL_TM_TX;
  398. control |= M2M_CONTROL_RSS_SSPTX;
  399. } else {
  400. control |= M2M_CONTROL_SAH;
  401. control |= M2M_CONTROL_TM_RX;
  402. control |= M2M_CONTROL_RSS_SSPRX;
  403. }
  404. break;
  405. case EP93XX_DMA_IDE:
  406. /*
  407. * This IDE part is totally untested. Values below are taken
  408. * from the EP93xx Users's Guide and might not be correct.
  409. */
  410. if (data->direction == DMA_MEM_TO_DEV) {
  411. /* Worst case from the UG */
  412. control = (3 << M2M_CONTROL_PWSC_SHIFT);
  413. control |= M2M_CONTROL_DAH;
  414. control |= M2M_CONTROL_TM_TX;
  415. } else {
  416. control = (2 << M2M_CONTROL_PWSC_SHIFT);
  417. control |= M2M_CONTROL_SAH;
  418. control |= M2M_CONTROL_TM_RX;
  419. }
  420. control |= M2M_CONTROL_NO_HDSK;
  421. control |= M2M_CONTROL_RSS_IDE;
  422. control |= M2M_CONTROL_PW_16;
  423. break;
  424. default:
  425. return -EINVAL;
  426. }
  427. writel(control, edmac->regs + M2M_CONTROL);
  428. return 0;
  429. }
  430. static void m2m_hw_shutdown(struct ep93xx_dma_chan *edmac)
  431. {
  432. /* Just disable the channel */
  433. writel(0, edmac->regs + M2M_CONTROL);
  434. }
  435. static void m2m_fill_desc(struct ep93xx_dma_chan *edmac)
  436. {
  437. struct ep93xx_dma_desc *desc;
  438. desc = ep93xx_dma_get_active(edmac);
  439. if (!desc) {
  440. dev_warn(chan2dev(edmac), "M2M: empty descriptor list\n");
  441. return;
  442. }
  443. if (edmac->buffer == 0) {
  444. writel(desc->src_addr, edmac->regs + M2M_SAR_BASE0);
  445. writel(desc->dst_addr, edmac->regs + M2M_DAR_BASE0);
  446. writel(desc->size, edmac->regs + M2M_BCR0);
  447. } else {
  448. writel(desc->src_addr, edmac->regs + M2M_SAR_BASE1);
  449. writel(desc->dst_addr, edmac->regs + M2M_DAR_BASE1);
  450. writel(desc->size, edmac->regs + M2M_BCR1);
  451. }
  452. edmac->buffer ^= 1;
  453. }
  454. static void m2m_hw_submit(struct ep93xx_dma_chan *edmac)
  455. {
  456. struct ep93xx_dma_data *data = edmac->chan.private;
  457. u32 control = readl(edmac->regs + M2M_CONTROL);
  458. /*
  459. * Since we allow clients to configure PW (peripheral width) we always
  460. * clear PW bits here and then set them according what is given in
  461. * the runtime configuration.
  462. */
  463. control &= ~M2M_CONTROL_PW_MASK;
  464. control |= edmac->runtime_ctrl;
  465. m2m_fill_desc(edmac);
  466. control |= M2M_CONTROL_DONEINT;
  467. /*
  468. * Now we can finally enable the channel. For M2M channel this must be
  469. * done _after_ the BCRx registers are programmed.
  470. */
  471. control |= M2M_CONTROL_ENABLE;
  472. writel(control, edmac->regs + M2M_CONTROL);
  473. if (!data) {
  474. /*
  475. * For memcpy channels the software trigger must be asserted
  476. * in order to start the memcpy operation.
  477. */
  478. control |= M2M_CONTROL_START;
  479. writel(control, edmac->regs + M2M_CONTROL);
  480. }
  481. }
  482. static int m2m_hw_interrupt(struct ep93xx_dma_chan *edmac)
  483. {
  484. u32 control;
  485. if (!(readl(edmac->regs + M2M_INTERRUPT) & M2M_INTERRUPT_DONEINT))
  486. return INTERRUPT_UNKNOWN;
  487. /* Clear the DONE bit */
  488. writel(0, edmac->regs + M2M_INTERRUPT);
  489. /* Disable interrupts and the channel */
  490. control = readl(edmac->regs + M2M_CONTROL);
  491. control &= ~(M2M_CONTROL_DONEINT | M2M_CONTROL_ENABLE);
  492. writel(control, edmac->regs + M2M_CONTROL);
  493. /*
  494. * Since we only get DONE interrupt we have to find out ourselves
  495. * whether there still is something to process. So we try to advance
  496. * the chain an see whether it succeeds.
  497. */
  498. if (ep93xx_dma_advance_active(edmac)) {
  499. edmac->edma->hw_submit(edmac);
  500. return INTERRUPT_NEXT_BUFFER;
  501. }
  502. return INTERRUPT_DONE;
  503. }
  504. /*
  505. * DMA engine API implementation
  506. */
  507. static struct ep93xx_dma_desc *
  508. ep93xx_dma_desc_get(struct ep93xx_dma_chan *edmac)
  509. {
  510. struct ep93xx_dma_desc *desc, *_desc;
  511. struct ep93xx_dma_desc *ret = NULL;
  512. unsigned long flags;
  513. spin_lock_irqsave(&edmac->lock, flags);
  514. list_for_each_entry_safe(desc, _desc, &edmac->free_list, node) {
  515. if (async_tx_test_ack(&desc->txd)) {
  516. list_del_init(&desc->node);
  517. /* Re-initialize the descriptor */
  518. desc->src_addr = 0;
  519. desc->dst_addr = 0;
  520. desc->size = 0;
  521. desc->complete = false;
  522. desc->txd.cookie = 0;
  523. desc->txd.callback = NULL;
  524. desc->txd.callback_param = NULL;
  525. ret = desc;
  526. break;
  527. }
  528. }
  529. spin_unlock_irqrestore(&edmac->lock, flags);
  530. return ret;
  531. }
  532. static void ep93xx_dma_desc_put(struct ep93xx_dma_chan *edmac,
  533. struct ep93xx_dma_desc *desc)
  534. {
  535. if (desc) {
  536. unsigned long flags;
  537. spin_lock_irqsave(&edmac->lock, flags);
  538. list_splice_init(&desc->tx_list, &edmac->free_list);
  539. list_add(&desc->node, &edmac->free_list);
  540. spin_unlock_irqrestore(&edmac->lock, flags);
  541. }
  542. }
  543. /**
  544. * ep93xx_dma_advance_work - start processing the next pending transaction
  545. * @edmac: channel
  546. *
  547. * If we have pending transactions queued and we are currently idling, this
  548. * function takes the next queued transaction from the @edmac->queue and
  549. * pushes it to the hardware for execution.
  550. */
  551. static void ep93xx_dma_advance_work(struct ep93xx_dma_chan *edmac)
  552. {
  553. struct ep93xx_dma_desc *new;
  554. unsigned long flags;
  555. spin_lock_irqsave(&edmac->lock, flags);
  556. if (!list_empty(&edmac->active) || list_empty(&edmac->queue)) {
  557. spin_unlock_irqrestore(&edmac->lock, flags);
  558. return;
  559. }
  560. /* Take the next descriptor from the pending queue */
  561. new = list_first_entry(&edmac->queue, struct ep93xx_dma_desc, node);
  562. list_del_init(&new->node);
  563. ep93xx_dma_set_active(edmac, new);
  564. /* Push it to the hardware */
  565. edmac->edma->hw_submit(edmac);
  566. spin_unlock_irqrestore(&edmac->lock, flags);
  567. }
  568. static void ep93xx_dma_unmap_buffers(struct ep93xx_dma_desc *desc)
  569. {
  570. struct device *dev = desc->txd.chan->device->dev;
  571. if (!(desc->txd.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
  572. if (desc->txd.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
  573. dma_unmap_single(dev, desc->src_addr, desc->size,
  574. DMA_TO_DEVICE);
  575. else
  576. dma_unmap_page(dev, desc->src_addr, desc->size,
  577. DMA_TO_DEVICE);
  578. }
  579. if (!(desc->txd.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
  580. if (desc->txd.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
  581. dma_unmap_single(dev, desc->dst_addr, desc->size,
  582. DMA_FROM_DEVICE);
  583. else
  584. dma_unmap_page(dev, desc->dst_addr, desc->size,
  585. DMA_FROM_DEVICE);
  586. }
  587. }
  588. static void ep93xx_dma_tasklet(unsigned long data)
  589. {
  590. struct ep93xx_dma_chan *edmac = (struct ep93xx_dma_chan *)data;
  591. struct ep93xx_dma_desc *desc, *d;
  592. dma_async_tx_callback callback = NULL;
  593. void *callback_param = NULL;
  594. LIST_HEAD(list);
  595. spin_lock_irq(&edmac->lock);
  596. /*
  597. * If dma_terminate_all() was called before we get to run, the active
  598. * list has become empty. If that happens we aren't supposed to do
  599. * anything more than call ep93xx_dma_advance_work().
  600. */
  601. desc = ep93xx_dma_get_active(edmac);
  602. if (desc) {
  603. if (desc->complete) {
  604. edmac->last_completed = desc->txd.cookie;
  605. list_splice_init(&edmac->active, &list);
  606. }
  607. callback = desc->txd.callback;
  608. callback_param = desc->txd.callback_param;
  609. }
  610. spin_unlock_irq(&edmac->lock);
  611. /* Pick up the next descriptor from the queue */
  612. ep93xx_dma_advance_work(edmac);
  613. /* Now we can release all the chained descriptors */
  614. list_for_each_entry_safe(desc, d, &list, node) {
  615. /*
  616. * For the memcpy channels the API requires us to unmap the
  617. * buffers unless requested otherwise.
  618. */
  619. if (!edmac->chan.private)
  620. ep93xx_dma_unmap_buffers(desc);
  621. ep93xx_dma_desc_put(edmac, desc);
  622. }
  623. if (callback)
  624. callback(callback_param);
  625. }
  626. static irqreturn_t ep93xx_dma_interrupt(int irq, void *dev_id)
  627. {
  628. struct ep93xx_dma_chan *edmac = dev_id;
  629. struct ep93xx_dma_desc *desc;
  630. irqreturn_t ret = IRQ_HANDLED;
  631. spin_lock(&edmac->lock);
  632. desc = ep93xx_dma_get_active(edmac);
  633. if (!desc) {
  634. dev_warn(chan2dev(edmac),
  635. "got interrupt while active list is empty\n");
  636. spin_unlock(&edmac->lock);
  637. return IRQ_NONE;
  638. }
  639. switch (edmac->edma->hw_interrupt(edmac)) {
  640. case INTERRUPT_DONE:
  641. desc->complete = true;
  642. tasklet_schedule(&edmac->tasklet);
  643. break;
  644. case INTERRUPT_NEXT_BUFFER:
  645. if (test_bit(EP93XX_DMA_IS_CYCLIC, &edmac->flags))
  646. tasklet_schedule(&edmac->tasklet);
  647. break;
  648. default:
  649. dev_warn(chan2dev(edmac), "unknown interrupt!\n");
  650. ret = IRQ_NONE;
  651. break;
  652. }
  653. spin_unlock(&edmac->lock);
  654. return ret;
  655. }
  656. /**
  657. * ep93xx_dma_tx_submit - set the prepared descriptor(s) to be executed
  658. * @tx: descriptor to be executed
  659. *
  660. * Function will execute given descriptor on the hardware or if the hardware
  661. * is busy, queue the descriptor to be executed later on. Returns cookie which
  662. * can be used to poll the status of the descriptor.
  663. */
  664. static dma_cookie_t ep93xx_dma_tx_submit(struct dma_async_tx_descriptor *tx)
  665. {
  666. struct ep93xx_dma_chan *edmac = to_ep93xx_dma_chan(tx->chan);
  667. struct ep93xx_dma_desc *desc;
  668. dma_cookie_t cookie;
  669. unsigned long flags;
  670. spin_lock_irqsave(&edmac->lock, flags);
  671. cookie = edmac->chan.cookie;
  672. if (++cookie < 0)
  673. cookie = 1;
  674. desc = container_of(tx, struct ep93xx_dma_desc, txd);
  675. edmac->chan.cookie = cookie;
  676. desc->txd.cookie = cookie;
  677. /*
  678. * If nothing is currently prosessed, we push this descriptor
  679. * directly to the hardware. Otherwise we put the descriptor
  680. * to the pending queue.
  681. */
  682. if (list_empty(&edmac->active)) {
  683. ep93xx_dma_set_active(edmac, desc);
  684. edmac->edma->hw_submit(edmac);
  685. } else {
  686. list_add_tail(&desc->node, &edmac->queue);
  687. }
  688. spin_unlock_irqrestore(&edmac->lock, flags);
  689. return cookie;
  690. }
  691. /**
  692. * ep93xx_dma_alloc_chan_resources - allocate resources for the channel
  693. * @chan: channel to allocate resources
  694. *
  695. * Function allocates necessary resources for the given DMA channel and
  696. * returns number of allocated descriptors for the channel. Negative errno
  697. * is returned in case of failure.
  698. */
  699. static int ep93xx_dma_alloc_chan_resources(struct dma_chan *chan)
  700. {
  701. struct ep93xx_dma_chan *edmac = to_ep93xx_dma_chan(chan);
  702. struct ep93xx_dma_data *data = chan->private;
  703. const char *name = dma_chan_name(chan);
  704. int ret, i;
  705. /* Sanity check the channel parameters */
  706. if (!edmac->edma->m2m) {
  707. if (!data)
  708. return -EINVAL;
  709. if (data->port < EP93XX_DMA_I2S1 ||
  710. data->port > EP93XX_DMA_IRDA)
  711. return -EINVAL;
  712. if (data->direction != ep93xx_dma_chan_direction(chan))
  713. return -EINVAL;
  714. } else {
  715. if (data) {
  716. switch (data->port) {
  717. case EP93XX_DMA_SSP:
  718. case EP93XX_DMA_IDE:
  719. if (data->direction != DMA_MEM_TO_DEV &&
  720. data->direction != DMA_DEV_TO_MEM)
  721. return -EINVAL;
  722. break;
  723. default:
  724. return -EINVAL;
  725. }
  726. }
  727. }
  728. if (data && data->name)
  729. name = data->name;
  730. ret = clk_enable(edmac->clk);
  731. if (ret)
  732. return ret;
  733. ret = request_irq(edmac->irq, ep93xx_dma_interrupt, 0, name, edmac);
  734. if (ret)
  735. goto fail_clk_disable;
  736. spin_lock_irq(&edmac->lock);
  737. edmac->last_completed = 1;
  738. edmac->chan.cookie = 1;
  739. ret = edmac->edma->hw_setup(edmac);
  740. spin_unlock_irq(&edmac->lock);
  741. if (ret)
  742. goto fail_free_irq;
  743. for (i = 0; i < DMA_MAX_CHAN_DESCRIPTORS; i++) {
  744. struct ep93xx_dma_desc *desc;
  745. desc = kzalloc(sizeof(*desc), GFP_KERNEL);
  746. if (!desc) {
  747. dev_warn(chan2dev(edmac), "not enough descriptors\n");
  748. break;
  749. }
  750. INIT_LIST_HEAD(&desc->tx_list);
  751. dma_async_tx_descriptor_init(&desc->txd, chan);
  752. desc->txd.flags = DMA_CTRL_ACK;
  753. desc->txd.tx_submit = ep93xx_dma_tx_submit;
  754. ep93xx_dma_desc_put(edmac, desc);
  755. }
  756. return i;
  757. fail_free_irq:
  758. free_irq(edmac->irq, edmac);
  759. fail_clk_disable:
  760. clk_disable(edmac->clk);
  761. return ret;
  762. }
  763. /**
  764. * ep93xx_dma_free_chan_resources - release resources for the channel
  765. * @chan: channel
  766. *
  767. * Function releases all the resources allocated for the given channel.
  768. * The channel must be idle when this is called.
  769. */
  770. static void ep93xx_dma_free_chan_resources(struct dma_chan *chan)
  771. {
  772. struct ep93xx_dma_chan *edmac = to_ep93xx_dma_chan(chan);
  773. struct ep93xx_dma_desc *desc, *d;
  774. unsigned long flags;
  775. LIST_HEAD(list);
  776. BUG_ON(!list_empty(&edmac->active));
  777. BUG_ON(!list_empty(&edmac->queue));
  778. spin_lock_irqsave(&edmac->lock, flags);
  779. edmac->edma->hw_shutdown(edmac);
  780. edmac->runtime_addr = 0;
  781. edmac->runtime_ctrl = 0;
  782. edmac->buffer = 0;
  783. list_splice_init(&edmac->free_list, &list);
  784. spin_unlock_irqrestore(&edmac->lock, flags);
  785. list_for_each_entry_safe(desc, d, &list, node)
  786. kfree(desc);
  787. clk_disable(edmac->clk);
  788. free_irq(edmac->irq, edmac);
  789. }
  790. /**
  791. * ep93xx_dma_prep_dma_memcpy - prepare a memcpy DMA operation
  792. * @chan: channel
  793. * @dest: destination bus address
  794. * @src: source bus address
  795. * @len: size of the transaction
  796. * @flags: flags for the descriptor
  797. *
  798. * Returns a valid DMA descriptor or %NULL in case of failure.
  799. */
  800. static struct dma_async_tx_descriptor *
  801. ep93xx_dma_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest,
  802. dma_addr_t src, size_t len, unsigned long flags)
  803. {
  804. struct ep93xx_dma_chan *edmac = to_ep93xx_dma_chan(chan);
  805. struct ep93xx_dma_desc *desc, *first;
  806. size_t bytes, offset;
  807. first = NULL;
  808. for (offset = 0; offset < len; offset += bytes) {
  809. desc = ep93xx_dma_desc_get(edmac);
  810. if (!desc) {
  811. dev_warn(chan2dev(edmac), "couln't get descriptor\n");
  812. goto fail;
  813. }
  814. bytes = min_t(size_t, len - offset, DMA_MAX_CHAN_BYTES);
  815. desc->src_addr = src + offset;
  816. desc->dst_addr = dest + offset;
  817. desc->size = bytes;
  818. if (!first)
  819. first = desc;
  820. else
  821. list_add_tail(&desc->node, &first->tx_list);
  822. }
  823. first->txd.cookie = -EBUSY;
  824. first->txd.flags = flags;
  825. return &first->txd;
  826. fail:
  827. ep93xx_dma_desc_put(edmac, first);
  828. return NULL;
  829. }
  830. /**
  831. * ep93xx_dma_prep_slave_sg - prepare a slave DMA operation
  832. * @chan: channel
  833. * @sgl: list of buffers to transfer
  834. * @sg_len: number of entries in @sgl
  835. * @dir: direction of tha DMA transfer
  836. * @flags: flags for the descriptor
  837. *
  838. * Returns a valid DMA descriptor or %NULL in case of failure.
  839. */
  840. static struct dma_async_tx_descriptor *
  841. ep93xx_dma_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
  842. unsigned int sg_len, enum dma_transfer_direction dir,
  843. unsigned long flags)
  844. {
  845. struct ep93xx_dma_chan *edmac = to_ep93xx_dma_chan(chan);
  846. struct ep93xx_dma_desc *desc, *first;
  847. struct scatterlist *sg;
  848. int i;
  849. if (!edmac->edma->m2m && dir != ep93xx_dma_chan_direction(chan)) {
  850. dev_warn(chan2dev(edmac),
  851. "channel was configured with different direction\n");
  852. return NULL;
  853. }
  854. if (test_bit(EP93XX_DMA_IS_CYCLIC, &edmac->flags)) {
  855. dev_warn(chan2dev(edmac),
  856. "channel is already used for cyclic transfers\n");
  857. return NULL;
  858. }
  859. first = NULL;
  860. for_each_sg(sgl, sg, sg_len, i) {
  861. size_t sg_len = sg_dma_len(sg);
  862. if (sg_len > DMA_MAX_CHAN_BYTES) {
  863. dev_warn(chan2dev(edmac), "too big transfer size %d\n",
  864. sg_len);
  865. goto fail;
  866. }
  867. desc = ep93xx_dma_desc_get(edmac);
  868. if (!desc) {
  869. dev_warn(chan2dev(edmac), "couln't get descriptor\n");
  870. goto fail;
  871. }
  872. if (dir == DMA_MEM_TO_DEV) {
  873. desc->src_addr = sg_dma_address(sg);
  874. desc->dst_addr = edmac->runtime_addr;
  875. } else {
  876. desc->src_addr = edmac->runtime_addr;
  877. desc->dst_addr = sg_dma_address(sg);
  878. }
  879. desc->size = sg_len;
  880. if (!first)
  881. first = desc;
  882. else
  883. list_add_tail(&desc->node, &first->tx_list);
  884. }
  885. first->txd.cookie = -EBUSY;
  886. first->txd.flags = flags;
  887. return &first->txd;
  888. fail:
  889. ep93xx_dma_desc_put(edmac, first);
  890. return NULL;
  891. }
  892. /**
  893. * ep93xx_dma_prep_dma_cyclic - prepare a cyclic DMA operation
  894. * @chan: channel
  895. * @dma_addr: DMA mapped address of the buffer
  896. * @buf_len: length of the buffer (in bytes)
  897. * @period_len: lenght of a single period
  898. * @dir: direction of the operation
  899. *
  900. * Prepares a descriptor for cyclic DMA operation. This means that once the
  901. * descriptor is submitted, we will be submitting in a @period_len sized
  902. * buffers and calling callback once the period has been elapsed. Transfer
  903. * terminates only when client calls dmaengine_terminate_all() for this
  904. * channel.
  905. *
  906. * Returns a valid DMA descriptor or %NULL in case of failure.
  907. */
  908. static struct dma_async_tx_descriptor *
  909. ep93xx_dma_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t dma_addr,
  910. size_t buf_len, size_t period_len,
  911. enum dma_transfer_direction dir)
  912. {
  913. struct ep93xx_dma_chan *edmac = to_ep93xx_dma_chan(chan);
  914. struct ep93xx_dma_desc *desc, *first;
  915. size_t offset = 0;
  916. if (!edmac->edma->m2m && dir != ep93xx_dma_chan_direction(chan)) {
  917. dev_warn(chan2dev(edmac),
  918. "channel was configured with different direction\n");
  919. return NULL;
  920. }
  921. if (test_and_set_bit(EP93XX_DMA_IS_CYCLIC, &edmac->flags)) {
  922. dev_warn(chan2dev(edmac),
  923. "channel is already used for cyclic transfers\n");
  924. return NULL;
  925. }
  926. if (period_len > DMA_MAX_CHAN_BYTES) {
  927. dev_warn(chan2dev(edmac), "too big period length %d\n",
  928. period_len);
  929. return NULL;
  930. }
  931. /* Split the buffer into period size chunks */
  932. first = NULL;
  933. for (offset = 0; offset < buf_len; offset += period_len) {
  934. desc = ep93xx_dma_desc_get(edmac);
  935. if (!desc) {
  936. dev_warn(chan2dev(edmac), "couln't get descriptor\n");
  937. goto fail;
  938. }
  939. if (dir == DMA_MEM_TO_DEV) {
  940. desc->src_addr = dma_addr + offset;
  941. desc->dst_addr = edmac->runtime_addr;
  942. } else {
  943. desc->src_addr = edmac->runtime_addr;
  944. desc->dst_addr = dma_addr + offset;
  945. }
  946. desc->size = period_len;
  947. if (!first)
  948. first = desc;
  949. else
  950. list_add_tail(&desc->node, &first->tx_list);
  951. }
  952. first->txd.cookie = -EBUSY;
  953. return &first->txd;
  954. fail:
  955. ep93xx_dma_desc_put(edmac, first);
  956. return NULL;
  957. }
  958. /**
  959. * ep93xx_dma_terminate_all - terminate all transactions
  960. * @edmac: channel
  961. *
  962. * Stops all DMA transactions. All descriptors are put back to the
  963. * @edmac->free_list and callbacks are _not_ called.
  964. */
  965. static int ep93xx_dma_terminate_all(struct ep93xx_dma_chan *edmac)
  966. {
  967. struct ep93xx_dma_desc *desc, *_d;
  968. unsigned long flags;
  969. LIST_HEAD(list);
  970. spin_lock_irqsave(&edmac->lock, flags);
  971. /* First we disable and flush the DMA channel */
  972. edmac->edma->hw_shutdown(edmac);
  973. clear_bit(EP93XX_DMA_IS_CYCLIC, &edmac->flags);
  974. list_splice_init(&edmac->active, &list);
  975. list_splice_init(&edmac->queue, &list);
  976. /*
  977. * We then re-enable the channel. This way we can continue submitting
  978. * the descriptors by just calling ->hw_submit() again.
  979. */
  980. edmac->edma->hw_setup(edmac);
  981. spin_unlock_irqrestore(&edmac->lock, flags);
  982. list_for_each_entry_safe(desc, _d, &list, node)
  983. ep93xx_dma_desc_put(edmac, desc);
  984. return 0;
  985. }
  986. static int ep93xx_dma_slave_config(struct ep93xx_dma_chan *edmac,
  987. struct dma_slave_config *config)
  988. {
  989. enum dma_slave_buswidth width;
  990. unsigned long flags;
  991. u32 addr, ctrl;
  992. if (!edmac->edma->m2m)
  993. return -EINVAL;
  994. switch (config->direction) {
  995. case DMA_DEV_TO_MEM:
  996. width = config->src_addr_width;
  997. addr = config->src_addr;
  998. break;
  999. case DMA_MEM_TO_DEV:
  1000. width = config->dst_addr_width;
  1001. addr = config->dst_addr;
  1002. break;
  1003. default:
  1004. return -EINVAL;
  1005. }
  1006. switch (width) {
  1007. case DMA_SLAVE_BUSWIDTH_1_BYTE:
  1008. ctrl = 0;
  1009. break;
  1010. case DMA_SLAVE_BUSWIDTH_2_BYTES:
  1011. ctrl = M2M_CONTROL_PW_16;
  1012. break;
  1013. case DMA_SLAVE_BUSWIDTH_4_BYTES:
  1014. ctrl = M2M_CONTROL_PW_32;
  1015. break;
  1016. default:
  1017. return -EINVAL;
  1018. }
  1019. spin_lock_irqsave(&edmac->lock, flags);
  1020. edmac->runtime_addr = addr;
  1021. edmac->runtime_ctrl = ctrl;
  1022. spin_unlock_irqrestore(&edmac->lock, flags);
  1023. return 0;
  1024. }
  1025. /**
  1026. * ep93xx_dma_control - manipulate all pending operations on a channel
  1027. * @chan: channel
  1028. * @cmd: control command to perform
  1029. * @arg: optional argument
  1030. *
  1031. * Controls the channel. Function returns %0 in case of success or negative
  1032. * error in case of failure.
  1033. */
  1034. static int ep93xx_dma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  1035. unsigned long arg)
  1036. {
  1037. struct ep93xx_dma_chan *edmac = to_ep93xx_dma_chan(chan);
  1038. struct dma_slave_config *config;
  1039. switch (cmd) {
  1040. case DMA_TERMINATE_ALL:
  1041. return ep93xx_dma_terminate_all(edmac);
  1042. case DMA_SLAVE_CONFIG:
  1043. config = (struct dma_slave_config *)arg;
  1044. return ep93xx_dma_slave_config(edmac, config);
  1045. default:
  1046. break;
  1047. }
  1048. return -ENOSYS;
  1049. }
  1050. /**
  1051. * ep93xx_dma_tx_status - check if a transaction is completed
  1052. * @chan: channel
  1053. * @cookie: transaction specific cookie
  1054. * @state: state of the transaction is stored here if given
  1055. *
  1056. * This function can be used to query state of a given transaction.
  1057. */
  1058. static enum dma_status ep93xx_dma_tx_status(struct dma_chan *chan,
  1059. dma_cookie_t cookie,
  1060. struct dma_tx_state *state)
  1061. {
  1062. struct ep93xx_dma_chan *edmac = to_ep93xx_dma_chan(chan);
  1063. dma_cookie_t last_used, last_completed;
  1064. enum dma_status ret;
  1065. unsigned long flags;
  1066. spin_lock_irqsave(&edmac->lock, flags);
  1067. last_used = chan->cookie;
  1068. last_completed = edmac->last_completed;
  1069. spin_unlock_irqrestore(&edmac->lock, flags);
  1070. ret = dma_async_is_complete(cookie, last_completed, last_used);
  1071. dma_set_tx_state(state, last_completed, last_used, 0);
  1072. return ret;
  1073. }
  1074. /**
  1075. * ep93xx_dma_issue_pending - push pending transactions to the hardware
  1076. * @chan: channel
  1077. *
  1078. * When this function is called, all pending transactions are pushed to the
  1079. * hardware and executed.
  1080. */
  1081. static void ep93xx_dma_issue_pending(struct dma_chan *chan)
  1082. {
  1083. ep93xx_dma_advance_work(to_ep93xx_dma_chan(chan));
  1084. }
  1085. static int __init ep93xx_dma_probe(struct platform_device *pdev)
  1086. {
  1087. struct ep93xx_dma_platform_data *pdata = dev_get_platdata(&pdev->dev);
  1088. struct ep93xx_dma_engine *edma;
  1089. struct dma_device *dma_dev;
  1090. size_t edma_size;
  1091. int ret, i;
  1092. edma_size = pdata->num_channels * sizeof(struct ep93xx_dma_chan);
  1093. edma = kzalloc(sizeof(*edma) + edma_size, GFP_KERNEL);
  1094. if (!edma)
  1095. return -ENOMEM;
  1096. dma_dev = &edma->dma_dev;
  1097. edma->m2m = platform_get_device_id(pdev)->driver_data;
  1098. edma->num_channels = pdata->num_channels;
  1099. INIT_LIST_HEAD(&dma_dev->channels);
  1100. for (i = 0; i < pdata->num_channels; i++) {
  1101. const struct ep93xx_dma_chan_data *cdata = &pdata->channels[i];
  1102. struct ep93xx_dma_chan *edmac = &edma->channels[i];
  1103. edmac->chan.device = dma_dev;
  1104. edmac->regs = cdata->base;
  1105. edmac->irq = cdata->irq;
  1106. edmac->edma = edma;
  1107. edmac->clk = clk_get(NULL, cdata->name);
  1108. if (IS_ERR(edmac->clk)) {
  1109. dev_warn(&pdev->dev, "failed to get clock for %s\n",
  1110. cdata->name);
  1111. continue;
  1112. }
  1113. spin_lock_init(&edmac->lock);
  1114. INIT_LIST_HEAD(&edmac->active);
  1115. INIT_LIST_HEAD(&edmac->queue);
  1116. INIT_LIST_HEAD(&edmac->free_list);
  1117. tasklet_init(&edmac->tasklet, ep93xx_dma_tasklet,
  1118. (unsigned long)edmac);
  1119. list_add_tail(&edmac->chan.device_node,
  1120. &dma_dev->channels);
  1121. }
  1122. dma_cap_zero(dma_dev->cap_mask);
  1123. dma_cap_set(DMA_SLAVE, dma_dev->cap_mask);
  1124. dma_cap_set(DMA_CYCLIC, dma_dev->cap_mask);
  1125. dma_dev->dev = &pdev->dev;
  1126. dma_dev->device_alloc_chan_resources = ep93xx_dma_alloc_chan_resources;
  1127. dma_dev->device_free_chan_resources = ep93xx_dma_free_chan_resources;
  1128. dma_dev->device_prep_slave_sg = ep93xx_dma_prep_slave_sg;
  1129. dma_dev->device_prep_dma_cyclic = ep93xx_dma_prep_dma_cyclic;
  1130. dma_dev->device_control = ep93xx_dma_control;
  1131. dma_dev->device_issue_pending = ep93xx_dma_issue_pending;
  1132. dma_dev->device_tx_status = ep93xx_dma_tx_status;
  1133. dma_set_max_seg_size(dma_dev->dev, DMA_MAX_CHAN_BYTES);
  1134. if (edma->m2m) {
  1135. dma_cap_set(DMA_MEMCPY, dma_dev->cap_mask);
  1136. dma_dev->device_prep_dma_memcpy = ep93xx_dma_prep_dma_memcpy;
  1137. edma->hw_setup = m2m_hw_setup;
  1138. edma->hw_shutdown = m2m_hw_shutdown;
  1139. edma->hw_submit = m2m_hw_submit;
  1140. edma->hw_interrupt = m2m_hw_interrupt;
  1141. } else {
  1142. dma_cap_set(DMA_PRIVATE, dma_dev->cap_mask);
  1143. edma->hw_setup = m2p_hw_setup;
  1144. edma->hw_shutdown = m2p_hw_shutdown;
  1145. edma->hw_submit = m2p_hw_submit;
  1146. edma->hw_interrupt = m2p_hw_interrupt;
  1147. }
  1148. ret = dma_async_device_register(dma_dev);
  1149. if (unlikely(ret)) {
  1150. for (i = 0; i < edma->num_channels; i++) {
  1151. struct ep93xx_dma_chan *edmac = &edma->channels[i];
  1152. if (!IS_ERR_OR_NULL(edmac->clk))
  1153. clk_put(edmac->clk);
  1154. }
  1155. kfree(edma);
  1156. } else {
  1157. dev_info(dma_dev->dev, "EP93xx M2%s DMA ready\n",
  1158. edma->m2m ? "M" : "P");
  1159. }
  1160. return ret;
  1161. }
  1162. static struct platform_device_id ep93xx_dma_driver_ids[] = {
  1163. { "ep93xx-dma-m2p", 0 },
  1164. { "ep93xx-dma-m2m", 1 },
  1165. { },
  1166. };
  1167. static struct platform_driver ep93xx_dma_driver = {
  1168. .driver = {
  1169. .name = "ep93xx-dma",
  1170. },
  1171. .id_table = ep93xx_dma_driver_ids,
  1172. };
  1173. static int __init ep93xx_dma_module_init(void)
  1174. {
  1175. return platform_driver_probe(&ep93xx_dma_driver, ep93xx_dma_probe);
  1176. }
  1177. subsys_initcall(ep93xx_dma_module_init);
  1178. MODULE_AUTHOR("Mika Westerberg <mika.westerberg@iki.fi>");
  1179. MODULE_DESCRIPTION("EP93xx DMA driver");
  1180. MODULE_LICENSE("GPL");