smpboot.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <asm/acpi.h>
  53. #include <asm/desc.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/idle.h>
  57. #include <asm/trampoline.h>
  58. #include <asm/cpu.h>
  59. #include <asm/numa.h>
  60. #include <asm/pgtable.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/mtrr.h>
  63. #include <asm/mwait.h>
  64. #include <asm/apic.h>
  65. #include <asm/io_apic.h>
  66. #include <asm/setup.h>
  67. #include <asm/uv/uv.h>
  68. #include <linux/mc146818rtc.h>
  69. #include <asm/smpboot_hooks.h>
  70. #include <asm/i8259.h>
  71. /* State of each CPU */
  72. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  73. /* Store all idle threads, this can be reused instead of creating
  74. * a new thread. Also avoids complicated thread destroy functionality
  75. * for idle threads.
  76. */
  77. #ifdef CONFIG_HOTPLUG_CPU
  78. /*
  79. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  80. * removed after init for !CONFIG_HOTPLUG_CPU.
  81. */
  82. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  83. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  84. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  85. /*
  86. * We need this for trampoline_base protection from concurrent accesses when
  87. * off- and onlining cores wildly.
  88. */
  89. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  90. void cpu_hotplug_driver_lock(void)
  91. {
  92. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  93. }
  94. void cpu_hotplug_driver_unlock(void)
  95. {
  96. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  97. }
  98. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  99. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  100. #else
  101. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  102. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  103. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  104. #endif
  105. /* Number of siblings per CPU package */
  106. int smp_num_siblings = 1;
  107. EXPORT_SYMBOL(smp_num_siblings);
  108. /* Last level cache ID of each logical CPU */
  109. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  110. /* representing HT siblings of each logical CPU */
  111. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  112. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  113. /* representing HT and core siblings of each logical CPU */
  114. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  115. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  116. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  117. /* Per CPU bogomips and other parameters */
  118. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  119. EXPORT_PER_CPU_SYMBOL(cpu_info);
  120. atomic_t init_deasserted;
  121. /*
  122. * Report back to the Boot Processor.
  123. * Running on AP.
  124. */
  125. static void __cpuinit smp_callin(void)
  126. {
  127. int cpuid, phys_id;
  128. unsigned long timeout;
  129. /*
  130. * If waken up by an INIT in an 82489DX configuration
  131. * we may get here before an INIT-deassert IPI reaches
  132. * our local APIC. We have to wait for the IPI or we'll
  133. * lock up on an APIC access.
  134. */
  135. if (apic->wait_for_init_deassert)
  136. apic->wait_for_init_deassert(&init_deasserted);
  137. /*
  138. * (This works even if the APIC is not enabled.)
  139. */
  140. phys_id = read_apic_id();
  141. cpuid = smp_processor_id();
  142. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  143. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  144. phys_id, cpuid);
  145. }
  146. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  147. /*
  148. * STARTUP IPIs are fragile beasts as they might sometimes
  149. * trigger some glue motherboard logic. Complete APIC bus
  150. * silence for 1 second, this overestimates the time the
  151. * boot CPU is spending to send the up to 2 STARTUP IPIs
  152. * by a factor of two. This should be enough.
  153. */
  154. /*
  155. * Waiting 2s total for startup (udelay is not yet working)
  156. */
  157. timeout = jiffies + 2*HZ;
  158. while (time_before(jiffies, timeout)) {
  159. /*
  160. * Has the boot CPU finished it's STARTUP sequence?
  161. */
  162. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  163. break;
  164. cpu_relax();
  165. }
  166. if (!time_before(jiffies, timeout)) {
  167. panic("%s: CPU%d started up but did not get a callout!\n",
  168. __func__, cpuid);
  169. }
  170. /*
  171. * the boot CPU has finished the init stage and is spinning
  172. * on callin_map until we finish. We are free to set up this
  173. * CPU, first the APIC. (this is probably redundant on most
  174. * boards)
  175. */
  176. pr_debug("CALLIN, before setup_local_APIC().\n");
  177. if (apic->smp_callin_clear_local_apic)
  178. apic->smp_callin_clear_local_apic();
  179. setup_local_APIC();
  180. end_local_APIC_setup();
  181. /*
  182. * Need to setup vector mappings before we enable interrupts.
  183. */
  184. setup_vector_irq(smp_processor_id());
  185. /*
  186. * Save our processor parameters. Note: this information
  187. * is needed for clock calibration.
  188. */
  189. smp_store_cpu_info(cpuid);
  190. /*
  191. * Get our bogomips.
  192. * Update loops_per_jiffy in cpu_data. Previous call to
  193. * smp_store_cpu_info() stored a value that is close but not as
  194. * accurate as the value just calculated.
  195. *
  196. * Need to enable IRQs because it can take longer and then
  197. * the NMI watchdog might kill us.
  198. */
  199. local_irq_enable();
  200. calibrate_delay();
  201. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  202. local_irq_disable();
  203. pr_debug("Stack at about %p\n", &cpuid);
  204. /*
  205. * This must be done before setting cpu_online_mask
  206. * or calling notify_cpu_starting.
  207. */
  208. set_cpu_sibling_map(raw_smp_processor_id());
  209. wmb();
  210. notify_cpu_starting(cpuid);
  211. /*
  212. * Allow the master to continue.
  213. */
  214. cpumask_set_cpu(cpuid, cpu_callin_mask);
  215. }
  216. /*
  217. * Activate a secondary processor.
  218. */
  219. notrace static void __cpuinit start_secondary(void *unused)
  220. {
  221. /*
  222. * Don't put *anything* before cpu_init(), SMP booting is too
  223. * fragile that we want to limit the things done here to the
  224. * most necessary things.
  225. */
  226. cpu_init();
  227. preempt_disable();
  228. smp_callin();
  229. #ifdef CONFIG_X86_32
  230. /* switch away from the initial page table */
  231. load_cr3(swapper_pg_dir);
  232. __flush_tlb_all();
  233. #endif
  234. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  235. barrier();
  236. /*
  237. * Check TSC synchronization with the BP:
  238. */
  239. check_tsc_sync_target();
  240. /*
  241. * We need to hold call_lock, so there is no inconsistency
  242. * between the time smp_call_function() determines number of
  243. * IPI recipients, and the time when the determination is made
  244. * for which cpus receive the IPI. Holding this
  245. * lock helps us to not include this cpu in a currently in progress
  246. * smp_call_function().
  247. *
  248. * We need to hold vector_lock so there the set of online cpus
  249. * does not change while we are assigning vectors to cpus. Holding
  250. * this lock ensures we don't half assign or remove an irq from a cpu.
  251. */
  252. ipi_call_lock();
  253. lock_vector_lock();
  254. set_cpu_online(smp_processor_id(), true);
  255. unlock_vector_lock();
  256. ipi_call_unlock();
  257. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  258. x86_platform.nmi_init();
  259. /* enable local interrupts */
  260. local_irq_enable();
  261. /* to prevent fake stack check failure in clock setup */
  262. boot_init_stack_canary();
  263. x86_cpuinit.setup_percpu_clockev();
  264. wmb();
  265. cpu_idle();
  266. }
  267. /*
  268. * The bootstrap kernel entry code has set these up. Save them for
  269. * a given CPU
  270. */
  271. void __cpuinit smp_store_cpu_info(int id)
  272. {
  273. struct cpuinfo_x86 *c = &cpu_data(id);
  274. *c = boot_cpu_data;
  275. c->cpu_index = id;
  276. if (id != 0)
  277. identify_secondary_cpu(c);
  278. }
  279. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  280. {
  281. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  282. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  283. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  284. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  285. cpumask_set_cpu(cpu1, cpu_llc_shared_mask(cpu2));
  286. cpumask_set_cpu(cpu2, cpu_llc_shared_mask(cpu1));
  287. }
  288. void __cpuinit set_cpu_sibling_map(int cpu)
  289. {
  290. int i;
  291. struct cpuinfo_x86 *c = &cpu_data(cpu);
  292. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  293. if (smp_num_siblings > 1) {
  294. for_each_cpu(i, cpu_sibling_setup_mask) {
  295. struct cpuinfo_x86 *o = &cpu_data(i);
  296. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  297. if (c->phys_proc_id == o->phys_proc_id &&
  298. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i) &&
  299. c->compute_unit_id == o->compute_unit_id)
  300. link_thread_siblings(cpu, i);
  301. } else if (c->phys_proc_id == o->phys_proc_id &&
  302. c->cpu_core_id == o->cpu_core_id) {
  303. link_thread_siblings(cpu, i);
  304. }
  305. }
  306. } else {
  307. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  308. }
  309. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  310. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  311. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  312. c->booted_cores = 1;
  313. return;
  314. }
  315. for_each_cpu(i, cpu_sibling_setup_mask) {
  316. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  317. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  318. cpumask_set_cpu(i, cpu_llc_shared_mask(cpu));
  319. cpumask_set_cpu(cpu, cpu_llc_shared_mask(i));
  320. }
  321. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  322. cpumask_set_cpu(i, cpu_core_mask(cpu));
  323. cpumask_set_cpu(cpu, cpu_core_mask(i));
  324. /*
  325. * Does this new cpu bringup a new core?
  326. */
  327. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  328. /*
  329. * for each core in package, increment
  330. * the booted_cores for this new cpu
  331. */
  332. if (cpumask_first(cpu_sibling_mask(i)) == i)
  333. c->booted_cores++;
  334. /*
  335. * increment the core count for all
  336. * the other cpus in this package
  337. */
  338. if (i != cpu)
  339. cpu_data(i).booted_cores++;
  340. } else if (i != cpu && !c->booted_cores)
  341. c->booted_cores = cpu_data(i).booted_cores;
  342. }
  343. }
  344. }
  345. /* maps the cpu to the sched domain representing multi-core */
  346. const struct cpumask *cpu_coregroup_mask(int cpu)
  347. {
  348. struct cpuinfo_x86 *c = &cpu_data(cpu);
  349. /*
  350. * For perf, we return last level cache shared map.
  351. * And for power savings, we return cpu_core_map
  352. */
  353. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  354. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  355. return cpu_core_mask(cpu);
  356. else
  357. return cpu_llc_shared_mask(cpu);
  358. }
  359. static void impress_friends(void)
  360. {
  361. int cpu;
  362. unsigned long bogosum = 0;
  363. /*
  364. * Allow the user to impress friends.
  365. */
  366. pr_debug("Before bogomips.\n");
  367. for_each_possible_cpu(cpu)
  368. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  369. bogosum += cpu_data(cpu).loops_per_jiffy;
  370. printk(KERN_INFO
  371. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  372. num_online_cpus(),
  373. bogosum/(500000/HZ),
  374. (bogosum/(5000/HZ))%100);
  375. pr_debug("Before bogocount - setting activated=1.\n");
  376. }
  377. void __inquire_remote_apic(int apicid)
  378. {
  379. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  380. const char * const names[] = { "ID", "VERSION", "SPIV" };
  381. int timeout;
  382. u32 status;
  383. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  384. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  385. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  386. /*
  387. * Wait for idle.
  388. */
  389. status = safe_apic_wait_icr_idle();
  390. if (status)
  391. printk(KERN_CONT
  392. "a previous APIC delivery may have failed\n");
  393. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  394. timeout = 0;
  395. do {
  396. udelay(100);
  397. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  398. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  399. switch (status) {
  400. case APIC_ICR_RR_VALID:
  401. status = apic_read(APIC_RRR);
  402. printk(KERN_CONT "%08x\n", status);
  403. break;
  404. default:
  405. printk(KERN_CONT "failed\n");
  406. }
  407. }
  408. }
  409. /*
  410. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  411. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  412. * won't ... remember to clear down the APIC, etc later.
  413. */
  414. int __cpuinit
  415. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  416. {
  417. unsigned long send_status, accept_status = 0;
  418. int maxlvt;
  419. /* Target chip */
  420. /* Boot on the stack */
  421. /* Kick the second */
  422. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  423. pr_debug("Waiting for send to finish...\n");
  424. send_status = safe_apic_wait_icr_idle();
  425. /*
  426. * Give the other CPU some time to accept the IPI.
  427. */
  428. udelay(200);
  429. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  430. maxlvt = lapic_get_maxlvt();
  431. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  432. apic_write(APIC_ESR, 0);
  433. accept_status = (apic_read(APIC_ESR) & 0xEF);
  434. }
  435. pr_debug("NMI sent.\n");
  436. if (send_status)
  437. printk(KERN_ERR "APIC never delivered???\n");
  438. if (accept_status)
  439. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  440. return (send_status | accept_status);
  441. }
  442. static int __cpuinit
  443. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  444. {
  445. unsigned long send_status, accept_status = 0;
  446. int maxlvt, num_starts, j;
  447. maxlvt = lapic_get_maxlvt();
  448. /*
  449. * Be paranoid about clearing APIC errors.
  450. */
  451. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  452. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  453. apic_write(APIC_ESR, 0);
  454. apic_read(APIC_ESR);
  455. }
  456. pr_debug("Asserting INIT.\n");
  457. /*
  458. * Turn INIT on target chip
  459. */
  460. /*
  461. * Send IPI
  462. */
  463. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  464. phys_apicid);
  465. pr_debug("Waiting for send to finish...\n");
  466. send_status = safe_apic_wait_icr_idle();
  467. mdelay(10);
  468. pr_debug("Deasserting INIT.\n");
  469. /* Target chip */
  470. /* Send IPI */
  471. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  472. pr_debug("Waiting for send to finish...\n");
  473. send_status = safe_apic_wait_icr_idle();
  474. mb();
  475. atomic_set(&init_deasserted, 1);
  476. /*
  477. * Should we send STARTUP IPIs ?
  478. *
  479. * Determine this based on the APIC version.
  480. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  481. */
  482. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  483. num_starts = 2;
  484. else
  485. num_starts = 0;
  486. /*
  487. * Paravirt / VMI wants a startup IPI hook here to set up the
  488. * target processor state.
  489. */
  490. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  491. stack_start);
  492. /*
  493. * Run STARTUP IPI loop.
  494. */
  495. pr_debug("#startup loops: %d.\n", num_starts);
  496. for (j = 1; j <= num_starts; j++) {
  497. pr_debug("Sending STARTUP #%d.\n", j);
  498. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  499. apic_write(APIC_ESR, 0);
  500. apic_read(APIC_ESR);
  501. pr_debug("After apic_write.\n");
  502. /*
  503. * STARTUP IPI
  504. */
  505. /* Target chip */
  506. /* Boot on the stack */
  507. /* Kick the second */
  508. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  509. phys_apicid);
  510. /*
  511. * Give the other CPU some time to accept the IPI.
  512. */
  513. udelay(300);
  514. pr_debug("Startup point 1.\n");
  515. pr_debug("Waiting for send to finish...\n");
  516. send_status = safe_apic_wait_icr_idle();
  517. /*
  518. * Give the other CPU some time to accept the IPI.
  519. */
  520. udelay(200);
  521. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  522. apic_write(APIC_ESR, 0);
  523. accept_status = (apic_read(APIC_ESR) & 0xEF);
  524. if (send_status || accept_status)
  525. break;
  526. }
  527. pr_debug("After Startup.\n");
  528. if (send_status)
  529. printk(KERN_ERR "APIC never delivered???\n");
  530. if (accept_status)
  531. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  532. return (send_status | accept_status);
  533. }
  534. struct create_idle {
  535. struct work_struct work;
  536. struct task_struct *idle;
  537. struct completion done;
  538. int cpu;
  539. };
  540. static void __cpuinit do_fork_idle(struct work_struct *work)
  541. {
  542. struct create_idle *c_idle =
  543. container_of(work, struct create_idle, work);
  544. c_idle->idle = fork_idle(c_idle->cpu);
  545. complete(&c_idle->done);
  546. }
  547. /* reduce the number of lines printed when booting a large cpu count system */
  548. static void __cpuinit announce_cpu(int cpu, int apicid)
  549. {
  550. static int current_node = -1;
  551. int node = early_cpu_to_node(cpu);
  552. if (system_state == SYSTEM_BOOTING) {
  553. if (node != current_node) {
  554. if (current_node > (-1))
  555. pr_cont(" Ok.\n");
  556. current_node = node;
  557. pr_info("Booting Node %3d, Processors ", node);
  558. }
  559. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  560. return;
  561. } else
  562. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  563. node, cpu, apicid);
  564. }
  565. /*
  566. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  567. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  568. * Returns zero if CPU booted OK, else error code from
  569. * ->wakeup_secondary_cpu.
  570. */
  571. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  572. {
  573. unsigned long boot_error = 0;
  574. unsigned long start_ip;
  575. int timeout;
  576. struct create_idle c_idle = {
  577. .cpu = cpu,
  578. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  579. };
  580. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  581. alternatives_smp_switch(1);
  582. c_idle.idle = get_idle_for_cpu(cpu);
  583. /*
  584. * We can't use kernel_thread since we must avoid to
  585. * reschedule the child.
  586. */
  587. if (c_idle.idle) {
  588. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  589. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  590. init_idle(c_idle.idle, cpu);
  591. goto do_rest;
  592. }
  593. schedule_work(&c_idle.work);
  594. wait_for_completion(&c_idle.done);
  595. if (IS_ERR(c_idle.idle)) {
  596. printk("failed fork for CPU %d\n", cpu);
  597. destroy_work_on_stack(&c_idle.work);
  598. return PTR_ERR(c_idle.idle);
  599. }
  600. set_idle_for_cpu(cpu, c_idle.idle);
  601. do_rest:
  602. per_cpu(current_task, cpu) = c_idle.idle;
  603. #ifdef CONFIG_X86_32
  604. /* Stack for startup_32 can be just as for start_secondary onwards */
  605. irq_ctx_init(cpu);
  606. #else
  607. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  608. initial_gs = per_cpu_offset(cpu);
  609. per_cpu(kernel_stack, cpu) =
  610. (unsigned long)task_stack_page(c_idle.idle) -
  611. KERNEL_STACK_OFFSET + THREAD_SIZE;
  612. #endif
  613. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  614. initial_code = (unsigned long)start_secondary;
  615. stack_start = c_idle.idle->thread.sp;
  616. /* start_ip had better be page-aligned! */
  617. start_ip = trampoline_address();
  618. /* So we see what's up */
  619. announce_cpu(cpu, apicid);
  620. /*
  621. * This grunge runs the startup process for
  622. * the targeted processor.
  623. */
  624. atomic_set(&init_deasserted, 0);
  625. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  626. pr_debug("Setting warm reset code and vector.\n");
  627. smpboot_setup_warm_reset_vector(start_ip);
  628. /*
  629. * Be paranoid about clearing APIC errors.
  630. */
  631. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  632. apic_write(APIC_ESR, 0);
  633. apic_read(APIC_ESR);
  634. }
  635. }
  636. /*
  637. * Kick the secondary CPU. Use the method in the APIC driver
  638. * if it's defined - or use an INIT boot APIC message otherwise:
  639. */
  640. if (apic->wakeup_secondary_cpu)
  641. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  642. else
  643. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  644. if (!boot_error) {
  645. /*
  646. * allow APs to start initializing.
  647. */
  648. pr_debug("Before Callout %d.\n", cpu);
  649. cpumask_set_cpu(cpu, cpu_callout_mask);
  650. pr_debug("After Callout %d.\n", cpu);
  651. /*
  652. * Wait 5s total for a response
  653. */
  654. for (timeout = 0; timeout < 50000; timeout++) {
  655. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  656. break; /* It has booted */
  657. udelay(100);
  658. /*
  659. * Allow other tasks to run while we wait for the
  660. * AP to come online. This also gives a chance
  661. * for the MTRR work(triggered by the AP coming online)
  662. * to be completed in the stop machine context.
  663. */
  664. schedule();
  665. }
  666. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  667. print_cpu_msr(&cpu_data(cpu));
  668. pr_debug("CPU%d: has booted.\n", cpu);
  669. } else {
  670. boot_error = 1;
  671. if (*(volatile u32 *)TRAMPOLINE_SYM(trampoline_status)
  672. == 0xA5A5A5A5)
  673. /* trampoline started but...? */
  674. pr_err("CPU%d: Stuck ??\n", cpu);
  675. else
  676. /* trampoline code not run */
  677. pr_err("CPU%d: Not responding.\n", cpu);
  678. if (apic->inquire_remote_apic)
  679. apic->inquire_remote_apic(apicid);
  680. }
  681. }
  682. if (boot_error) {
  683. /* Try to put things back the way they were before ... */
  684. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  685. /* was set by do_boot_cpu() */
  686. cpumask_clear_cpu(cpu, cpu_callout_mask);
  687. /* was set by cpu_init() */
  688. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  689. set_cpu_present(cpu, false);
  690. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  691. }
  692. /* mark "stuck" area as not stuck */
  693. *(volatile u32 *)TRAMPOLINE_SYM(trampoline_status) = 0;
  694. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  695. /*
  696. * Cleanup possible dangling ends...
  697. */
  698. smpboot_restore_warm_reset_vector();
  699. }
  700. destroy_work_on_stack(&c_idle.work);
  701. return boot_error;
  702. }
  703. int __cpuinit native_cpu_up(unsigned int cpu)
  704. {
  705. int apicid = apic->cpu_present_to_apicid(cpu);
  706. unsigned long flags;
  707. int err;
  708. WARN_ON(irqs_disabled());
  709. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  710. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  711. !physid_isset(apicid, phys_cpu_present_map) ||
  712. !apic->apic_id_valid(apicid)) {
  713. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  714. return -EINVAL;
  715. }
  716. /*
  717. * Already booted CPU?
  718. */
  719. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  720. pr_debug("do_boot_cpu %d Already started\n", cpu);
  721. return -ENOSYS;
  722. }
  723. /*
  724. * Save current MTRR state in case it was changed since early boot
  725. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  726. */
  727. mtrr_save_state();
  728. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  729. err = do_boot_cpu(apicid, cpu);
  730. if (err) {
  731. pr_debug("do_boot_cpu failed %d\n", err);
  732. return -EIO;
  733. }
  734. /*
  735. * Check TSC synchronization with the AP (keep irqs disabled
  736. * while doing so):
  737. */
  738. local_irq_save(flags);
  739. check_tsc_sync_source(cpu);
  740. local_irq_restore(flags);
  741. while (!cpu_online(cpu)) {
  742. cpu_relax();
  743. touch_nmi_watchdog();
  744. }
  745. return 0;
  746. }
  747. /**
  748. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  749. */
  750. void arch_disable_smp_support(void)
  751. {
  752. disable_ioapic_support();
  753. }
  754. /*
  755. * Fall back to non SMP mode after errors.
  756. *
  757. * RED-PEN audit/test this more. I bet there is more state messed up here.
  758. */
  759. static __init void disable_smp(void)
  760. {
  761. init_cpu_present(cpumask_of(0));
  762. init_cpu_possible(cpumask_of(0));
  763. smpboot_clear_io_apic_irqs();
  764. if (smp_found_config)
  765. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  766. else
  767. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  768. cpumask_set_cpu(0, cpu_sibling_mask(0));
  769. cpumask_set_cpu(0, cpu_core_mask(0));
  770. }
  771. /*
  772. * Various sanity checks.
  773. */
  774. static int __init smp_sanity_check(unsigned max_cpus)
  775. {
  776. preempt_disable();
  777. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  778. if (def_to_bigsmp && nr_cpu_ids > 8) {
  779. unsigned int cpu;
  780. unsigned nr;
  781. printk(KERN_WARNING
  782. "More than 8 CPUs detected - skipping them.\n"
  783. "Use CONFIG_X86_BIGSMP.\n");
  784. nr = 0;
  785. for_each_present_cpu(cpu) {
  786. if (nr >= 8)
  787. set_cpu_present(cpu, false);
  788. nr++;
  789. }
  790. nr = 0;
  791. for_each_possible_cpu(cpu) {
  792. if (nr >= 8)
  793. set_cpu_possible(cpu, false);
  794. nr++;
  795. }
  796. nr_cpu_ids = 8;
  797. }
  798. #endif
  799. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  800. printk(KERN_WARNING
  801. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  802. hard_smp_processor_id());
  803. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  804. }
  805. /*
  806. * If we couldn't find an SMP configuration at boot time,
  807. * get out of here now!
  808. */
  809. if (!smp_found_config && !acpi_lapic) {
  810. preempt_enable();
  811. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  812. disable_smp();
  813. if (APIC_init_uniprocessor())
  814. printk(KERN_NOTICE "Local APIC not detected."
  815. " Using dummy APIC emulation.\n");
  816. return -1;
  817. }
  818. /*
  819. * Should not be necessary because the MP table should list the boot
  820. * CPU too, but we do it for the sake of robustness anyway.
  821. */
  822. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  823. printk(KERN_NOTICE
  824. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  825. boot_cpu_physical_apicid);
  826. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  827. }
  828. preempt_enable();
  829. /*
  830. * If we couldn't find a local APIC, then get out of here now!
  831. */
  832. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  833. !cpu_has_apic) {
  834. if (!disable_apic) {
  835. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  836. boot_cpu_physical_apicid);
  837. pr_err("... forcing use of dummy APIC emulation."
  838. "(tell your hw vendor)\n");
  839. }
  840. smpboot_clear_io_apic();
  841. disable_ioapic_support();
  842. return -1;
  843. }
  844. verify_local_APIC();
  845. /*
  846. * If SMP should be disabled, then really disable it!
  847. */
  848. if (!max_cpus) {
  849. printk(KERN_INFO "SMP mode deactivated.\n");
  850. smpboot_clear_io_apic();
  851. connect_bsp_APIC();
  852. setup_local_APIC();
  853. bsp_end_local_APIC_setup();
  854. return -1;
  855. }
  856. return 0;
  857. }
  858. static void __init smp_cpu_index_default(void)
  859. {
  860. int i;
  861. struct cpuinfo_x86 *c;
  862. for_each_possible_cpu(i) {
  863. c = &cpu_data(i);
  864. /* mark all to hotplug */
  865. c->cpu_index = nr_cpu_ids;
  866. }
  867. }
  868. /*
  869. * Prepare for SMP bootup. The MP table or ACPI has been read
  870. * earlier. Just do some sanity checking here and enable APIC mode.
  871. */
  872. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  873. {
  874. unsigned int i;
  875. preempt_disable();
  876. smp_cpu_index_default();
  877. /*
  878. * Setup boot CPU information
  879. */
  880. smp_store_cpu_info(0); /* Final full version of the data */
  881. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  882. mb();
  883. current_thread_info()->cpu = 0; /* needed? */
  884. for_each_possible_cpu(i) {
  885. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  886. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  887. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  888. }
  889. set_cpu_sibling_map(0);
  890. if (smp_sanity_check(max_cpus) < 0) {
  891. printk(KERN_INFO "SMP disabled\n");
  892. disable_smp();
  893. goto out;
  894. }
  895. default_setup_apic_routing();
  896. preempt_disable();
  897. if (read_apic_id() != boot_cpu_physical_apicid) {
  898. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  899. read_apic_id(), boot_cpu_physical_apicid);
  900. /* Or can we switch back to PIC here? */
  901. }
  902. preempt_enable();
  903. connect_bsp_APIC();
  904. /*
  905. * Switch from PIC to APIC mode.
  906. */
  907. setup_local_APIC();
  908. /*
  909. * Enable IO APIC before setting up error vector
  910. */
  911. if (!skip_ioapic_setup && nr_ioapics)
  912. enable_IO_APIC();
  913. bsp_end_local_APIC_setup();
  914. if (apic->setup_portio_remap)
  915. apic->setup_portio_remap();
  916. smpboot_setup_io_apic();
  917. /*
  918. * Set up local APIC timer on boot CPU.
  919. */
  920. printk(KERN_INFO "CPU%d: ", 0);
  921. print_cpu_info(&cpu_data(0));
  922. x86_init.timers.setup_percpu_clockev();
  923. if (is_uv_system())
  924. uv_system_init();
  925. set_mtrr_aps_delayed_init();
  926. out:
  927. preempt_enable();
  928. }
  929. void arch_disable_nonboot_cpus_begin(void)
  930. {
  931. /*
  932. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  933. * In the suspend path, we will be back in the SMP mode shortly anyways.
  934. */
  935. skip_smp_alternatives = true;
  936. }
  937. void arch_disable_nonboot_cpus_end(void)
  938. {
  939. skip_smp_alternatives = false;
  940. }
  941. void arch_enable_nonboot_cpus_begin(void)
  942. {
  943. set_mtrr_aps_delayed_init();
  944. }
  945. void arch_enable_nonboot_cpus_end(void)
  946. {
  947. mtrr_aps_init();
  948. }
  949. /*
  950. * Early setup to make printk work.
  951. */
  952. void __init native_smp_prepare_boot_cpu(void)
  953. {
  954. int me = smp_processor_id();
  955. switch_to_new_gdt(me);
  956. /* already set me in cpu_online_mask in boot_cpu_init() */
  957. cpumask_set_cpu(me, cpu_callout_mask);
  958. per_cpu(cpu_state, me) = CPU_ONLINE;
  959. }
  960. void __init native_smp_cpus_done(unsigned int max_cpus)
  961. {
  962. pr_debug("Boot done.\n");
  963. nmi_selftest();
  964. impress_friends();
  965. #ifdef CONFIG_X86_IO_APIC
  966. setup_ioapic_dest();
  967. #endif
  968. mtrr_aps_init();
  969. }
  970. static int __initdata setup_possible_cpus = -1;
  971. static int __init _setup_possible_cpus(char *str)
  972. {
  973. get_option(&str, &setup_possible_cpus);
  974. return 0;
  975. }
  976. early_param("possible_cpus", _setup_possible_cpus);
  977. /*
  978. * cpu_possible_mask should be static, it cannot change as cpu's
  979. * are onlined, or offlined. The reason is per-cpu data-structures
  980. * are allocated by some modules at init time, and dont expect to
  981. * do this dynamically on cpu arrival/departure.
  982. * cpu_present_mask on the other hand can change dynamically.
  983. * In case when cpu_hotplug is not compiled, then we resort to current
  984. * behaviour, which is cpu_possible == cpu_present.
  985. * - Ashok Raj
  986. *
  987. * Three ways to find out the number of additional hotplug CPUs:
  988. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  989. * - The user can overwrite it with possible_cpus=NUM
  990. * - Otherwise don't reserve additional CPUs.
  991. * We do this because additional CPUs waste a lot of memory.
  992. * -AK
  993. */
  994. __init void prefill_possible_map(void)
  995. {
  996. int i, possible;
  997. /* no processor from mptable or madt */
  998. if (!num_processors)
  999. num_processors = 1;
  1000. i = setup_max_cpus ?: 1;
  1001. if (setup_possible_cpus == -1) {
  1002. possible = num_processors;
  1003. #ifdef CONFIG_HOTPLUG_CPU
  1004. if (setup_max_cpus)
  1005. possible += disabled_cpus;
  1006. #else
  1007. if (possible > i)
  1008. possible = i;
  1009. #endif
  1010. } else
  1011. possible = setup_possible_cpus;
  1012. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1013. /* nr_cpu_ids could be reduced via nr_cpus= */
  1014. if (possible > nr_cpu_ids) {
  1015. printk(KERN_WARNING
  1016. "%d Processors exceeds NR_CPUS limit of %d\n",
  1017. possible, nr_cpu_ids);
  1018. possible = nr_cpu_ids;
  1019. }
  1020. #ifdef CONFIG_HOTPLUG_CPU
  1021. if (!setup_max_cpus)
  1022. #endif
  1023. if (possible > i) {
  1024. printk(KERN_WARNING
  1025. "%d Processors exceeds max_cpus limit of %u\n",
  1026. possible, setup_max_cpus);
  1027. possible = i;
  1028. }
  1029. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1030. possible, max_t(int, possible - num_processors, 0));
  1031. for (i = 0; i < possible; i++)
  1032. set_cpu_possible(i, true);
  1033. for (; i < NR_CPUS; i++)
  1034. set_cpu_possible(i, false);
  1035. nr_cpu_ids = possible;
  1036. }
  1037. #ifdef CONFIG_HOTPLUG_CPU
  1038. static void remove_siblinginfo(int cpu)
  1039. {
  1040. int sibling;
  1041. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1042. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1043. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1044. /*/
  1045. * last thread sibling in this cpu core going down
  1046. */
  1047. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1048. cpu_data(sibling).booted_cores--;
  1049. }
  1050. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1051. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1052. cpumask_clear(cpu_sibling_mask(cpu));
  1053. cpumask_clear(cpu_core_mask(cpu));
  1054. c->phys_proc_id = 0;
  1055. c->cpu_core_id = 0;
  1056. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1057. }
  1058. static void __ref remove_cpu_from_maps(int cpu)
  1059. {
  1060. set_cpu_online(cpu, false);
  1061. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1062. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1063. /* was set by cpu_init() */
  1064. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1065. numa_remove_cpu(cpu);
  1066. }
  1067. void cpu_disable_common(void)
  1068. {
  1069. int cpu = smp_processor_id();
  1070. remove_siblinginfo(cpu);
  1071. /* It's now safe to remove this processor from the online map */
  1072. lock_vector_lock();
  1073. remove_cpu_from_maps(cpu);
  1074. unlock_vector_lock();
  1075. fixup_irqs();
  1076. }
  1077. int native_cpu_disable(void)
  1078. {
  1079. int cpu = smp_processor_id();
  1080. /*
  1081. * Perhaps use cpufreq to drop frequency, but that could go
  1082. * into generic code.
  1083. *
  1084. * We won't take down the boot processor on i386 due to some
  1085. * interrupts only being able to be serviced by the BSP.
  1086. * Especially so if we're not using an IOAPIC -zwane
  1087. */
  1088. if (cpu == 0)
  1089. return -EBUSY;
  1090. clear_local_APIC();
  1091. cpu_disable_common();
  1092. return 0;
  1093. }
  1094. void native_cpu_die(unsigned int cpu)
  1095. {
  1096. /* We don't do anything here: idle task is faking death itself. */
  1097. unsigned int i;
  1098. for (i = 0; i < 10; i++) {
  1099. /* They ack this in play_dead by setting CPU_DEAD */
  1100. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1101. if (system_state == SYSTEM_RUNNING)
  1102. pr_info("CPU %u is now offline\n", cpu);
  1103. if (1 == num_online_cpus())
  1104. alternatives_smp_switch(0);
  1105. return;
  1106. }
  1107. msleep(100);
  1108. }
  1109. pr_err("CPU %u didn't die...\n", cpu);
  1110. }
  1111. void play_dead_common(void)
  1112. {
  1113. idle_task_exit();
  1114. reset_lazy_tlbstate();
  1115. amd_e400_remove_cpu(raw_smp_processor_id());
  1116. mb();
  1117. /* Ack it */
  1118. __this_cpu_write(cpu_state, CPU_DEAD);
  1119. /*
  1120. * With physical CPU hotplug, we should halt the cpu
  1121. */
  1122. local_irq_disable();
  1123. }
  1124. /*
  1125. * We need to flush the caches before going to sleep, lest we have
  1126. * dirty data in our caches when we come back up.
  1127. */
  1128. static inline void mwait_play_dead(void)
  1129. {
  1130. unsigned int eax, ebx, ecx, edx;
  1131. unsigned int highest_cstate = 0;
  1132. unsigned int highest_subcstate = 0;
  1133. int i;
  1134. void *mwait_ptr;
  1135. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1136. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1137. return;
  1138. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1139. return;
  1140. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1141. return;
  1142. eax = CPUID_MWAIT_LEAF;
  1143. ecx = 0;
  1144. native_cpuid(&eax, &ebx, &ecx, &edx);
  1145. /*
  1146. * eax will be 0 if EDX enumeration is not valid.
  1147. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1148. */
  1149. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1150. eax = 0;
  1151. } else {
  1152. edx >>= MWAIT_SUBSTATE_SIZE;
  1153. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1154. if (edx & MWAIT_SUBSTATE_MASK) {
  1155. highest_cstate = i;
  1156. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1157. }
  1158. }
  1159. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1160. (highest_subcstate - 1);
  1161. }
  1162. /*
  1163. * This should be a memory location in a cache line which is
  1164. * unlikely to be touched by other processors. The actual
  1165. * content is immaterial as it is not actually modified in any way.
  1166. */
  1167. mwait_ptr = &current_thread_info()->flags;
  1168. wbinvd();
  1169. while (1) {
  1170. /*
  1171. * The CLFLUSH is a workaround for erratum AAI65 for
  1172. * the Xeon 7400 series. It's not clear it is actually
  1173. * needed, but it should be harmless in either case.
  1174. * The WBINVD is insufficient due to the spurious-wakeup
  1175. * case where we return around the loop.
  1176. */
  1177. clflush(mwait_ptr);
  1178. __monitor(mwait_ptr, 0, 0);
  1179. mb();
  1180. __mwait(eax, 0);
  1181. }
  1182. }
  1183. static inline void hlt_play_dead(void)
  1184. {
  1185. if (__this_cpu_read(cpu_info.x86) >= 4)
  1186. wbinvd();
  1187. while (1) {
  1188. native_halt();
  1189. }
  1190. }
  1191. void native_play_dead(void)
  1192. {
  1193. play_dead_common();
  1194. tboot_shutdown(TB_SHUTDOWN_WFS);
  1195. mwait_play_dead(); /* Only returns on failure */
  1196. hlt_play_dead();
  1197. }
  1198. #else /* ... !CONFIG_HOTPLUG_CPU */
  1199. int native_cpu_disable(void)
  1200. {
  1201. return -ENOSYS;
  1202. }
  1203. void native_cpu_die(unsigned int cpu)
  1204. {
  1205. /* We said "no" in __cpu_disable */
  1206. BUG();
  1207. }
  1208. void native_play_dead(void)
  1209. {
  1210. BUG();
  1211. }
  1212. #endif