pci-common.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/list.h>
  28. #include <linux/syscalls.h>
  29. #include <linux/irq.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/slab.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/prom.h>
  35. #include <asm/pci-bridge.h>
  36. #include <asm/byteorder.h>
  37. #include <asm/machdep.h>
  38. #include <asm/ppc-pci.h>
  39. #include <asm/eeh.h>
  40. static DEFINE_SPINLOCK(hose_spinlock);
  41. LIST_HEAD(hose_list);
  42. /* XXX kill that some day ... */
  43. static int global_phb_number; /* Global phb counter */
  44. /* ISA Memory physical address */
  45. resource_size_t isa_mem_base;
  46. /* Default PCI flags is 0 on ppc32, modified at boot on ppc64 */
  47. unsigned int pci_flags = 0;
  48. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  49. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  50. {
  51. pci_dma_ops = dma_ops;
  52. }
  53. struct dma_map_ops *get_pci_dma_ops(void)
  54. {
  55. return pci_dma_ops;
  56. }
  57. EXPORT_SYMBOL(get_pci_dma_ops);
  58. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  59. {
  60. struct pci_controller *phb;
  61. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  62. if (phb == NULL)
  63. return NULL;
  64. spin_lock(&hose_spinlock);
  65. phb->global_number = global_phb_number++;
  66. list_add_tail(&phb->list_node, &hose_list);
  67. spin_unlock(&hose_spinlock);
  68. phb->dn = dev;
  69. phb->is_dynamic = mem_init_done;
  70. #ifdef CONFIG_PPC64
  71. if (dev) {
  72. int nid = of_node_to_nid(dev);
  73. if (nid < 0 || !node_online(nid))
  74. nid = -1;
  75. PHB_SET_NODE(phb, nid);
  76. }
  77. #endif
  78. return phb;
  79. }
  80. void pcibios_free_controller(struct pci_controller *phb)
  81. {
  82. spin_lock(&hose_spinlock);
  83. list_del(&phb->list_node);
  84. spin_unlock(&hose_spinlock);
  85. if (phb->is_dynamic)
  86. kfree(phb);
  87. }
  88. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  89. {
  90. #ifdef CONFIG_PPC64
  91. return hose->pci_io_size;
  92. #else
  93. return resource_size(&hose->io_resource);
  94. #endif
  95. }
  96. int pcibios_vaddr_is_ioport(void __iomem *address)
  97. {
  98. int ret = 0;
  99. struct pci_controller *hose;
  100. resource_size_t size;
  101. spin_lock(&hose_spinlock);
  102. list_for_each_entry(hose, &hose_list, list_node) {
  103. size = pcibios_io_size(hose);
  104. if (address >= hose->io_base_virt &&
  105. address < (hose->io_base_virt + size)) {
  106. ret = 1;
  107. break;
  108. }
  109. }
  110. spin_unlock(&hose_spinlock);
  111. return ret;
  112. }
  113. unsigned long pci_address_to_pio(phys_addr_t address)
  114. {
  115. struct pci_controller *hose;
  116. resource_size_t size;
  117. unsigned long ret = ~0;
  118. spin_lock(&hose_spinlock);
  119. list_for_each_entry(hose, &hose_list, list_node) {
  120. size = pcibios_io_size(hose);
  121. if (address >= hose->io_base_phys &&
  122. address < (hose->io_base_phys + size)) {
  123. unsigned long base =
  124. (unsigned long)hose->io_base_virt - _IO_BASE;
  125. ret = base + (address - hose->io_base_phys);
  126. break;
  127. }
  128. }
  129. spin_unlock(&hose_spinlock);
  130. return ret;
  131. }
  132. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  133. /*
  134. * Return the domain number for this bus.
  135. */
  136. int pci_domain_nr(struct pci_bus *bus)
  137. {
  138. struct pci_controller *hose = pci_bus_to_host(bus);
  139. return hose->global_number;
  140. }
  141. EXPORT_SYMBOL(pci_domain_nr);
  142. /* This routine is meant to be used early during boot, when the
  143. * PCI bus numbers have not yet been assigned, and you need to
  144. * issue PCI config cycles to an OF device.
  145. * It could also be used to "fix" RTAS config cycles if you want
  146. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  147. * config cycles.
  148. */
  149. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  150. {
  151. while(node) {
  152. struct pci_controller *hose, *tmp;
  153. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  154. if (hose->dn == node)
  155. return hose;
  156. node = node->parent;
  157. }
  158. return NULL;
  159. }
  160. static ssize_t pci_show_devspec(struct device *dev,
  161. struct device_attribute *attr, char *buf)
  162. {
  163. struct pci_dev *pdev;
  164. struct device_node *np;
  165. pdev = to_pci_dev (dev);
  166. np = pci_device_to_OF_node(pdev);
  167. if (np == NULL || np->full_name == NULL)
  168. return 0;
  169. return sprintf(buf, "%s", np->full_name);
  170. }
  171. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  172. /* Add sysfs properties */
  173. int pcibios_add_platform_entries(struct pci_dev *pdev)
  174. {
  175. return device_create_file(&pdev->dev, &dev_attr_devspec);
  176. }
  177. char __devinit *pcibios_setup(char *str)
  178. {
  179. return str;
  180. }
  181. /*
  182. * Reads the interrupt pin to determine if interrupt is use by card.
  183. * If the interrupt is used, then gets the interrupt line from the
  184. * openfirmware and sets it in the pci_dev and pci_config line.
  185. */
  186. static int pci_read_irq_line(struct pci_dev *pci_dev)
  187. {
  188. struct of_irq oirq;
  189. unsigned int virq;
  190. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  191. #ifdef DEBUG
  192. memset(&oirq, 0xff, sizeof(oirq));
  193. #endif
  194. /* Try to get a mapping from the device-tree */
  195. if (of_irq_map_pci(pci_dev, &oirq)) {
  196. u8 line, pin;
  197. /* If that fails, lets fallback to what is in the config
  198. * space and map that through the default controller. We
  199. * also set the type to level low since that's what PCI
  200. * interrupts are. If your platform does differently, then
  201. * either provide a proper interrupt tree or don't use this
  202. * function.
  203. */
  204. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  205. return -1;
  206. if (pin == 0)
  207. return -1;
  208. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  209. line == 0xff || line == 0) {
  210. return -1;
  211. }
  212. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  213. line, pin);
  214. virq = irq_create_mapping(NULL, line);
  215. if (virq != NO_IRQ)
  216. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  217. } else {
  218. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  219. oirq.size, oirq.specifier[0], oirq.specifier[1],
  220. oirq.controller ? oirq.controller->full_name :
  221. "<default>");
  222. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  223. oirq.size);
  224. }
  225. if(virq == NO_IRQ) {
  226. pr_debug(" Failed to map !\n");
  227. return -1;
  228. }
  229. pr_debug(" Mapped to linux irq %d\n", virq);
  230. pci_dev->irq = virq;
  231. return 0;
  232. }
  233. /*
  234. * Platform support for /proc/bus/pci/X/Y mmap()s,
  235. * modelled on the sparc64 implementation by Dave Miller.
  236. * -- paulus.
  237. */
  238. /*
  239. * Adjust vm_pgoff of VMA such that it is the physical page offset
  240. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  241. *
  242. * Basically, the user finds the base address for his device which he wishes
  243. * to mmap. They read the 32-bit value from the config space base register,
  244. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  245. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  246. *
  247. * Returns negative error code on failure, zero on success.
  248. */
  249. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  250. resource_size_t *offset,
  251. enum pci_mmap_state mmap_state)
  252. {
  253. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  254. unsigned long io_offset = 0;
  255. int i, res_bit;
  256. if (hose == 0)
  257. return NULL; /* should never happen */
  258. /* If memory, add on the PCI bridge address offset */
  259. if (mmap_state == pci_mmap_mem) {
  260. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  261. *offset += hose->pci_mem_offset;
  262. #endif
  263. res_bit = IORESOURCE_MEM;
  264. } else {
  265. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  266. *offset += io_offset;
  267. res_bit = IORESOURCE_IO;
  268. }
  269. /*
  270. * Check that the offset requested corresponds to one of the
  271. * resources of the device.
  272. */
  273. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  274. struct resource *rp = &dev->resource[i];
  275. int flags = rp->flags;
  276. /* treat ROM as memory (should be already) */
  277. if (i == PCI_ROM_RESOURCE)
  278. flags |= IORESOURCE_MEM;
  279. /* Active and same type? */
  280. if ((flags & res_bit) == 0)
  281. continue;
  282. /* In the range of this resource? */
  283. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  284. continue;
  285. /* found it! construct the final physical address */
  286. if (mmap_state == pci_mmap_io)
  287. *offset += hose->io_base_phys - io_offset;
  288. return rp;
  289. }
  290. return NULL;
  291. }
  292. /*
  293. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  294. * device mapping.
  295. */
  296. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  297. pgprot_t protection,
  298. enum pci_mmap_state mmap_state,
  299. int write_combine)
  300. {
  301. unsigned long prot = pgprot_val(protection);
  302. /* Write combine is always 0 on non-memory space mappings. On
  303. * memory space, if the user didn't pass 1, we check for a
  304. * "prefetchable" resource. This is a bit hackish, but we use
  305. * this to workaround the inability of /sysfs to provide a write
  306. * combine bit
  307. */
  308. if (mmap_state != pci_mmap_mem)
  309. write_combine = 0;
  310. else if (write_combine == 0) {
  311. if (rp->flags & IORESOURCE_PREFETCH)
  312. write_combine = 1;
  313. }
  314. /* XXX would be nice to have a way to ask for write-through */
  315. if (write_combine)
  316. return pgprot_noncached_wc(prot);
  317. else
  318. return pgprot_noncached(prot);
  319. }
  320. /*
  321. * This one is used by /dev/mem and fbdev who have no clue about the
  322. * PCI device, it tries to find the PCI device first and calls the
  323. * above routine
  324. */
  325. pgprot_t pci_phys_mem_access_prot(struct file *file,
  326. unsigned long pfn,
  327. unsigned long size,
  328. pgprot_t prot)
  329. {
  330. struct pci_dev *pdev = NULL;
  331. struct resource *found = NULL;
  332. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  333. int i;
  334. if (page_is_ram(pfn))
  335. return prot;
  336. prot = pgprot_noncached(prot);
  337. for_each_pci_dev(pdev) {
  338. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  339. struct resource *rp = &pdev->resource[i];
  340. int flags = rp->flags;
  341. /* Active and same type? */
  342. if ((flags & IORESOURCE_MEM) == 0)
  343. continue;
  344. /* In the range of this resource? */
  345. if (offset < (rp->start & PAGE_MASK) ||
  346. offset > rp->end)
  347. continue;
  348. found = rp;
  349. break;
  350. }
  351. if (found)
  352. break;
  353. }
  354. if (found) {
  355. if (found->flags & IORESOURCE_PREFETCH)
  356. prot = pgprot_noncached_wc(prot);
  357. pci_dev_put(pdev);
  358. }
  359. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  360. (unsigned long long)offset, pgprot_val(prot));
  361. return prot;
  362. }
  363. /*
  364. * Perform the actual remap of the pages for a PCI device mapping, as
  365. * appropriate for this architecture. The region in the process to map
  366. * is described by vm_start and vm_end members of VMA, the base physical
  367. * address is found in vm_pgoff.
  368. * The pci device structure is provided so that architectures may make mapping
  369. * decisions on a per-device or per-bus basis.
  370. *
  371. * Returns a negative error code on failure, zero on success.
  372. */
  373. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  374. enum pci_mmap_state mmap_state, int write_combine)
  375. {
  376. resource_size_t offset =
  377. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  378. struct resource *rp;
  379. int ret;
  380. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  381. if (rp == NULL)
  382. return -EINVAL;
  383. vma->vm_pgoff = offset >> PAGE_SHIFT;
  384. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  385. vma->vm_page_prot,
  386. mmap_state, write_combine);
  387. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  388. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  389. return ret;
  390. }
  391. /* This provides legacy IO read access on a bus */
  392. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  393. {
  394. unsigned long offset;
  395. struct pci_controller *hose = pci_bus_to_host(bus);
  396. struct resource *rp = &hose->io_resource;
  397. void __iomem *addr;
  398. /* Check if port can be supported by that bus. We only check
  399. * the ranges of the PHB though, not the bus itself as the rules
  400. * for forwarding legacy cycles down bridges are not our problem
  401. * here. So if the host bridge supports it, we do it.
  402. */
  403. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  404. offset += port;
  405. if (!(rp->flags & IORESOURCE_IO))
  406. return -ENXIO;
  407. if (offset < rp->start || (offset + size) > rp->end)
  408. return -ENXIO;
  409. addr = hose->io_base_virt + port;
  410. switch(size) {
  411. case 1:
  412. *((u8 *)val) = in_8(addr);
  413. return 1;
  414. case 2:
  415. if (port & 1)
  416. return -EINVAL;
  417. *((u16 *)val) = in_le16(addr);
  418. return 2;
  419. case 4:
  420. if (port & 3)
  421. return -EINVAL;
  422. *((u32 *)val) = in_le32(addr);
  423. return 4;
  424. }
  425. return -EINVAL;
  426. }
  427. /* This provides legacy IO write access on a bus */
  428. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  429. {
  430. unsigned long offset;
  431. struct pci_controller *hose = pci_bus_to_host(bus);
  432. struct resource *rp = &hose->io_resource;
  433. void __iomem *addr;
  434. /* Check if port can be supported by that bus. We only check
  435. * the ranges of the PHB though, not the bus itself as the rules
  436. * for forwarding legacy cycles down bridges are not our problem
  437. * here. So if the host bridge supports it, we do it.
  438. */
  439. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  440. offset += port;
  441. if (!(rp->flags & IORESOURCE_IO))
  442. return -ENXIO;
  443. if (offset < rp->start || (offset + size) > rp->end)
  444. return -ENXIO;
  445. addr = hose->io_base_virt + port;
  446. /* WARNING: The generic code is idiotic. It gets passed a pointer
  447. * to what can be a 1, 2 or 4 byte quantity and always reads that
  448. * as a u32, which means that we have to correct the location of
  449. * the data read within those 32 bits for size 1 and 2
  450. */
  451. switch(size) {
  452. case 1:
  453. out_8(addr, val >> 24);
  454. return 1;
  455. case 2:
  456. if (port & 1)
  457. return -EINVAL;
  458. out_le16(addr, val >> 16);
  459. return 2;
  460. case 4:
  461. if (port & 3)
  462. return -EINVAL;
  463. out_le32(addr, val);
  464. return 4;
  465. }
  466. return -EINVAL;
  467. }
  468. /* This provides legacy IO or memory mmap access on a bus */
  469. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  470. struct vm_area_struct *vma,
  471. enum pci_mmap_state mmap_state)
  472. {
  473. struct pci_controller *hose = pci_bus_to_host(bus);
  474. resource_size_t offset =
  475. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  476. resource_size_t size = vma->vm_end - vma->vm_start;
  477. struct resource *rp;
  478. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  479. pci_domain_nr(bus), bus->number,
  480. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  481. (unsigned long long)offset,
  482. (unsigned long long)(offset + size - 1));
  483. if (mmap_state == pci_mmap_mem) {
  484. /* Hack alert !
  485. *
  486. * Because X is lame and can fail starting if it gets an error trying
  487. * to mmap legacy_mem (instead of just moving on without legacy memory
  488. * access) we fake it here by giving it anonymous memory, effectively
  489. * behaving just like /dev/zero
  490. */
  491. if ((offset + size) > hose->isa_mem_size) {
  492. printk(KERN_DEBUG
  493. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  494. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  495. if (vma->vm_flags & VM_SHARED)
  496. return shmem_zero_setup(vma);
  497. return 0;
  498. }
  499. offset += hose->isa_mem_phys;
  500. } else {
  501. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  502. unsigned long roffset = offset + io_offset;
  503. rp = &hose->io_resource;
  504. if (!(rp->flags & IORESOURCE_IO))
  505. return -ENXIO;
  506. if (roffset < rp->start || (roffset + size) > rp->end)
  507. return -ENXIO;
  508. offset += hose->io_base_phys;
  509. }
  510. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  511. vma->vm_pgoff = offset >> PAGE_SHIFT;
  512. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  513. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  514. vma->vm_end - vma->vm_start,
  515. vma->vm_page_prot);
  516. }
  517. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  518. const struct resource *rsrc,
  519. resource_size_t *start, resource_size_t *end)
  520. {
  521. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  522. resource_size_t offset = 0;
  523. if (hose == NULL)
  524. return;
  525. if (rsrc->flags & IORESOURCE_IO)
  526. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  527. /* We pass a fully fixed up address to userland for MMIO instead of
  528. * a BAR value because X is lame and expects to be able to use that
  529. * to pass to /dev/mem !
  530. *
  531. * That means that we'll have potentially 64 bits values where some
  532. * userland apps only expect 32 (like X itself since it thinks only
  533. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  534. * 32 bits CHRPs :-(
  535. *
  536. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  537. * has been fixed (and the fix spread enough), we can re-enable the
  538. * 2 lines below and pass down a BAR value to userland. In that case
  539. * we'll also have to re-enable the matching code in
  540. * __pci_mmap_make_offset().
  541. *
  542. * BenH.
  543. */
  544. #if 0
  545. else if (rsrc->flags & IORESOURCE_MEM)
  546. offset = hose->pci_mem_offset;
  547. #endif
  548. *start = rsrc->start - offset;
  549. *end = rsrc->end - offset;
  550. }
  551. /**
  552. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  553. * @hose: newly allocated pci_controller to be setup
  554. * @dev: device node of the host bridge
  555. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  556. *
  557. * This function will parse the "ranges" property of a PCI host bridge device
  558. * node and setup the resource mapping of a pci controller based on its
  559. * content.
  560. *
  561. * Life would be boring if it wasn't for a few issues that we have to deal
  562. * with here:
  563. *
  564. * - We can only cope with one IO space range and up to 3 Memory space
  565. * ranges. However, some machines (thanks Apple !) tend to split their
  566. * space into lots of small contiguous ranges. So we have to coalesce.
  567. *
  568. * - We can only cope with all memory ranges having the same offset
  569. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  570. * are setup for a large 1:1 mapping along with a small "window" which
  571. * maps PCI address 0 to some arbitrary high address of the CPU space in
  572. * order to give access to the ISA memory hole.
  573. * The way out of here that I've chosen for now is to always set the
  574. * offset based on the first resource found, then override it if we
  575. * have a different offset and the previous was set by an ISA hole.
  576. *
  577. * - Some busses have IO space not starting at 0, which causes trouble with
  578. * the way we do our IO resource renumbering. The code somewhat deals with
  579. * it for 64 bits but I would expect problems on 32 bits.
  580. *
  581. * - Some 32 bits platforms such as 4xx can have physical space larger than
  582. * 32 bits so we need to use 64 bits values for the parsing
  583. */
  584. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  585. struct device_node *dev,
  586. int primary)
  587. {
  588. const u32 *ranges;
  589. int rlen;
  590. int pna = of_n_addr_cells(dev);
  591. int np = pna + 5;
  592. int memno = 0, isa_hole = -1;
  593. u32 pci_space;
  594. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  595. unsigned long long isa_mb = 0;
  596. struct resource *res;
  597. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  598. dev->full_name, primary ? "(primary)" : "");
  599. /* Get ranges property */
  600. ranges = of_get_property(dev, "ranges", &rlen);
  601. if (ranges == NULL)
  602. return;
  603. /* Parse it */
  604. while ((rlen -= np * 4) >= 0) {
  605. /* Read next ranges element */
  606. pci_space = ranges[0];
  607. pci_addr = of_read_number(ranges + 1, 2);
  608. cpu_addr = of_translate_address(dev, ranges + 3);
  609. size = of_read_number(ranges + pna + 3, 2);
  610. ranges += np;
  611. /* If we failed translation or got a zero-sized region
  612. * (some FW try to feed us with non sensical zero sized regions
  613. * such as power3 which look like some kind of attempt at exposing
  614. * the VGA memory hole)
  615. */
  616. if (cpu_addr == OF_BAD_ADDR || size == 0)
  617. continue;
  618. /* Now consume following elements while they are contiguous */
  619. for (; rlen >= np * sizeof(u32);
  620. ranges += np, rlen -= np * 4) {
  621. if (ranges[0] != pci_space)
  622. break;
  623. pci_next = of_read_number(ranges + 1, 2);
  624. cpu_next = of_translate_address(dev, ranges + 3);
  625. if (pci_next != pci_addr + size ||
  626. cpu_next != cpu_addr + size)
  627. break;
  628. size += of_read_number(ranges + pna + 3, 2);
  629. }
  630. /* Act based on address space type */
  631. res = NULL;
  632. switch ((pci_space >> 24) & 0x3) {
  633. case 1: /* PCI IO space */
  634. printk(KERN_INFO
  635. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  636. cpu_addr, cpu_addr + size - 1, pci_addr);
  637. /* We support only one IO range */
  638. if (hose->pci_io_size) {
  639. printk(KERN_INFO
  640. " \\--> Skipped (too many) !\n");
  641. continue;
  642. }
  643. #ifdef CONFIG_PPC32
  644. /* On 32 bits, limit I/O space to 16MB */
  645. if (size > 0x01000000)
  646. size = 0x01000000;
  647. /* 32 bits needs to map IOs here */
  648. hose->io_base_virt = ioremap(cpu_addr, size);
  649. /* Expect trouble if pci_addr is not 0 */
  650. if (primary)
  651. isa_io_base =
  652. (unsigned long)hose->io_base_virt;
  653. #endif /* CONFIG_PPC32 */
  654. /* pci_io_size and io_base_phys always represent IO
  655. * space starting at 0 so we factor in pci_addr
  656. */
  657. hose->pci_io_size = pci_addr + size;
  658. hose->io_base_phys = cpu_addr - pci_addr;
  659. /* Build resource */
  660. res = &hose->io_resource;
  661. res->flags = IORESOURCE_IO;
  662. res->start = pci_addr;
  663. break;
  664. case 2: /* PCI Memory space */
  665. case 3: /* PCI 64 bits Memory space */
  666. printk(KERN_INFO
  667. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  668. cpu_addr, cpu_addr + size - 1, pci_addr,
  669. (pci_space & 0x40000000) ? "Prefetch" : "");
  670. /* We support only 3 memory ranges */
  671. if (memno >= 3) {
  672. printk(KERN_INFO
  673. " \\--> Skipped (too many) !\n");
  674. continue;
  675. }
  676. /* Handles ISA memory hole space here */
  677. if (pci_addr == 0) {
  678. isa_mb = cpu_addr;
  679. isa_hole = memno;
  680. if (primary || isa_mem_base == 0)
  681. isa_mem_base = cpu_addr;
  682. hose->isa_mem_phys = cpu_addr;
  683. hose->isa_mem_size = size;
  684. }
  685. /* We get the PCI/Mem offset from the first range or
  686. * the, current one if the offset came from an ISA
  687. * hole. If they don't match, bugger.
  688. */
  689. if (memno == 0 ||
  690. (isa_hole >= 0 && pci_addr != 0 &&
  691. hose->pci_mem_offset == isa_mb))
  692. hose->pci_mem_offset = cpu_addr - pci_addr;
  693. else if (pci_addr != 0 &&
  694. hose->pci_mem_offset != cpu_addr - pci_addr) {
  695. printk(KERN_INFO
  696. " \\--> Skipped (offset mismatch) !\n");
  697. continue;
  698. }
  699. /* Build resource */
  700. res = &hose->mem_resources[memno++];
  701. res->flags = IORESOURCE_MEM;
  702. if (pci_space & 0x40000000)
  703. res->flags |= IORESOURCE_PREFETCH;
  704. res->start = cpu_addr;
  705. break;
  706. }
  707. if (res != NULL) {
  708. res->name = dev->full_name;
  709. res->end = res->start + size - 1;
  710. res->parent = NULL;
  711. res->sibling = NULL;
  712. res->child = NULL;
  713. }
  714. }
  715. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  716. * the ISA hole offset, then we need to remove the ISA hole from
  717. * the resource list for that brige
  718. */
  719. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  720. unsigned int next = isa_hole + 1;
  721. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  722. if (next < memno)
  723. memmove(&hose->mem_resources[isa_hole],
  724. &hose->mem_resources[next],
  725. sizeof(struct resource) * (memno - next));
  726. hose->mem_resources[--memno].flags = 0;
  727. }
  728. }
  729. /* Decide whether to display the domain number in /proc */
  730. int pci_proc_domain(struct pci_bus *bus)
  731. {
  732. struct pci_controller *hose = pci_bus_to_host(bus);
  733. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  734. return 0;
  735. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  736. return hose->global_number != 0;
  737. return 1;
  738. }
  739. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  740. struct resource *res)
  741. {
  742. resource_size_t offset = 0, mask = (resource_size_t)-1;
  743. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  744. if (!hose)
  745. return;
  746. if (res->flags & IORESOURCE_IO) {
  747. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  748. mask = 0xffffffffu;
  749. } else if (res->flags & IORESOURCE_MEM)
  750. offset = hose->pci_mem_offset;
  751. region->start = (res->start - offset) & mask;
  752. region->end = (res->end - offset) & mask;
  753. }
  754. EXPORT_SYMBOL(pcibios_resource_to_bus);
  755. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  756. struct pci_bus_region *region)
  757. {
  758. resource_size_t offset = 0, mask = (resource_size_t)-1;
  759. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  760. if (!hose)
  761. return;
  762. if (res->flags & IORESOURCE_IO) {
  763. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  764. mask = 0xffffffffu;
  765. } else if (res->flags & IORESOURCE_MEM)
  766. offset = hose->pci_mem_offset;
  767. res->start = (region->start + offset) & mask;
  768. res->end = (region->end + offset) & mask;
  769. }
  770. EXPORT_SYMBOL(pcibios_bus_to_resource);
  771. /* Fixup a bus resource into a linux resource */
  772. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  773. {
  774. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  775. resource_size_t offset = 0, mask = (resource_size_t)-1;
  776. if (res->flags & IORESOURCE_IO) {
  777. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  778. mask = 0xffffffffu;
  779. } else if (res->flags & IORESOURCE_MEM)
  780. offset = hose->pci_mem_offset;
  781. res->start = (res->start + offset) & mask;
  782. res->end = (res->end + offset) & mask;
  783. }
  784. /* This header fixup will do the resource fixup for all devices as they are
  785. * probed, but not for bridge ranges
  786. */
  787. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  788. {
  789. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  790. int i;
  791. if (!hose) {
  792. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  793. pci_name(dev));
  794. return;
  795. }
  796. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  797. struct resource *res = dev->resource + i;
  798. if (!res->flags)
  799. continue;
  800. /* If we're going to re-assign everything, we mark all resources
  801. * as unset (and 0-base them). In addition, we mark BARs starting
  802. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  803. * since in that case, we don't want to re-assign anything
  804. */
  805. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  806. (res->start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  807. /* Only print message if not re-assigning */
  808. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  809. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
  810. "is unassigned\n",
  811. pci_name(dev), i,
  812. (unsigned long long)res->start,
  813. (unsigned long long)res->end,
  814. (unsigned int)res->flags);
  815. res->end -= res->start;
  816. res->start = 0;
  817. res->flags |= IORESOURCE_UNSET;
  818. continue;
  819. }
  820. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  821. pci_name(dev), i,
  822. (unsigned long long)res->start,\
  823. (unsigned long long)res->end,
  824. (unsigned int)res->flags);
  825. fixup_resource(res, dev);
  826. pr_debug("PCI:%s %016llx-%016llx\n",
  827. pci_name(dev),
  828. (unsigned long long)res->start,
  829. (unsigned long long)res->end);
  830. }
  831. /* Call machine specific resource fixup */
  832. if (ppc_md.pcibios_fixup_resources)
  833. ppc_md.pcibios_fixup_resources(dev);
  834. }
  835. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  836. /* This function tries to figure out if a bridge resource has been initialized
  837. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  838. * things go more smoothly when it gets it right. It should covers cases such
  839. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  840. */
  841. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  842. struct resource *res)
  843. {
  844. struct pci_controller *hose = pci_bus_to_host(bus);
  845. struct pci_dev *dev = bus->self;
  846. resource_size_t offset;
  847. u16 command;
  848. int i;
  849. /* We don't do anything if PCI_PROBE_ONLY is set */
  850. if (pci_has_flag(PCI_PROBE_ONLY))
  851. return 0;
  852. /* Job is a bit different between memory and IO */
  853. if (res->flags & IORESOURCE_MEM) {
  854. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  855. * initialized by somebody
  856. */
  857. if (res->start != hose->pci_mem_offset)
  858. return 0;
  859. /* The BAR is 0, let's check if memory decoding is enabled on
  860. * the bridge. If not, we consider it unassigned
  861. */
  862. pci_read_config_word(dev, PCI_COMMAND, &command);
  863. if ((command & PCI_COMMAND_MEMORY) == 0)
  864. return 1;
  865. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  866. * resources covers that starting address (0 then it's good enough for
  867. * us for memory
  868. */
  869. for (i = 0; i < 3; i++) {
  870. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  871. hose->mem_resources[i].start == hose->pci_mem_offset)
  872. return 0;
  873. }
  874. /* Well, it starts at 0 and we know it will collide so we may as
  875. * well consider it as unassigned. That covers the Apple case.
  876. */
  877. return 1;
  878. } else {
  879. /* If the BAR is non-0, then we consider it assigned */
  880. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  881. if (((res->start - offset) & 0xfffffffful) != 0)
  882. return 0;
  883. /* Here, we are a bit different than memory as typically IO space
  884. * starting at low addresses -is- valid. What we do instead if that
  885. * we consider as unassigned anything that doesn't have IO enabled
  886. * in the PCI command register, and that's it.
  887. */
  888. pci_read_config_word(dev, PCI_COMMAND, &command);
  889. if (command & PCI_COMMAND_IO)
  890. return 0;
  891. /* It's starting at 0 and IO is disabled in the bridge, consider
  892. * it unassigned
  893. */
  894. return 1;
  895. }
  896. }
  897. /* Fixup resources of a PCI<->PCI bridge */
  898. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  899. {
  900. struct resource *res;
  901. int i;
  902. struct pci_dev *dev = bus->self;
  903. pci_bus_for_each_resource(bus, res, i) {
  904. if (!res || !res->flags)
  905. continue;
  906. if (i >= 3 && bus->self->transparent)
  907. continue;
  908. /* If we are going to re-assign everything, mark the resource
  909. * as unset and move it down to 0
  910. */
  911. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  912. res->flags |= IORESOURCE_UNSET;
  913. res->end -= res->start;
  914. res->start = 0;
  915. continue;
  916. }
  917. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  918. pci_name(dev), i,
  919. (unsigned long long)res->start,\
  920. (unsigned long long)res->end,
  921. (unsigned int)res->flags);
  922. /* Perform fixup */
  923. fixup_resource(res, dev);
  924. /* Try to detect uninitialized P2P bridge resources,
  925. * and clear them out so they get re-assigned later
  926. */
  927. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  928. res->flags = 0;
  929. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  930. } else {
  931. pr_debug("PCI:%s %016llx-%016llx\n",
  932. pci_name(dev),
  933. (unsigned long long)res->start,
  934. (unsigned long long)res->end);
  935. }
  936. }
  937. }
  938. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  939. {
  940. /* Fix up the bus resources for P2P bridges */
  941. if (bus->self != NULL)
  942. pcibios_fixup_bridge(bus);
  943. /* Platform specific bus fixups. This is currently only used
  944. * by fsl_pci and I'm hoping to get rid of it at some point
  945. */
  946. if (ppc_md.pcibios_fixup_bus)
  947. ppc_md.pcibios_fixup_bus(bus);
  948. /* Setup bus DMA mappings */
  949. if (ppc_md.pci_dma_bus_setup)
  950. ppc_md.pci_dma_bus_setup(bus);
  951. }
  952. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  953. {
  954. struct pci_dev *dev;
  955. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  956. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  957. list_for_each_entry(dev, &bus->devices, bus_list) {
  958. /* Cardbus can call us to add new devices to a bus, so ignore
  959. * those who are already fully discovered
  960. */
  961. if (dev->is_added)
  962. continue;
  963. /* Fixup NUMA node as it may not be setup yet by the generic
  964. * code and is needed by the DMA init
  965. */
  966. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  967. /* Hook up default DMA ops */
  968. set_dma_ops(&dev->dev, pci_dma_ops);
  969. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  970. /* Additional platform DMA/iommu setup */
  971. if (ppc_md.pci_dma_dev_setup)
  972. ppc_md.pci_dma_dev_setup(dev);
  973. /* Read default IRQs and fixup if necessary */
  974. pci_read_irq_line(dev);
  975. if (ppc_md.pci_irq_fixup)
  976. ppc_md.pci_irq_fixup(dev);
  977. }
  978. }
  979. void pcibios_set_master(struct pci_dev *dev)
  980. {
  981. /* No special bus mastering setup handling */
  982. }
  983. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  984. {
  985. /* When called from the generic PCI probe, read PCI<->PCI bridge
  986. * bases. This is -not- called when generating the PCI tree from
  987. * the OF device-tree.
  988. */
  989. if (bus->self != NULL)
  990. pci_read_bridge_bases(bus);
  991. /* Now fixup the bus bus */
  992. pcibios_setup_bus_self(bus);
  993. /* Now fixup devices on that bus */
  994. pcibios_setup_bus_devices(bus);
  995. }
  996. EXPORT_SYMBOL(pcibios_fixup_bus);
  997. void __devinit pci_fixup_cardbus(struct pci_bus *bus)
  998. {
  999. /* Now fixup devices on that bus */
  1000. pcibios_setup_bus_devices(bus);
  1001. }
  1002. static int skip_isa_ioresource_align(struct pci_dev *dev)
  1003. {
  1004. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  1005. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  1006. return 1;
  1007. return 0;
  1008. }
  1009. /*
  1010. * We need to avoid collisions with `mirrored' VGA ports
  1011. * and other strange ISA hardware, so we always want the
  1012. * addresses to be allocated in the 0x000-0x0ff region
  1013. * modulo 0x400.
  1014. *
  1015. * Why? Because some silly external IO cards only decode
  1016. * the low 10 bits of the IO address. The 0x00-0xff region
  1017. * is reserved for motherboard devices that decode all 16
  1018. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  1019. * but we want to try to avoid allocating at 0x2900-0x2bff
  1020. * which might have be mirrored at 0x0100-0x03ff..
  1021. */
  1022. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  1023. resource_size_t size, resource_size_t align)
  1024. {
  1025. struct pci_dev *dev = data;
  1026. resource_size_t start = res->start;
  1027. if (res->flags & IORESOURCE_IO) {
  1028. if (skip_isa_ioresource_align(dev))
  1029. return start;
  1030. if (start & 0x300)
  1031. start = (start + 0x3ff) & ~0x3ff;
  1032. }
  1033. return start;
  1034. }
  1035. EXPORT_SYMBOL(pcibios_align_resource);
  1036. /*
  1037. * Reparent resource children of pr that conflict with res
  1038. * under res, and make res replace those children.
  1039. */
  1040. static int reparent_resources(struct resource *parent,
  1041. struct resource *res)
  1042. {
  1043. struct resource *p, **pp;
  1044. struct resource **firstpp = NULL;
  1045. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1046. if (p->end < res->start)
  1047. continue;
  1048. if (res->end < p->start)
  1049. break;
  1050. if (p->start < res->start || p->end > res->end)
  1051. return -1; /* not completely contained */
  1052. if (firstpp == NULL)
  1053. firstpp = pp;
  1054. }
  1055. if (firstpp == NULL)
  1056. return -1; /* didn't find any conflicting entries? */
  1057. res->parent = parent;
  1058. res->child = *firstpp;
  1059. res->sibling = *pp;
  1060. *firstpp = res;
  1061. *pp = NULL;
  1062. for (p = res->child; p != NULL; p = p->sibling) {
  1063. p->parent = res;
  1064. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1065. p->name,
  1066. (unsigned long long)p->start,
  1067. (unsigned long long)p->end, res->name);
  1068. }
  1069. return 0;
  1070. }
  1071. /*
  1072. * Handle resources of PCI devices. If the world were perfect, we could
  1073. * just allocate all the resource regions and do nothing more. It isn't.
  1074. * On the other hand, we cannot just re-allocate all devices, as it would
  1075. * require us to know lots of host bridge internals. So we attempt to
  1076. * keep as much of the original configuration as possible, but tweak it
  1077. * when it's found to be wrong.
  1078. *
  1079. * Known BIOS problems we have to work around:
  1080. * - I/O or memory regions not configured
  1081. * - regions configured, but not enabled in the command register
  1082. * - bogus I/O addresses above 64K used
  1083. * - expansion ROMs left enabled (this may sound harmless, but given
  1084. * the fact the PCI specs explicitly allow address decoders to be
  1085. * shared between expansion ROMs and other resource regions, it's
  1086. * at least dangerous)
  1087. *
  1088. * Our solution:
  1089. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1090. * This gives us fixed barriers on where we can allocate.
  1091. * (2) Allocate resources for all enabled devices. If there is
  1092. * a collision, just mark the resource as unallocated. Also
  1093. * disable expansion ROMs during this step.
  1094. * (3) Try to allocate resources for disabled devices. If the
  1095. * resources were assigned correctly, everything goes well,
  1096. * if they weren't, they won't disturb allocation of other
  1097. * resources.
  1098. * (4) Assign new addresses to resources which were either
  1099. * not configured at all or misconfigured. If explicitly
  1100. * requested by the user, configure expansion ROM address
  1101. * as well.
  1102. */
  1103. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1104. {
  1105. struct pci_bus *b;
  1106. int i;
  1107. struct resource *res, *pr;
  1108. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1109. pci_domain_nr(bus), bus->number);
  1110. pci_bus_for_each_resource(bus, res, i) {
  1111. if (!res || !res->flags || res->start > res->end || res->parent)
  1112. continue;
  1113. /* If the resource was left unset at this point, we clear it */
  1114. if (res->flags & IORESOURCE_UNSET)
  1115. goto clear_resource;
  1116. if (bus->parent == NULL)
  1117. pr = (res->flags & IORESOURCE_IO) ?
  1118. &ioport_resource : &iomem_resource;
  1119. else {
  1120. pr = pci_find_parent_resource(bus->self, res);
  1121. if (pr == res) {
  1122. /* this happens when the generic PCI
  1123. * code (wrongly) decides that this
  1124. * bridge is transparent -- paulus
  1125. */
  1126. continue;
  1127. }
  1128. }
  1129. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1130. "[0x%x], parent %p (%s)\n",
  1131. bus->self ? pci_name(bus->self) : "PHB",
  1132. bus->number, i,
  1133. (unsigned long long)res->start,
  1134. (unsigned long long)res->end,
  1135. (unsigned int)res->flags,
  1136. pr, (pr && pr->name) ? pr->name : "nil");
  1137. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1138. if (request_resource(pr, res) == 0)
  1139. continue;
  1140. /*
  1141. * Must be a conflict with an existing entry.
  1142. * Move that entry (or entries) under the
  1143. * bridge resource and try again.
  1144. */
  1145. if (reparent_resources(pr, res) == 0)
  1146. continue;
  1147. }
  1148. pr_warning("PCI: Cannot allocate resource region "
  1149. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1150. clear_resource:
  1151. res->start = res->end = 0;
  1152. res->flags = 0;
  1153. }
  1154. list_for_each_entry(b, &bus->children, node)
  1155. pcibios_allocate_bus_resources(b);
  1156. }
  1157. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1158. {
  1159. struct resource *pr, *r = &dev->resource[idx];
  1160. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1161. pci_name(dev), idx,
  1162. (unsigned long long)r->start,
  1163. (unsigned long long)r->end,
  1164. (unsigned int)r->flags);
  1165. pr = pci_find_parent_resource(dev, r);
  1166. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1167. request_resource(pr, r) < 0) {
  1168. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1169. " of device %s, will remap\n", idx, pci_name(dev));
  1170. if (pr)
  1171. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1172. pr,
  1173. (unsigned long long)pr->start,
  1174. (unsigned long long)pr->end,
  1175. (unsigned int)pr->flags);
  1176. /* We'll assign a new address later */
  1177. r->flags |= IORESOURCE_UNSET;
  1178. r->end -= r->start;
  1179. r->start = 0;
  1180. }
  1181. }
  1182. static void __init pcibios_allocate_resources(int pass)
  1183. {
  1184. struct pci_dev *dev = NULL;
  1185. int idx, disabled;
  1186. u16 command;
  1187. struct resource *r;
  1188. for_each_pci_dev(dev) {
  1189. pci_read_config_word(dev, PCI_COMMAND, &command);
  1190. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1191. r = &dev->resource[idx];
  1192. if (r->parent) /* Already allocated */
  1193. continue;
  1194. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1195. continue; /* Not assigned at all */
  1196. /* We only allocate ROMs on pass 1 just in case they
  1197. * have been screwed up by firmware
  1198. */
  1199. if (idx == PCI_ROM_RESOURCE )
  1200. disabled = 1;
  1201. if (r->flags & IORESOURCE_IO)
  1202. disabled = !(command & PCI_COMMAND_IO);
  1203. else
  1204. disabled = !(command & PCI_COMMAND_MEMORY);
  1205. if (pass == disabled)
  1206. alloc_resource(dev, idx);
  1207. }
  1208. if (pass)
  1209. continue;
  1210. r = &dev->resource[PCI_ROM_RESOURCE];
  1211. if (r->flags) {
  1212. /* Turn the ROM off, leave the resource region,
  1213. * but keep it unregistered.
  1214. */
  1215. u32 reg;
  1216. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1217. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1218. pr_debug("PCI: Switching off ROM of %s\n",
  1219. pci_name(dev));
  1220. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1221. pci_write_config_dword(dev, dev->rom_base_reg,
  1222. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1223. }
  1224. }
  1225. }
  1226. }
  1227. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1228. {
  1229. struct pci_controller *hose = pci_bus_to_host(bus);
  1230. resource_size_t offset;
  1231. struct resource *res, *pres;
  1232. int i;
  1233. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1234. /* Check for IO */
  1235. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1236. goto no_io;
  1237. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1238. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1239. BUG_ON(res == NULL);
  1240. res->name = "Legacy IO";
  1241. res->flags = IORESOURCE_IO;
  1242. res->start = offset;
  1243. res->end = (offset + 0xfff) & 0xfffffffful;
  1244. pr_debug("Candidate legacy IO: %pR\n", res);
  1245. if (request_resource(&hose->io_resource, res)) {
  1246. printk(KERN_DEBUG
  1247. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1248. pci_domain_nr(bus), bus->number, res);
  1249. kfree(res);
  1250. }
  1251. no_io:
  1252. /* Check for memory */
  1253. offset = hose->pci_mem_offset;
  1254. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1255. for (i = 0; i < 3; i++) {
  1256. pres = &hose->mem_resources[i];
  1257. if (!(pres->flags & IORESOURCE_MEM))
  1258. continue;
  1259. pr_debug("hose mem res: %pR\n", pres);
  1260. if ((pres->start - offset) <= 0xa0000 &&
  1261. (pres->end - offset) >= 0xbffff)
  1262. break;
  1263. }
  1264. if (i >= 3)
  1265. return;
  1266. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1267. BUG_ON(res == NULL);
  1268. res->name = "Legacy VGA memory";
  1269. res->flags = IORESOURCE_MEM;
  1270. res->start = 0xa0000 + offset;
  1271. res->end = 0xbffff + offset;
  1272. pr_debug("Candidate VGA memory: %pR\n", res);
  1273. if (request_resource(pres, res)) {
  1274. printk(KERN_DEBUG
  1275. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1276. pci_domain_nr(bus), bus->number, res);
  1277. kfree(res);
  1278. }
  1279. }
  1280. void __init pcibios_resource_survey(void)
  1281. {
  1282. struct pci_bus *b;
  1283. /* Allocate and assign resources */
  1284. list_for_each_entry(b, &pci_root_buses, node)
  1285. pcibios_allocate_bus_resources(b);
  1286. pcibios_allocate_resources(0);
  1287. pcibios_allocate_resources(1);
  1288. /* Before we start assigning unassigned resource, we try to reserve
  1289. * the low IO area and the VGA memory area if they intersect the
  1290. * bus available resources to avoid allocating things on top of them
  1291. */
  1292. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1293. list_for_each_entry(b, &pci_root_buses, node)
  1294. pcibios_reserve_legacy_regions(b);
  1295. }
  1296. /* Now, if the platform didn't decide to blindly trust the firmware,
  1297. * we proceed to assigning things that were left unassigned
  1298. */
  1299. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1300. pr_debug("PCI: Assigning unassigned resources...\n");
  1301. pci_assign_unassigned_resources();
  1302. }
  1303. /* Call machine dependent fixup */
  1304. if (ppc_md.pcibios_fixup)
  1305. ppc_md.pcibios_fixup();
  1306. }
  1307. #ifdef CONFIG_HOTPLUG
  1308. /* This is used by the PCI hotplug driver to allocate resource
  1309. * of newly plugged busses. We can try to consolidate with the
  1310. * rest of the code later, for now, keep it as-is as our main
  1311. * resource allocation function doesn't deal with sub-trees yet.
  1312. */
  1313. void pcibios_claim_one_bus(struct pci_bus *bus)
  1314. {
  1315. struct pci_dev *dev;
  1316. struct pci_bus *child_bus;
  1317. list_for_each_entry(dev, &bus->devices, bus_list) {
  1318. int i;
  1319. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1320. struct resource *r = &dev->resource[i];
  1321. if (r->parent || !r->start || !r->flags)
  1322. continue;
  1323. pr_debug("PCI: Claiming %s: "
  1324. "Resource %d: %016llx..%016llx [%x]\n",
  1325. pci_name(dev), i,
  1326. (unsigned long long)r->start,
  1327. (unsigned long long)r->end,
  1328. (unsigned int)r->flags);
  1329. pci_claim_resource(dev, i);
  1330. }
  1331. }
  1332. list_for_each_entry(child_bus, &bus->children, node)
  1333. pcibios_claim_one_bus(child_bus);
  1334. }
  1335. /* pcibios_finish_adding_to_bus
  1336. *
  1337. * This is to be called by the hotplug code after devices have been
  1338. * added to a bus, this include calling it for a PHB that is just
  1339. * being added
  1340. */
  1341. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1342. {
  1343. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1344. pci_domain_nr(bus), bus->number);
  1345. /* Allocate bus and devices resources */
  1346. pcibios_allocate_bus_resources(bus);
  1347. pcibios_claim_one_bus(bus);
  1348. /* Add new devices to global lists. Register in proc, sysfs. */
  1349. pci_bus_add_devices(bus);
  1350. /* Fixup EEH */
  1351. eeh_add_device_tree_late(bus);
  1352. }
  1353. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1354. #endif /* CONFIG_HOTPLUG */
  1355. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1356. {
  1357. if (ppc_md.pcibios_enable_device_hook)
  1358. if (ppc_md.pcibios_enable_device_hook(dev))
  1359. return -EINVAL;
  1360. return pci_enable_resources(dev, mask);
  1361. }
  1362. static void __devinit pcibios_setup_phb_resources(struct pci_controller *hose, struct list_head *resources)
  1363. {
  1364. struct resource *res;
  1365. int i;
  1366. /* Hookup PHB IO resource */
  1367. res = &hose->io_resource;
  1368. if (!res->flags) {
  1369. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1370. " bridge %s (domain %d)\n",
  1371. hose->dn->full_name, hose->global_number);
  1372. #ifdef CONFIG_PPC32
  1373. /* Workaround for lack of IO resource only on 32-bit */
  1374. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1375. res->end = res->start + IO_SPACE_LIMIT;
  1376. res->flags = IORESOURCE_IO;
  1377. #endif /* CONFIG_PPC32 */
  1378. }
  1379. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1380. (unsigned long long)res->start,
  1381. (unsigned long long)res->end,
  1382. (unsigned long)res->flags);
  1383. pci_add_resource(resources, res);
  1384. /* Hookup PHB Memory resources */
  1385. for (i = 0; i < 3; ++i) {
  1386. res = &hose->mem_resources[i];
  1387. if (!res->flags) {
  1388. if (i > 0)
  1389. continue;
  1390. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1391. "host bridge %s (domain %d)\n",
  1392. hose->dn->full_name, hose->global_number);
  1393. #ifdef CONFIG_PPC32
  1394. /* Workaround for lack of MEM resource only on 32-bit */
  1395. res->start = hose->pci_mem_offset;
  1396. res->end = (resource_size_t)-1LL;
  1397. res->flags = IORESOURCE_MEM;
  1398. #endif /* CONFIG_PPC32 */
  1399. }
  1400. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
  1401. (unsigned long long)res->start,
  1402. (unsigned long long)res->end,
  1403. (unsigned long)res->flags);
  1404. pci_add_resource(resources, res);
  1405. }
  1406. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1407. (unsigned long long)hose->pci_mem_offset);
  1408. pr_debug("PCI: PHB IO offset = %08lx\n",
  1409. (unsigned long)hose->io_base_virt - _IO_BASE);
  1410. }
  1411. /*
  1412. * Null PCI config access functions, for the case when we can't
  1413. * find a hose.
  1414. */
  1415. #define NULL_PCI_OP(rw, size, type) \
  1416. static int \
  1417. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1418. { \
  1419. return PCIBIOS_DEVICE_NOT_FOUND; \
  1420. }
  1421. static int
  1422. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1423. int len, u32 *val)
  1424. {
  1425. return PCIBIOS_DEVICE_NOT_FOUND;
  1426. }
  1427. static int
  1428. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1429. int len, u32 val)
  1430. {
  1431. return PCIBIOS_DEVICE_NOT_FOUND;
  1432. }
  1433. static struct pci_ops null_pci_ops =
  1434. {
  1435. .read = null_read_config,
  1436. .write = null_write_config,
  1437. };
  1438. /*
  1439. * These functions are used early on before PCI scanning is done
  1440. * and all of the pci_dev and pci_bus structures have been created.
  1441. */
  1442. static struct pci_bus *
  1443. fake_pci_bus(struct pci_controller *hose, int busnr)
  1444. {
  1445. static struct pci_bus bus;
  1446. if (hose == 0) {
  1447. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1448. }
  1449. bus.number = busnr;
  1450. bus.sysdata = hose;
  1451. bus.ops = hose? hose->ops: &null_pci_ops;
  1452. return &bus;
  1453. }
  1454. #define EARLY_PCI_OP(rw, size, type) \
  1455. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1456. int devfn, int offset, type value) \
  1457. { \
  1458. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1459. devfn, offset, value); \
  1460. }
  1461. EARLY_PCI_OP(read, byte, u8 *)
  1462. EARLY_PCI_OP(read, word, u16 *)
  1463. EARLY_PCI_OP(read, dword, u32 *)
  1464. EARLY_PCI_OP(write, byte, u8)
  1465. EARLY_PCI_OP(write, word, u16)
  1466. EARLY_PCI_OP(write, dword, u32)
  1467. extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
  1468. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1469. int cap)
  1470. {
  1471. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1472. }
  1473. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1474. {
  1475. struct pci_controller *hose = bus->sysdata;
  1476. return of_node_get(hose->dn);
  1477. }
  1478. /**
  1479. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1480. * @hose: Pointer to the PCI host controller instance structure
  1481. */
  1482. void __devinit pcibios_scan_phb(struct pci_controller *hose)
  1483. {
  1484. LIST_HEAD(resources);
  1485. struct pci_bus *bus;
  1486. struct device_node *node = hose->dn;
  1487. int mode;
  1488. pr_debug("PCI: Scanning PHB %s\n",
  1489. node ? node->full_name : "<NO NAME>");
  1490. /* Get some IO space for the new PHB */
  1491. pcibios_setup_phb_io_space(hose);
  1492. /* Wire up PHB bus resources */
  1493. pcibios_setup_phb_resources(hose, &resources);
  1494. /* Create an empty bus for the toplevel */
  1495. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1496. hose->ops, hose, &resources);
  1497. if (bus == NULL) {
  1498. pr_err("Failed to create bus for PCI domain %04x\n",
  1499. hose->global_number);
  1500. pci_free_resource_list(&resources);
  1501. return;
  1502. }
  1503. bus->secondary = hose->first_busno;
  1504. hose->bus = bus;
  1505. /* Get probe mode and perform scan */
  1506. mode = PCI_PROBE_NORMAL;
  1507. if (node && ppc_md.pci_probe_mode)
  1508. mode = ppc_md.pci_probe_mode(bus);
  1509. pr_debug(" probe mode: %d\n", mode);
  1510. if (mode == PCI_PROBE_DEVTREE) {
  1511. bus->subordinate = hose->last_busno;
  1512. of_scan_bus(node, bus);
  1513. }
  1514. if (mode == PCI_PROBE_NORMAL)
  1515. hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
  1516. /* Platform gets a chance to do some global fixups before
  1517. * we proceed to resource allocation
  1518. */
  1519. if (ppc_md.pcibios_fixup_phb)
  1520. ppc_md.pcibios_fixup_phb(hose);
  1521. /* Configure PCI Express settings */
  1522. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1523. struct pci_bus *child;
  1524. list_for_each_entry(child, &bus->children, node) {
  1525. struct pci_dev *self = child->self;
  1526. if (!self)
  1527. continue;
  1528. pcie_bus_configure_settings(child, self->pcie_mpss);
  1529. }
  1530. }
  1531. }
  1532. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1533. {
  1534. int i, class = dev->class >> 8;
  1535. /* When configured as agent, programing interface = 1 */
  1536. int prog_if = dev->class & 0xf;
  1537. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1538. class == PCI_CLASS_BRIDGE_OTHER) &&
  1539. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1540. (prog_if == 0) &&
  1541. (dev->bus->parent == NULL)) {
  1542. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1543. dev->resource[i].start = 0;
  1544. dev->resource[i].end = 0;
  1545. dev->resource[i].flags = 0;
  1546. }
  1547. }
  1548. }
  1549. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1550. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);