ip32-irq.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * Code to handle IP32 IRQs
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 2000 Harald Koerfgen
  9. * Copyright (C) 2001 Keith M Wesolowski
  10. */
  11. #include <linux/init.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/bitops.h>
  17. #include <linux/kernel.h>
  18. #include <linux/mm.h>
  19. #include <linux/random.h>
  20. #include <linux/sched.h>
  21. #include <asm/irq_cpu.h>
  22. #include <asm/mipsregs.h>
  23. #include <asm/signal.h>
  24. #include <asm/system.h>
  25. #include <asm/time.h>
  26. #include <asm/ip32/crime.h>
  27. #include <asm/ip32/mace.h>
  28. #include <asm/ip32/ip32_ints.h>
  29. /* issue a PIO read to make sure no PIO writes are pending */
  30. static void inline flush_crime_bus(void)
  31. {
  32. crime->control;
  33. }
  34. static void inline flush_mace_bus(void)
  35. {
  36. mace->perif.ctrl.misc;
  37. }
  38. /*
  39. * O2 irq map
  40. *
  41. * IP0 -> software (ignored)
  42. * IP1 -> software (ignored)
  43. * IP2 -> (irq0) C crime 1.1 all interrupts; crime 1.5 ???
  44. * IP3 -> (irq1) X unknown
  45. * IP4 -> (irq2) X unknown
  46. * IP5 -> (irq3) X unknown
  47. * IP6 -> (irq4) X unknown
  48. * IP7 -> (irq5) 7 CPU count/compare timer (system timer)
  49. *
  50. * crime: (C)
  51. *
  52. * CRIME_INT_STAT 31:0:
  53. *
  54. * 0 -> 8 Video in 1
  55. * 1 -> 9 Video in 2
  56. * 2 -> 10 Video out
  57. * 3 -> 11 Mace ethernet
  58. * 4 -> S SuperIO sub-interrupt
  59. * 5 -> M Miscellaneous sub-interrupt
  60. * 6 -> A Audio sub-interrupt
  61. * 7 -> 15 PCI bridge errors
  62. * 8 -> 16 PCI SCSI aic7xxx 0
  63. * 9 -> 17 PCI SCSI aic7xxx 1
  64. * 10 -> 18 PCI slot 0
  65. * 11 -> 19 unused (PCI slot 1)
  66. * 12 -> 20 unused (PCI slot 2)
  67. * 13 -> 21 unused (PCI shared 0)
  68. * 14 -> 22 unused (PCI shared 1)
  69. * 15 -> 23 unused (PCI shared 2)
  70. * 16 -> 24 GBE0 (E)
  71. * 17 -> 25 GBE1 (E)
  72. * 18 -> 26 GBE2 (E)
  73. * 19 -> 27 GBE3 (E)
  74. * 20 -> 28 CPU errors
  75. * 21 -> 29 Memory errors
  76. * 22 -> 30 RE empty edge (E)
  77. * 23 -> 31 RE full edge (E)
  78. * 24 -> 32 RE idle edge (E)
  79. * 25 -> 33 RE empty level
  80. * 26 -> 34 RE full level
  81. * 27 -> 35 RE idle level
  82. * 28 -> 36 unused (software 0) (E)
  83. * 29 -> 37 unused (software 1) (E)
  84. * 30 -> 38 unused (software 2) - crime 1.5 CPU SysCorError (E)
  85. * 31 -> 39 VICE
  86. *
  87. * S, M, A: Use the MACE ISA interrupt register
  88. * MACE_ISA_INT_STAT 31:0
  89. *
  90. * 0-7 -> 40-47 Audio
  91. * 8 -> 48 RTC
  92. * 9 -> 49 Keyboard
  93. * 10 -> X Keyboard polled
  94. * 11 -> 51 Mouse
  95. * 12 -> X Mouse polled
  96. * 13-15 -> 53-55 Count/compare timers
  97. * 16-19 -> 56-59 Parallel (16 E)
  98. * 20-25 -> 60-62 Serial 1 (22 E)
  99. * 26-31 -> 66-71 Serial 2 (28 E)
  100. *
  101. * Note that this means IRQs 12-14, 50, and 52 do not exist. This is a
  102. * different IRQ map than IRIX uses, but that's OK as Linux irq handling
  103. * is quite different anyway.
  104. */
  105. /* Some initial interrupts to set up */
  106. extern irqreturn_t crime_memerr_intr(int irq, void *dev_id);
  107. extern irqreturn_t crime_cpuerr_intr(int irq, void *dev_id);
  108. static struct irqaction memerr_irq = {
  109. .handler = crime_memerr_intr,
  110. .name = "CRIME memory error",
  111. };
  112. static struct irqaction cpuerr_irq = {
  113. .handler = crime_cpuerr_intr,
  114. .name = "CRIME CPU error",
  115. };
  116. /*
  117. * This is for pure CRIME interrupts - ie not MACE. The advantage?
  118. * We get to split the register in half and do faster lookups.
  119. */
  120. static uint64_t crime_mask;
  121. static inline void crime_enable_irq(struct irq_data *d)
  122. {
  123. unsigned int bit = d->irq - CRIME_IRQ_BASE;
  124. crime_mask |= 1 << bit;
  125. crime->imask = crime_mask;
  126. }
  127. static inline void crime_disable_irq(struct irq_data *d)
  128. {
  129. unsigned int bit = d->irq - CRIME_IRQ_BASE;
  130. crime_mask &= ~(1 << bit);
  131. crime->imask = crime_mask;
  132. flush_crime_bus();
  133. }
  134. static struct irq_chip crime_level_interrupt = {
  135. .name = "IP32 CRIME",
  136. .irq_mask = crime_disable_irq,
  137. .irq_unmask = crime_enable_irq,
  138. };
  139. static void crime_edge_mask_and_ack_irq(struct irq_data *d)
  140. {
  141. unsigned int bit = d->irq - CRIME_IRQ_BASE;
  142. uint64_t crime_int;
  143. /* Edge triggered interrupts must be cleared. */
  144. crime_int = crime->hard_int;
  145. crime_int &= ~(1 << bit);
  146. crime->hard_int = crime_int;
  147. crime_disable_irq(d);
  148. }
  149. static struct irq_chip crime_edge_interrupt = {
  150. .name = "IP32 CRIME",
  151. .irq_ack = crime_edge_mask_and_ack_irq,
  152. .irq_mask = crime_disable_irq,
  153. .irq_mask_ack = crime_edge_mask_and_ack_irq,
  154. .irq_unmask = crime_enable_irq,
  155. };
  156. /*
  157. * This is for MACE PCI interrupts. We can decrease bus traffic by masking
  158. * as close to the source as possible. This also means we can take the
  159. * next chunk of the CRIME register in one piece.
  160. */
  161. static unsigned long macepci_mask;
  162. static void enable_macepci_irq(struct irq_data *d)
  163. {
  164. macepci_mask |= MACEPCI_CONTROL_INT(d->irq - MACEPCI_SCSI0_IRQ);
  165. mace->pci.control = macepci_mask;
  166. crime_mask |= 1 << (d->irq - CRIME_IRQ_BASE);
  167. crime->imask = crime_mask;
  168. }
  169. static void disable_macepci_irq(struct irq_data *d)
  170. {
  171. crime_mask &= ~(1 << (d->irq - CRIME_IRQ_BASE));
  172. crime->imask = crime_mask;
  173. flush_crime_bus();
  174. macepci_mask &= ~MACEPCI_CONTROL_INT(d->irq - MACEPCI_SCSI0_IRQ);
  175. mace->pci.control = macepci_mask;
  176. flush_mace_bus();
  177. }
  178. static struct irq_chip ip32_macepci_interrupt = {
  179. .name = "IP32 MACE PCI",
  180. .irq_mask = disable_macepci_irq,
  181. .irq_unmask = enable_macepci_irq,
  182. };
  183. /* This is used for MACE ISA interrupts. That means bits 4-6 in the
  184. * CRIME register.
  185. */
  186. #define MACEISA_AUDIO_INT (MACEISA_AUDIO_SW_INT | \
  187. MACEISA_AUDIO_SC_INT | \
  188. MACEISA_AUDIO1_DMAT_INT | \
  189. MACEISA_AUDIO1_OF_INT | \
  190. MACEISA_AUDIO2_DMAT_INT | \
  191. MACEISA_AUDIO2_MERR_INT | \
  192. MACEISA_AUDIO3_DMAT_INT | \
  193. MACEISA_AUDIO3_MERR_INT)
  194. #define MACEISA_MISC_INT (MACEISA_RTC_INT | \
  195. MACEISA_KEYB_INT | \
  196. MACEISA_KEYB_POLL_INT | \
  197. MACEISA_MOUSE_INT | \
  198. MACEISA_MOUSE_POLL_INT | \
  199. MACEISA_TIMER0_INT | \
  200. MACEISA_TIMER1_INT | \
  201. MACEISA_TIMER2_INT)
  202. #define MACEISA_SUPERIO_INT (MACEISA_PARALLEL_INT | \
  203. MACEISA_PAR_CTXA_INT | \
  204. MACEISA_PAR_CTXB_INT | \
  205. MACEISA_PAR_MERR_INT | \
  206. MACEISA_SERIAL1_INT | \
  207. MACEISA_SERIAL1_TDMAT_INT | \
  208. MACEISA_SERIAL1_TDMAPR_INT | \
  209. MACEISA_SERIAL1_TDMAME_INT | \
  210. MACEISA_SERIAL1_RDMAT_INT | \
  211. MACEISA_SERIAL1_RDMAOR_INT | \
  212. MACEISA_SERIAL2_INT | \
  213. MACEISA_SERIAL2_TDMAT_INT | \
  214. MACEISA_SERIAL2_TDMAPR_INT | \
  215. MACEISA_SERIAL2_TDMAME_INT | \
  216. MACEISA_SERIAL2_RDMAT_INT | \
  217. MACEISA_SERIAL2_RDMAOR_INT)
  218. static unsigned long maceisa_mask;
  219. static void enable_maceisa_irq(struct irq_data *d)
  220. {
  221. unsigned int crime_int = 0;
  222. pr_debug("maceisa enable: %u\n", d->irq);
  223. switch (d->irq) {
  224. case MACEISA_AUDIO_SW_IRQ ... MACEISA_AUDIO3_MERR_IRQ:
  225. crime_int = MACE_AUDIO_INT;
  226. break;
  227. case MACEISA_RTC_IRQ ... MACEISA_TIMER2_IRQ:
  228. crime_int = MACE_MISC_INT;
  229. break;
  230. case MACEISA_PARALLEL_IRQ ... MACEISA_SERIAL2_RDMAOR_IRQ:
  231. crime_int = MACE_SUPERIO_INT;
  232. break;
  233. }
  234. pr_debug("crime_int %08x enabled\n", crime_int);
  235. crime_mask |= crime_int;
  236. crime->imask = crime_mask;
  237. maceisa_mask |= 1 << (d->irq - MACEISA_AUDIO_SW_IRQ);
  238. mace->perif.ctrl.imask = maceisa_mask;
  239. }
  240. static void disable_maceisa_irq(struct irq_data *d)
  241. {
  242. unsigned int crime_int = 0;
  243. maceisa_mask &= ~(1 << (d->irq - MACEISA_AUDIO_SW_IRQ));
  244. if (!(maceisa_mask & MACEISA_AUDIO_INT))
  245. crime_int |= MACE_AUDIO_INT;
  246. if (!(maceisa_mask & MACEISA_MISC_INT))
  247. crime_int |= MACE_MISC_INT;
  248. if (!(maceisa_mask & MACEISA_SUPERIO_INT))
  249. crime_int |= MACE_SUPERIO_INT;
  250. crime_mask &= ~crime_int;
  251. crime->imask = crime_mask;
  252. flush_crime_bus();
  253. mace->perif.ctrl.imask = maceisa_mask;
  254. flush_mace_bus();
  255. }
  256. static void mask_and_ack_maceisa_irq(struct irq_data *d)
  257. {
  258. unsigned long mace_int;
  259. /* edge triggered */
  260. mace_int = mace->perif.ctrl.istat;
  261. mace_int &= ~(1 << (d->irq - MACEISA_AUDIO_SW_IRQ));
  262. mace->perif.ctrl.istat = mace_int;
  263. disable_maceisa_irq(d);
  264. }
  265. static struct irq_chip ip32_maceisa_level_interrupt = {
  266. .name = "IP32 MACE ISA",
  267. .irq_mask = disable_maceisa_irq,
  268. .irq_unmask = enable_maceisa_irq,
  269. };
  270. static struct irq_chip ip32_maceisa_edge_interrupt = {
  271. .name = "IP32 MACE ISA",
  272. .irq_ack = mask_and_ack_maceisa_irq,
  273. .irq_mask = disable_maceisa_irq,
  274. .irq_mask_ack = mask_and_ack_maceisa_irq,
  275. .irq_unmask = enable_maceisa_irq,
  276. };
  277. /* This is used for regular non-ISA, non-PCI MACE interrupts. That means
  278. * bits 0-3 and 7 in the CRIME register.
  279. */
  280. static void enable_mace_irq(struct irq_data *d)
  281. {
  282. unsigned int bit = d->irq - CRIME_IRQ_BASE;
  283. crime_mask |= (1 << bit);
  284. crime->imask = crime_mask;
  285. }
  286. static void disable_mace_irq(struct irq_data *d)
  287. {
  288. unsigned int bit = d->irq - CRIME_IRQ_BASE;
  289. crime_mask &= ~(1 << bit);
  290. crime->imask = crime_mask;
  291. flush_crime_bus();
  292. }
  293. static struct irq_chip ip32_mace_interrupt = {
  294. .name = "IP32 MACE",
  295. .irq_mask = disable_mace_irq,
  296. .irq_unmask = enable_mace_irq,
  297. };
  298. static void ip32_unknown_interrupt(void)
  299. {
  300. printk("Unknown interrupt occurred!\n");
  301. printk("cp0_status: %08x\n", read_c0_status());
  302. printk("cp0_cause: %08x\n", read_c0_cause());
  303. printk("CRIME intr mask: %016lx\n", crime->imask);
  304. printk("CRIME intr status: %016lx\n", crime->istat);
  305. printk("CRIME hardware intr register: %016lx\n", crime->hard_int);
  306. printk("MACE ISA intr mask: %08lx\n", mace->perif.ctrl.imask);
  307. printk("MACE ISA intr status: %08lx\n", mace->perif.ctrl.istat);
  308. printk("MACE PCI control register: %08x\n", mace->pci.control);
  309. printk("Register dump:\n");
  310. show_regs(get_irq_regs());
  311. printk("Please mail this report to linux-mips@linux-mips.org\n");
  312. printk("Spinning...");
  313. while(1) ;
  314. }
  315. /* CRIME 1.1 appears to deliver all interrupts to this one pin. */
  316. /* change this to loop over all edge-triggered irqs, exception masked out ones */
  317. static void ip32_irq0(void)
  318. {
  319. uint64_t crime_int;
  320. int irq = 0;
  321. /*
  322. * Sanity check interrupt numbering enum.
  323. * MACE got 32 interrupts and there are 32 MACE ISA interrupts daisy
  324. * chained.
  325. */
  326. BUILD_BUG_ON(CRIME_VICE_IRQ - MACE_VID_IN1_IRQ != 31);
  327. BUILD_BUG_ON(MACEISA_SERIAL2_RDMAOR_IRQ - MACEISA_AUDIO_SW_IRQ != 31);
  328. crime_int = crime->istat & crime_mask;
  329. /* crime sometime delivers spurious interrupts, ignore them */
  330. if (unlikely(crime_int == 0))
  331. return;
  332. irq = MACE_VID_IN1_IRQ + __ffs(crime_int);
  333. if (crime_int & CRIME_MACEISA_INT_MASK) {
  334. unsigned long mace_int = mace->perif.ctrl.istat;
  335. irq = __ffs(mace_int & maceisa_mask) + MACEISA_AUDIO_SW_IRQ;
  336. }
  337. pr_debug("*irq %u*\n", irq);
  338. do_IRQ(irq);
  339. }
  340. static void ip32_irq1(void)
  341. {
  342. ip32_unknown_interrupt();
  343. }
  344. static void ip32_irq2(void)
  345. {
  346. ip32_unknown_interrupt();
  347. }
  348. static void ip32_irq3(void)
  349. {
  350. ip32_unknown_interrupt();
  351. }
  352. static void ip32_irq4(void)
  353. {
  354. ip32_unknown_interrupt();
  355. }
  356. static void ip32_irq5(void)
  357. {
  358. do_IRQ(MIPS_CPU_IRQ_BASE + 7);
  359. }
  360. asmlinkage void plat_irq_dispatch(void)
  361. {
  362. unsigned int pending = read_c0_status() & read_c0_cause();
  363. if (likely(pending & IE_IRQ0))
  364. ip32_irq0();
  365. else if (unlikely(pending & IE_IRQ1))
  366. ip32_irq1();
  367. else if (unlikely(pending & IE_IRQ2))
  368. ip32_irq2();
  369. else if (unlikely(pending & IE_IRQ3))
  370. ip32_irq3();
  371. else if (unlikely(pending & IE_IRQ4))
  372. ip32_irq4();
  373. else if (likely(pending & IE_IRQ5))
  374. ip32_irq5();
  375. }
  376. void __init arch_init_irq(void)
  377. {
  378. unsigned int irq;
  379. /* Install our interrupt handler, then clear and disable all
  380. * CRIME and MACE interrupts. */
  381. crime->imask = 0;
  382. crime->hard_int = 0;
  383. crime->soft_int = 0;
  384. mace->perif.ctrl.istat = 0;
  385. mace->perif.ctrl.imask = 0;
  386. mips_cpu_irq_init();
  387. for (irq = CRIME_IRQ_BASE; irq <= IP32_IRQ_MAX; irq++) {
  388. switch (irq) {
  389. case MACE_VID_IN1_IRQ ... MACE_PCI_BRIDGE_IRQ:
  390. irq_set_chip_and_handler_name(irq,
  391. &ip32_mace_interrupt,
  392. handle_level_irq,
  393. "level");
  394. break;
  395. case MACEPCI_SCSI0_IRQ ... MACEPCI_SHARED2_IRQ:
  396. irq_set_chip_and_handler_name(irq,
  397. &ip32_macepci_interrupt,
  398. handle_level_irq,
  399. "level");
  400. break;
  401. case CRIME_CPUERR_IRQ:
  402. case CRIME_MEMERR_IRQ:
  403. irq_set_chip_and_handler_name(irq,
  404. &crime_level_interrupt,
  405. handle_level_irq,
  406. "level");
  407. break;
  408. case CRIME_GBE0_IRQ ... CRIME_GBE3_IRQ:
  409. case CRIME_RE_EMPTY_E_IRQ ... CRIME_RE_IDLE_E_IRQ:
  410. case CRIME_SOFT0_IRQ ... CRIME_SOFT2_IRQ:
  411. case CRIME_VICE_IRQ:
  412. irq_set_chip_and_handler_name(irq,
  413. &crime_edge_interrupt,
  414. handle_edge_irq,
  415. "edge");
  416. break;
  417. case MACEISA_PARALLEL_IRQ:
  418. case MACEISA_SERIAL1_TDMAPR_IRQ:
  419. case MACEISA_SERIAL2_TDMAPR_IRQ:
  420. irq_set_chip_and_handler_name(irq,
  421. &ip32_maceisa_edge_interrupt,
  422. handle_edge_irq,
  423. "edge");
  424. break;
  425. default:
  426. irq_set_chip_and_handler_name(irq,
  427. &ip32_maceisa_level_interrupt,
  428. handle_level_irq,
  429. "level");
  430. break;
  431. }
  432. }
  433. setup_irq(CRIME_MEMERR_IRQ, &memerr_irq);
  434. setup_irq(CRIME_CPUERR_IRQ, &cpuerr_irq);
  435. #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5)
  436. change_c0_status(ST0_IM, ALLINTS);
  437. }