sram.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * linux/arch/arm/plat-omap/sram.c
  3. *
  4. * OMAP SRAM detection and management
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #undef DEBUG
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <asm/tlb.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/mach/map.h>
  24. #include <plat/sram.h>
  25. #include <plat/board.h>
  26. #include <plat/cpu.h>
  27. #include "sram.h"
  28. /* XXX These "sideways" includes are a sign that something is wrong */
  29. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  30. # include "../mach-omap2/prm2xxx_3xxx.h"
  31. # include "../mach-omap2/sdrc.h"
  32. #endif
  33. #define OMAP1_SRAM_PA 0x20000000
  34. #define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
  35. #define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
  36. #ifdef CONFIG_OMAP4_ERRATA_I688
  37. #define OMAP4_SRAM_PUB_PA OMAP4_SRAM_PA
  38. #else
  39. #define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
  40. #endif
  41. #if defined(CONFIG_ARCH_OMAP2PLUS)
  42. #define SRAM_BOOTLOADER_SZ 0x00
  43. #else
  44. #define SRAM_BOOTLOADER_SZ 0x80
  45. #endif
  46. #define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
  47. #define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
  48. #define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
  49. #define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
  50. #define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
  51. #define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
  52. #define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
  53. #define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
  54. #define GP_DEVICE 0x300
  55. #define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
  56. static unsigned long omap_sram_start;
  57. static void __iomem *omap_sram_base;
  58. static unsigned long omap_sram_size;
  59. static void __iomem *omap_sram_ceil;
  60. /*
  61. * Depending on the target RAMFS firewall setup, the public usable amount of
  62. * SRAM varies. The default accessible size for all device types is 2k. A GP
  63. * device allows ARM11 but not other initiators for full size. This
  64. * functionality seems ok until some nice security API happens.
  65. */
  66. static int is_sram_locked(void)
  67. {
  68. if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
  69. /* RAMFW: R/W access to all initiators for all qualifier sets */
  70. if (cpu_is_omap242x()) {
  71. __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
  72. __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
  73. __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
  74. }
  75. if (cpu_is_omap34xx()) {
  76. __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
  77. __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
  78. __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
  79. __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
  80. __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
  81. }
  82. return 0;
  83. } else
  84. return 1; /* assume locked with no PPA or security driver */
  85. }
  86. /*
  87. * The amount of SRAM depends on the core type.
  88. * Note that we cannot try to test for SRAM here because writes
  89. * to secure SRAM will hang the system. Also the SRAM is not
  90. * yet mapped at this point.
  91. */
  92. static void __init omap_detect_sram(void)
  93. {
  94. if (cpu_class_is_omap2()) {
  95. if (is_sram_locked()) {
  96. if (cpu_is_omap34xx()) {
  97. omap_sram_start = OMAP3_SRAM_PUB_PA;
  98. if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
  99. (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
  100. omap_sram_size = 0x7000; /* 28K */
  101. } else {
  102. omap_sram_size = 0x8000; /* 32K */
  103. }
  104. } else if (cpu_is_omap44xx()) {
  105. omap_sram_start = OMAP4_SRAM_PUB_PA;
  106. omap_sram_size = 0xa000; /* 40K */
  107. } else {
  108. omap_sram_start = OMAP2_SRAM_PUB_PA;
  109. omap_sram_size = 0x800; /* 2K */
  110. }
  111. } else {
  112. if (cpu_is_omap34xx()) {
  113. omap_sram_start = OMAP3_SRAM_PA;
  114. omap_sram_size = 0x10000; /* 64K */
  115. } else if (cpu_is_omap44xx()) {
  116. omap_sram_start = OMAP4_SRAM_PA;
  117. omap_sram_size = 0xe000; /* 56K */
  118. } else {
  119. omap_sram_start = OMAP2_SRAM_PA;
  120. if (cpu_is_omap242x())
  121. omap_sram_size = 0xa0000; /* 640K */
  122. else if (cpu_is_omap243x())
  123. omap_sram_size = 0x10000; /* 64K */
  124. }
  125. }
  126. } else {
  127. omap_sram_start = OMAP1_SRAM_PA;
  128. if (cpu_is_omap7xx())
  129. omap_sram_size = 0x32000; /* 200K */
  130. else if (cpu_is_omap15xx())
  131. omap_sram_size = 0x30000; /* 192K */
  132. else if (cpu_is_omap1610() || cpu_is_omap1611() ||
  133. cpu_is_omap1621() || cpu_is_omap1710())
  134. omap_sram_size = 0x4000; /* 16K */
  135. else {
  136. pr_err("Could not detect SRAM size\n");
  137. omap_sram_size = 0x4000;
  138. }
  139. }
  140. }
  141. /*
  142. * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
  143. */
  144. static void __init omap_map_sram(void)
  145. {
  146. int cached = 1;
  147. if (omap_sram_size == 0)
  148. return;
  149. #ifdef CONFIG_OMAP4_ERRATA_I688
  150. omap_sram_start += PAGE_SIZE;
  151. omap_sram_size -= SZ_16K;
  152. #endif
  153. if (cpu_is_omap34xx()) {
  154. /*
  155. * SRAM must be marked as non-cached on OMAP3 since the
  156. * CORE DPLL M2 divider change code (in SRAM) runs with the
  157. * SDRAM controller disabled, and if it is marked cached,
  158. * the ARM may attempt to write cache lines back to SDRAM
  159. * which will cause the system to hang.
  160. */
  161. cached = 0;
  162. }
  163. omap_sram_start = ROUND_DOWN(omap_sram_start, PAGE_SIZE);
  164. omap_sram_base = __arm_ioremap_exec(omap_sram_start, omap_sram_size,
  165. cached);
  166. if (!omap_sram_base) {
  167. pr_err("SRAM: Could not map\n");
  168. return;
  169. }
  170. omap_sram_ceil = omap_sram_base + omap_sram_size;
  171. /*
  172. * Looks like we need to preserve some bootloader code at the
  173. * beginning of SRAM for jumping to flash for reboot to work...
  174. */
  175. memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
  176. omap_sram_size - SRAM_BOOTLOADER_SZ);
  177. }
  178. /*
  179. * Memory allocator for SRAM: calculates the new ceiling address
  180. * for pushing a function using the fncpy API.
  181. *
  182. * Note that fncpy requires the returned address to be aligned
  183. * to an 8-byte boundary.
  184. */
  185. void *omap_sram_push_address(unsigned long size)
  186. {
  187. unsigned long available, new_ceil = (unsigned long)omap_sram_ceil;
  188. available = omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ);
  189. if (size > available) {
  190. pr_err("Not enough space in SRAM\n");
  191. return NULL;
  192. }
  193. new_ceil -= size;
  194. new_ceil = ROUND_DOWN(new_ceil, FNCPY_ALIGN);
  195. omap_sram_ceil = IOMEM(new_ceil);
  196. return (void *)omap_sram_ceil;
  197. }
  198. #ifdef CONFIG_ARCH_OMAP1
  199. static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
  200. void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
  201. {
  202. BUG_ON(!_omap_sram_reprogram_clock);
  203. /* On 730, bit 13 must always be 1 */
  204. if (cpu_is_omap7xx())
  205. ckctl |= 0x2000;
  206. _omap_sram_reprogram_clock(dpllctl, ckctl);
  207. }
  208. static int __init omap1_sram_init(void)
  209. {
  210. _omap_sram_reprogram_clock =
  211. omap_sram_push(omap1_sram_reprogram_clock,
  212. omap1_sram_reprogram_clock_sz);
  213. return 0;
  214. }
  215. #else
  216. #define omap1_sram_init() do {} while (0)
  217. #endif
  218. #if defined(CONFIG_ARCH_OMAP2)
  219. static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  220. u32 base_cs, u32 force_unlock);
  221. void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  222. u32 base_cs, u32 force_unlock)
  223. {
  224. BUG_ON(!_omap2_sram_ddr_init);
  225. _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
  226. base_cs, force_unlock);
  227. }
  228. static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
  229. u32 mem_type);
  230. void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
  231. {
  232. BUG_ON(!_omap2_sram_reprogram_sdrc);
  233. _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
  234. }
  235. static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
  236. u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
  237. {
  238. BUG_ON(!_omap2_set_prcm);
  239. return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
  240. }
  241. #endif
  242. #ifdef CONFIG_SOC_OMAP2420
  243. static int __init omap242x_sram_init(void)
  244. {
  245. _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
  246. omap242x_sram_ddr_init_sz);
  247. _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
  248. omap242x_sram_reprogram_sdrc_sz);
  249. _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
  250. omap242x_sram_set_prcm_sz);
  251. return 0;
  252. }
  253. #else
  254. static inline int omap242x_sram_init(void)
  255. {
  256. return 0;
  257. }
  258. #endif
  259. #ifdef CONFIG_SOC_OMAP2430
  260. static int __init omap243x_sram_init(void)
  261. {
  262. _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
  263. omap243x_sram_ddr_init_sz);
  264. _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
  265. omap243x_sram_reprogram_sdrc_sz);
  266. _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
  267. omap243x_sram_set_prcm_sz);
  268. return 0;
  269. }
  270. #else
  271. static inline int omap243x_sram_init(void)
  272. {
  273. return 0;
  274. }
  275. #endif
  276. #ifdef CONFIG_ARCH_OMAP3
  277. static u32 (*_omap3_sram_configure_core_dpll)(
  278. u32 m2, u32 unlock_dll, u32 f, u32 inc,
  279. u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
  280. u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
  281. u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
  282. u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
  283. u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
  284. u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
  285. u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
  286. u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
  287. u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
  288. {
  289. BUG_ON(!_omap3_sram_configure_core_dpll);
  290. return _omap3_sram_configure_core_dpll(
  291. m2, unlock_dll, f, inc,
  292. sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
  293. sdrc_actim_ctrl_b_0, sdrc_mr_0,
  294. sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
  295. sdrc_actim_ctrl_b_1, sdrc_mr_1);
  296. }
  297. #ifdef CONFIG_PM
  298. void omap3_sram_restore_context(void)
  299. {
  300. omap_sram_ceil = omap_sram_base + omap_sram_size;
  301. _omap3_sram_configure_core_dpll =
  302. omap_sram_push(omap3_sram_configure_core_dpll,
  303. omap3_sram_configure_core_dpll_sz);
  304. omap_push_sram_idle();
  305. }
  306. #endif /* CONFIG_PM */
  307. #endif /* CONFIG_ARCH_OMAP3 */
  308. static inline int omap34xx_sram_init(void)
  309. {
  310. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  311. omap3_sram_restore_context();
  312. #endif
  313. return 0;
  314. }
  315. int __init omap_sram_init(void)
  316. {
  317. omap_detect_sram();
  318. omap_map_sram();
  319. if (!(cpu_class_is_omap2()))
  320. omap1_sram_init();
  321. else if (cpu_is_omap242x())
  322. omap242x_sram_init();
  323. else if (cpu_is_omap2430())
  324. omap243x_sram_init();
  325. else if (cpu_is_omap34xx())
  326. omap34xx_sram_init();
  327. return 0;
  328. }