hardware.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #ifndef __ASM_ARCH_MXC_HARDWARE_H__
  20. #define __ASM_ARCH_MXC_HARDWARE_H__
  21. #include <asm/sizes.h>
  22. #ifdef __ASSEMBLER__
  23. #define IOMEM(addr) (addr)
  24. #else
  25. #define IOMEM(addr) ((void __force __iomem *)(addr))
  26. #endif
  27. #define IMX_IO_P2V_MODULE(addr, module) \
  28. (((addr) - module ## _BASE_ADDR) < module ## _SIZE ? \
  29. (addr) - (module ## _BASE_ADDR) + (module ## _BASE_ADDR_VIRT) : 0)
  30. /*
  31. * This is rather complicated for humans and ugly to verify, but for a machine
  32. * it's OK. Still more as it is usually only applied to constants. The upsides
  33. * on using this approach are:
  34. *
  35. * - same mapping on all i.MX machines
  36. * - works for assembler, too
  37. * - no need to nurture #defines for virtual addresses
  38. *
  39. * The downside it, it's hard to verify (but I have a script for that).
  40. *
  41. * Obviously this needs to be injective for each SoC. In general it maps the
  42. * whole address space to [0xf4000000, 0xf5ffffff]. So [0xf6000000,0xfeffffff]
  43. * is free for per-machine use (e.g. KZM_ARM11_01 uses 64MiB there).
  44. *
  45. * It applies the following mappings for the different SoCs:
  46. *
  47. * mx1:
  48. * IO 0x00200000+0x100000 -> 0xf4000000+0x100000
  49. * mx21:
  50. * AIPI 0x10000000+0x100000 -> 0xf4400000+0x100000
  51. * SAHB1 0x80000000+0x100000 -> 0xf4000000+0x100000
  52. * X_MEMC 0xdf000000+0x004000 -> 0xf5f00000+0x004000
  53. * mx25:
  54. * AIPS1 0x43f00000+0x100000 -> 0xf5300000+0x100000
  55. * AIPS2 0x53f00000+0x100000 -> 0xf5700000+0x100000
  56. * AVIC 0x68000000+0x100000 -> 0xf5800000+0x100000
  57. * mx27:
  58. * AIPI 0x10000000+0x100000 -> 0xf4400000+0x100000
  59. * SAHB1 0x80000000+0x100000 -> 0xf4000000+0x100000
  60. * X_MEMC 0xd8000000+0x100000 -> 0xf5c00000+0x100000
  61. * mx31:
  62. * AIPS1 0x43f00000+0x100000 -> 0xf5300000+0x100000
  63. * AIPS2 0x53f00000+0x100000 -> 0xf5700000+0x100000
  64. * AVIC 0x68000000+0x100000 -> 0xf5800000+0x100000
  65. * X_MEMC 0xb8000000+0x010000 -> 0xf4c00000+0x010000
  66. * SPBA0 0x50000000+0x100000 -> 0xf5400000+0x100000
  67. * mx35:
  68. * AIPS1 0x43f00000+0x100000 -> 0xf5300000+0x100000
  69. * AIPS2 0x53f00000+0x100000 -> 0xf5700000+0x100000
  70. * AVIC 0x68000000+0x100000 -> 0xf5800000+0x100000
  71. * X_MEMC 0xb8000000+0x010000 -> 0xf4c00000+0x010000
  72. * SPBA0 0x50000000+0x100000 -> 0xf5400000+0x100000
  73. * mx50:
  74. * TZIC 0x0fffc000+0x004000 -> 0xf4bfc000+0x004000
  75. * SPBA0 0x50000000+0x100000 -> 0xf5400000+0x100000
  76. * AIPS1 0x53f00000+0x100000 -> 0xf5700000+0x100000
  77. * AIPS2 0x63f00000+0x100000 -> 0xf5300000+0x100000
  78. * mx51:
  79. * TZIC 0xe0000000+0x004000 -> 0xf5000000+0x004000
  80. * IRAM 0x1ffe0000+0x020000 -> 0xf4fe0000+0x020000
  81. * SPBA0 0x70000000+0x100000 -> 0xf5400000+0x100000
  82. * AIPS1 0x73f00000+0x100000 -> 0xf5700000+0x100000
  83. * AIPS2 0x83f00000+0x100000 -> 0xf4300000+0x100000
  84. * mx53:
  85. * TZIC 0x0fffc000+0x004000 -> 0xf4bfc000+0x004000
  86. * SPBA0 0x50000000+0x100000 -> 0xf5400000+0x100000
  87. * AIPS1 0x53f00000+0x100000 -> 0xf5700000+0x100000
  88. * AIPS2 0x63f00000+0x100000 -> 0xf5300000+0x100000
  89. * mx6q:
  90. * SCU 0x00a00000+0x001000 -> 0xf4000000+0x001000
  91. * CCM 0x020c4000+0x004000 -> 0xf42c4000+0x004000
  92. * ANATOP 0x020c8000+0x001000 -> 0xf42c8000+0x001000
  93. * UART4 0x021f0000+0x004000 -> 0xf42f0000+0x004000
  94. */
  95. #define IMX_IO_P2V(x) ( \
  96. 0xf4000000 + \
  97. (((x) & 0x50000000) >> 6) + \
  98. (((x) & 0x0b000000) >> 4) + \
  99. (((x) & 0x000fffff)))
  100. #define IMX_IO_ADDRESS(x) IOMEM(IMX_IO_P2V(x))
  101. #include <mach/mxc.h>
  102. #include <mach/mx6q.h>
  103. #include <mach/mx50.h>
  104. #include <mach/mx51.h>
  105. #include <mach/mx53.h>
  106. #include <mach/mx3x.h>
  107. #include <mach/mx31.h>
  108. #include <mach/mx35.h>
  109. #include <mach/mx2x.h>
  110. #include <mach/mx21.h>
  111. #include <mach/mx27.h>
  112. #include <mach/mx1.h>
  113. #include <mach/mx25.h>
  114. #define imx_map_entry(soc, name, _type) { \
  115. .virtual = soc ## _IO_P2V(soc ## _ ## name ## _BASE_ADDR), \
  116. .pfn = __phys_to_pfn(soc ## _ ## name ## _BASE_ADDR), \
  117. .length = soc ## _ ## name ## _SIZE, \
  118. .type = _type, \
  119. }
  120. /* There's a off-by-one betweem the gpio bank number and the gpiochip */
  121. /* range e.g. GPIO_1_5 is gpio 5 under linux */
  122. #define IMX_GPIO_NR(bank, nr) (((bank) - 1) * 32 + (nr))
  123. #define IMX_GPIO_TO_IRQ(gpio) (MXC_GPIO_IRQ_START + (gpio))
  124. #endif /* __ASM_ARCH_MXC_HARDWARE_H__ */