cpu.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240
  1. /*
  2. * linux/arch/arm/mach-w90x900/cpu.c
  3. *
  4. * Copyright (c) 2009 Nuvoton corporation.
  5. *
  6. * Wan ZongShun <mcuos.com@gmail.com>
  7. *
  8. * NUC900 series cpu common support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation;version 2 of the License.
  13. *
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/types.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/list.h>
  19. #include <linux/timer.h>
  20. #include <linux/init.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/io.h>
  23. #include <linux/serial_8250.h>
  24. #include <linux/delay.h>
  25. #include <asm/mach/arch.h>
  26. #include <asm/mach/map.h>
  27. #include <asm/mach/irq.h>
  28. #include <asm/irq.h>
  29. #include <mach/hardware.h>
  30. #include <mach/regs-serial.h>
  31. #include <mach/regs-clock.h>
  32. #include <mach/regs-ebi.h>
  33. #include <mach/regs-timer.h>
  34. #include "cpu.h"
  35. #include "clock.h"
  36. #include "nuc9xx.h"
  37. /* Initial IO mappings */
  38. static struct map_desc nuc900_iodesc[] __initdata = {
  39. IODESC_ENT(IRQ),
  40. IODESC_ENT(GCR),
  41. IODESC_ENT(UART),
  42. IODESC_ENT(TIMER),
  43. IODESC_ENT(EBI),
  44. IODESC_ENT(GPIO),
  45. };
  46. /* Initial clock declarations. */
  47. static DEFINE_CLK(lcd, 0);
  48. static DEFINE_CLK(audio, 1);
  49. static DEFINE_CLK(fmi, 4);
  50. static DEFINE_SUBCLK(ms, 0);
  51. static DEFINE_SUBCLK(sd, 1);
  52. static DEFINE_CLK(dmac, 5);
  53. static DEFINE_CLK(atapi, 6);
  54. static DEFINE_CLK(emc, 7);
  55. static DEFINE_SUBCLK(rmii, 2);
  56. static DEFINE_CLK(usbd, 8);
  57. static DEFINE_CLK(usbh, 9);
  58. static DEFINE_CLK(g2d, 10);
  59. static DEFINE_CLK(pwm, 18);
  60. static DEFINE_CLK(ps2, 24);
  61. static DEFINE_CLK(kpi, 25);
  62. static DEFINE_CLK(wdt, 26);
  63. static DEFINE_CLK(gdma, 27);
  64. static DEFINE_CLK(adc, 28);
  65. static DEFINE_CLK(usi, 29);
  66. static DEFINE_CLK(ext, 0);
  67. static DEFINE_CLK(timer0, 19);
  68. static DEFINE_CLK(timer1, 20);
  69. static DEFINE_CLK(timer2, 21);
  70. static DEFINE_CLK(timer3, 22);
  71. static DEFINE_CLK(timer4, 23);
  72. static struct clk_lookup nuc900_clkregs[] = {
  73. DEF_CLKLOOK(&clk_lcd, "nuc900-lcd", NULL),
  74. DEF_CLKLOOK(&clk_audio, "nuc900-ac97", NULL),
  75. DEF_CLKLOOK(&clk_fmi, "nuc900-fmi", NULL),
  76. DEF_CLKLOOK(&clk_ms, "nuc900-fmi", "MS"),
  77. DEF_CLKLOOK(&clk_sd, "nuc900-fmi", "SD"),
  78. DEF_CLKLOOK(&clk_dmac, "nuc900-dmac", NULL),
  79. DEF_CLKLOOK(&clk_atapi, "nuc900-atapi", NULL),
  80. DEF_CLKLOOK(&clk_emc, "nuc900-emc", NULL),
  81. DEF_CLKLOOK(&clk_rmii, "nuc900-emc", "RMII"),
  82. DEF_CLKLOOK(&clk_usbd, "nuc900-usbd", NULL),
  83. DEF_CLKLOOK(&clk_usbh, "nuc900-usbh", NULL),
  84. DEF_CLKLOOK(&clk_g2d, "nuc900-g2d", NULL),
  85. DEF_CLKLOOK(&clk_pwm, "nuc900-pwm", NULL),
  86. DEF_CLKLOOK(&clk_ps2, "nuc900-ps2", NULL),
  87. DEF_CLKLOOK(&clk_kpi, "nuc900-kpi", NULL),
  88. DEF_CLKLOOK(&clk_wdt, "nuc900-wdt", NULL),
  89. DEF_CLKLOOK(&clk_gdma, "nuc900-gdma", NULL),
  90. DEF_CLKLOOK(&clk_adc, "nuc900-ts", NULL),
  91. DEF_CLKLOOK(&clk_usi, "nuc900-spi", NULL),
  92. DEF_CLKLOOK(&clk_ext, NULL, "ext"),
  93. DEF_CLKLOOK(&clk_timer0, NULL, "timer0"),
  94. DEF_CLKLOOK(&clk_timer1, NULL, "timer1"),
  95. DEF_CLKLOOK(&clk_timer2, NULL, "timer2"),
  96. DEF_CLKLOOK(&clk_timer3, NULL, "timer3"),
  97. DEF_CLKLOOK(&clk_timer4, NULL, "timer4"),
  98. };
  99. /* Initial serial platform data */
  100. struct plat_serial8250_port nuc900_uart_data[] = {
  101. NUC900_8250PORT(UART0),
  102. {},
  103. };
  104. struct platform_device nuc900_serial_device = {
  105. .name = "serial8250",
  106. .id = PLAT8250_DEV_PLATFORM,
  107. .dev = {
  108. .platform_data = nuc900_uart_data,
  109. },
  110. };
  111. /*Set NUC900 series cpu frequence*/
  112. static int __init nuc900_set_clkval(unsigned int cpufreq)
  113. {
  114. unsigned int pllclk, ahbclk, apbclk, val;
  115. pllclk = 0;
  116. ahbclk = 0;
  117. apbclk = 0;
  118. switch (cpufreq) {
  119. case 66:
  120. pllclk = PLL_66MHZ;
  121. ahbclk = AHB_CPUCLK_1_1;
  122. apbclk = APB_AHB_1_2;
  123. break;
  124. case 100:
  125. pllclk = PLL_100MHZ;
  126. ahbclk = AHB_CPUCLK_1_1;
  127. apbclk = APB_AHB_1_2;
  128. break;
  129. case 120:
  130. pllclk = PLL_120MHZ;
  131. ahbclk = AHB_CPUCLK_1_2;
  132. apbclk = APB_AHB_1_2;
  133. break;
  134. case 166:
  135. pllclk = PLL_166MHZ;
  136. ahbclk = AHB_CPUCLK_1_2;
  137. apbclk = APB_AHB_1_2;
  138. break;
  139. case 200:
  140. pllclk = PLL_200MHZ;
  141. ahbclk = AHB_CPUCLK_1_2;
  142. apbclk = APB_AHB_1_2;
  143. break;
  144. }
  145. __raw_writel(pllclk, REG_PLLCON0);
  146. val = __raw_readl(REG_CLKDIV);
  147. val &= ~(0x03 << 24 | 0x03 << 26);
  148. val |= (ahbclk << 24 | apbclk << 26);
  149. __raw_writel(val, REG_CLKDIV);
  150. return 0;
  151. }
  152. static int __init nuc900_set_cpufreq(char *str)
  153. {
  154. unsigned long cpufreq, val;
  155. if (!*str)
  156. return 0;
  157. strict_strtoul(str, 0, &cpufreq);
  158. nuc900_clock_source(NULL, "ext");
  159. nuc900_set_clkval(cpufreq);
  160. mdelay(1);
  161. val = __raw_readl(REG_CKSKEW);
  162. val &= ~0xff;
  163. val |= DEFAULTSKEW;
  164. __raw_writel(val, REG_CKSKEW);
  165. nuc900_clock_source(NULL, "pll0");
  166. return 1;
  167. }
  168. __setup("cpufreq=", nuc900_set_cpufreq);
  169. /*Init NUC900 evb io*/
  170. void __init nuc900_map_io(struct map_desc *mach_desc, int mach_size)
  171. {
  172. unsigned long idcode = 0x0;
  173. iotable_init(mach_desc, mach_size);
  174. iotable_init(nuc900_iodesc, ARRAY_SIZE(nuc900_iodesc));
  175. idcode = __raw_readl(NUC900PDID);
  176. if (idcode == NUC910_CPUID)
  177. printk(KERN_INFO "CPU type 0x%08lx is NUC910\n", idcode);
  178. else if (idcode == NUC920_CPUID)
  179. printk(KERN_INFO "CPU type 0x%08lx is NUC920\n", idcode);
  180. else if (idcode == NUC950_CPUID)
  181. printk(KERN_INFO "CPU type 0x%08lx is NUC950\n", idcode);
  182. else if (idcode == NUC960_CPUID)
  183. printk(KERN_INFO "CPU type 0x%08lx is NUC960\n", idcode);
  184. }
  185. /*Init NUC900 clock*/
  186. void __init nuc900_init_clocks(void)
  187. {
  188. clkdev_add_table(nuc900_clkregs, ARRAY_SIZE(nuc900_clkregs));
  189. }
  190. #define WTCR (TMR_BA + 0x1C)
  191. #define WTCLK (1 << 10)
  192. #define WTE (1 << 7)
  193. #define WTRE (1 << 1)
  194. void nuc9xx_restart(char mode, const char *cmd)
  195. {
  196. if (mode == 's') {
  197. /* Jump into ROM at address 0 */
  198. soft_restart(0);
  199. } else {
  200. __raw_writel(WTE | WTRE | WTCLK, WTCR);
  201. }
  202. }