cache-l2x0.c 1.5 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2011
  3. *
  4. * License terms: GNU General Public License (GPL) version 2
  5. */
  6. #include <linux/io.h>
  7. #include <asm/cacheflush.h>
  8. #include <asm/hardware/cache-l2x0.h>
  9. #include <mach/hardware.h>
  10. #include <mach/id.h>
  11. static void __iomem *l2x0_base;
  12. static int __init ux500_l2x0_unlock(void)
  13. {
  14. int i;
  15. /*
  16. * Unlock Data and Instruction Lock if locked. Ux500 U-Boot versions
  17. * apparently locks both caches before jumping to the kernel. The
  18. * l2x0 core will not touch the unlock registers if the l2x0 is
  19. * already enabled, so we do it right here instead. The PL310 has
  20. * 8 sets of registers, one per possible CPU.
  21. */
  22. for (i = 0; i < 8; i++) {
  23. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_D_BASE +
  24. i * L2X0_LOCKDOWN_STRIDE);
  25. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_I_BASE +
  26. i * L2X0_LOCKDOWN_STRIDE);
  27. }
  28. return 0;
  29. }
  30. static int __init ux500_l2x0_init(void)
  31. {
  32. if (cpu_is_u5500())
  33. l2x0_base = __io_address(U5500_L2CC_BASE);
  34. else if (cpu_is_u8500())
  35. l2x0_base = __io_address(U8500_L2CC_BASE);
  36. else
  37. ux500_unknown_soc();
  38. /* Unlock before init */
  39. ux500_l2x0_unlock();
  40. /* 64KB way size, 8 way associativity, force WA */
  41. l2x0_init(l2x0_base, 0x3e060000, 0xc0000fff);
  42. /*
  43. * We can't disable l2 as we are in non secure mode, currently
  44. * this seems be called only during kexec path. So let's
  45. * override outer.disable with nasty assignment until we have
  46. * some SMI service available.
  47. */
  48. outer_cache.disable = NULL;
  49. return 0;
  50. }
  51. early_initcall(ux500_l2x0_init);