common.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * arch/arm/mach-tegra/common.c
  3. *
  4. * Copyright (C) 2010 Google, Inc.
  5. *
  6. * Author:
  7. * Colin Cross <ccross@android.com>
  8. *
  9. * This software is licensed under the terms of the GNU General Public
  10. * License version 2, as published by the Free Software Foundation, and
  11. * may be copied, distributed, and modified under those terms.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. */
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <linux/clk.h>
  22. #include <linux/delay.h>
  23. #include <linux/of_irq.h>
  24. #include <asm/hardware/cache-l2x0.h>
  25. #include <asm/hardware/gic.h>
  26. #include <mach/iomap.h>
  27. #include <mach/system.h>
  28. #include "board.h"
  29. #include "clock.h"
  30. #include "fuse.h"
  31. #ifdef CONFIG_OF
  32. static const struct of_device_id tegra_dt_irq_match[] __initconst = {
  33. { .compatible = "arm,cortex-a9-gic", .data = gic_of_init },
  34. { }
  35. };
  36. void __init tegra_dt_init_irq(void)
  37. {
  38. tegra_init_irq();
  39. of_irq_init(tegra_dt_irq_match);
  40. }
  41. #endif
  42. void tegra_assert_system_reset(char mode, const char *cmd)
  43. {
  44. void __iomem *reset = IO_ADDRESS(TEGRA_PMC_BASE + 0);
  45. u32 reg;
  46. reg = readl_relaxed(reset);
  47. reg |= 0x10;
  48. writel_relaxed(reg, reset);
  49. }
  50. #ifdef CONFIG_ARCH_TEGRA_2x_SOC
  51. static __initdata struct tegra_clk_init_table tegra20_clk_init_table[] = {
  52. /* name parent rate enabled */
  53. { "clk_m", NULL, 0, true },
  54. { "pll_p", "clk_m", 216000000, true },
  55. { "pll_p_out1", "pll_p", 28800000, true },
  56. { "pll_p_out2", "pll_p", 48000000, true },
  57. { "pll_p_out3", "pll_p", 72000000, true },
  58. { "pll_p_out4", "pll_p", 108000000, true },
  59. { "sclk", "pll_p_out4", 108000000, true },
  60. { "hclk", "sclk", 108000000, true },
  61. { "pclk", "hclk", 54000000, true },
  62. { "csite", NULL, 0, true },
  63. { "emc", NULL, 0, true },
  64. { "cpu", NULL, 0, true },
  65. { NULL, NULL, 0, 0},
  66. };
  67. #endif
  68. static void __init tegra_init_cache(u32 tag_latency, u32 data_latency)
  69. {
  70. #ifdef CONFIG_CACHE_L2X0
  71. void __iomem *p = IO_ADDRESS(TEGRA_ARM_PERIF_BASE) + 0x3000;
  72. u32 aux_ctrl, cache_type;
  73. writel_relaxed(tag_latency, p + L2X0_TAG_LATENCY_CTRL);
  74. writel_relaxed(data_latency, p + L2X0_DATA_LATENCY_CTRL);
  75. cache_type = readl(p + L2X0_CACHE_TYPE);
  76. aux_ctrl = (cache_type & 0x700) << (17-8);
  77. aux_ctrl |= 0x6C000001;
  78. l2x0_init(p, aux_ctrl, 0x8200c3fe);
  79. #endif
  80. }
  81. #ifdef CONFIG_ARCH_TEGRA_2x_SOC
  82. void __init tegra20_init_early(void)
  83. {
  84. tegra_init_fuse();
  85. tegra2_init_clocks();
  86. tegra_clk_init_from_table(tegra20_clk_init_table);
  87. tegra_init_cache(0x331, 0x441);
  88. }
  89. #endif
  90. #ifdef CONFIG_ARCH_TEGRA_3x_SOC
  91. void __init tegra30_init_early(void)
  92. {
  93. tegra_init_cache(0x441, 0x551);
  94. }
  95. #endif