smp-r8a7779.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * SMP support for R-Mobile / SH-Mobile - r8a7779 portion
  3. *
  4. * Copyright (C) 2011 Renesas Solutions Corp.
  5. * Copyright (C) 2011 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/smp.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/io.h>
  25. #include <linux/delay.h>
  26. #include <mach/common.h>
  27. #include <mach/r8a7779.h>
  28. #include <asm/smp_plat.h>
  29. #include <asm/smp_scu.h>
  30. #include <asm/smp_twd.h>
  31. #include <asm/hardware/gic.h>
  32. #define AVECR 0xfe700040
  33. static struct r8a7779_pm_ch r8a7779_ch_cpu1 = {
  34. .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
  35. .chan_bit = 1, /* ARM1 */
  36. .isr_bit = 1, /* ARM1 */
  37. };
  38. static struct r8a7779_pm_ch r8a7779_ch_cpu2 = {
  39. .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
  40. .chan_bit = 2, /* ARM2 */
  41. .isr_bit = 2, /* ARM2 */
  42. };
  43. static struct r8a7779_pm_ch r8a7779_ch_cpu3 = {
  44. .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
  45. .chan_bit = 3, /* ARM3 */
  46. .isr_bit = 3, /* ARM3 */
  47. };
  48. static struct r8a7779_pm_ch *r8a7779_ch_cpu[4] = {
  49. [1] = &r8a7779_ch_cpu1,
  50. [2] = &r8a7779_ch_cpu2,
  51. [3] = &r8a7779_ch_cpu3,
  52. };
  53. static void __iomem *scu_base_addr(void)
  54. {
  55. return (void __iomem *)0xf0000000;
  56. }
  57. static DEFINE_SPINLOCK(scu_lock);
  58. static unsigned long tmp;
  59. static void modify_scu_cpu_psr(unsigned long set, unsigned long clr)
  60. {
  61. void __iomem *scu_base = scu_base_addr();
  62. spin_lock(&scu_lock);
  63. tmp = __raw_readl(scu_base + 8);
  64. tmp &= ~clr;
  65. tmp |= set;
  66. spin_unlock(&scu_lock);
  67. /* disable cache coherency after releasing the lock */
  68. __raw_writel(tmp, scu_base + 8);
  69. }
  70. unsigned int __init r8a7779_get_core_count(void)
  71. {
  72. void __iomem *scu_base = scu_base_addr();
  73. #ifdef CONFIG_HAVE_ARM_TWD
  74. /* twd_base needs to be initialized before percpu_timer_setup() */
  75. twd_base = (void __iomem *)0xf0000600;
  76. #endif
  77. return scu_get_core_count(scu_base);
  78. }
  79. int r8a7779_platform_cpu_kill(unsigned int cpu)
  80. {
  81. struct r8a7779_pm_ch *ch = NULL;
  82. int ret = -EIO;
  83. cpu = cpu_logical_map(cpu);
  84. /* disable cache coherency */
  85. modify_scu_cpu_psr(3 << (cpu * 8), 0);
  86. if (cpu < ARRAY_SIZE(r8a7779_ch_cpu))
  87. ch = r8a7779_ch_cpu[cpu];
  88. if (ch)
  89. ret = r8a7779_sysc_power_down(ch);
  90. return ret ? ret : 1;
  91. }
  92. void __cpuinit r8a7779_secondary_init(unsigned int cpu)
  93. {
  94. gic_secondary_init(0);
  95. }
  96. int __cpuinit r8a7779_boot_secondary(unsigned int cpu)
  97. {
  98. struct r8a7779_pm_ch *ch = NULL;
  99. int ret = -EIO;
  100. cpu = cpu_logical_map(cpu);
  101. /* enable cache coherency */
  102. modify_scu_cpu_psr(0, 3 << (cpu * 8));
  103. if (cpu < ARRAY_SIZE(r8a7779_ch_cpu))
  104. ch = r8a7779_ch_cpu[cpu];
  105. if (ch)
  106. ret = r8a7779_sysc_power_up(ch);
  107. return ret;
  108. }
  109. void __init r8a7779_smp_prepare_cpus(void)
  110. {
  111. int cpu = cpu_logical_map(0);
  112. scu_enable(scu_base_addr());
  113. /* Map the reset vector (in headsmp.S) */
  114. __raw_writel(__pa(shmobile_secondary_vector), __io(AVECR));
  115. /* enable cache coherency on CPU0 */
  116. modify_scu_cpu_psr(0, 3 << (cpu * 8));
  117. r8a7779_pm_init();
  118. /* power off secondary CPUs */
  119. r8a7779_platform_cpu_kill(1);
  120. r8a7779_platform_cpu_kill(2);
  121. r8a7779_platform_cpu_kill(3);
  122. }