dma.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. /* linux/arch/arm/mach-s5pc100/dma.c
  2. *
  3. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Copyright (C) 2010 Samsung Electronics Co. Ltd.
  7. * Jaswinder Singh <jassi.brar@samsung.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. */
  23. #include <linux/dma-mapping.h>
  24. #include <linux/amba/bus.h>
  25. #include <linux/amba/pl330.h>
  26. #include <asm/irq.h>
  27. #include <plat/devs.h>
  28. #include <plat/irqs.h>
  29. #include <mach/map.h>
  30. #include <mach/irqs.h>
  31. #include <mach/dma.h>
  32. static u64 dma_dmamask = DMA_BIT_MASK(32);
  33. u8 pdma0_peri[] = {
  34. DMACH_UART0_RX,
  35. DMACH_UART0_TX,
  36. DMACH_UART1_RX,
  37. DMACH_UART1_TX,
  38. DMACH_UART2_RX,
  39. DMACH_UART2_TX,
  40. DMACH_UART3_RX,
  41. DMACH_UART3_TX,
  42. DMACH_IRDA,
  43. DMACH_I2S0_RX,
  44. DMACH_I2S0_TX,
  45. DMACH_I2S0S_TX,
  46. DMACH_I2S1_RX,
  47. DMACH_I2S1_TX,
  48. DMACH_I2S2_RX,
  49. DMACH_I2S2_TX,
  50. DMACH_SPI0_RX,
  51. DMACH_SPI0_TX,
  52. DMACH_SPI1_RX,
  53. DMACH_SPI1_TX,
  54. DMACH_SPI2_RX,
  55. DMACH_SPI2_TX,
  56. DMACH_AC97_MICIN,
  57. DMACH_AC97_PCMIN,
  58. DMACH_AC97_PCMOUT,
  59. DMACH_EXTERNAL,
  60. DMACH_PWM,
  61. DMACH_SPDIF,
  62. DMACH_HSI_RX,
  63. DMACH_HSI_TX,
  64. };
  65. struct dma_pl330_platdata s5pc100_pdma0_pdata = {
  66. .nr_valid_peri = ARRAY_SIZE(pdma0_peri),
  67. .peri_id = pdma0_peri,
  68. };
  69. struct amba_device s5pc100_device_pdma0 = {
  70. .dev = {
  71. .init_name = "dma-pl330.0",
  72. .dma_mask = &dma_dmamask,
  73. .coherent_dma_mask = DMA_BIT_MASK(32),
  74. .platform_data = &s5pc100_pdma0_pdata,
  75. },
  76. .res = {
  77. .start = S5PC100_PA_PDMA0,
  78. .end = S5PC100_PA_PDMA0 + SZ_4K,
  79. .flags = IORESOURCE_MEM,
  80. },
  81. .irq = {IRQ_PDMA0, NO_IRQ},
  82. .periphid = 0x00041330,
  83. };
  84. u8 pdma1_peri[] = {
  85. DMACH_UART0_RX,
  86. DMACH_UART0_TX,
  87. DMACH_UART1_RX,
  88. DMACH_UART1_TX,
  89. DMACH_UART2_RX,
  90. DMACH_UART2_TX,
  91. DMACH_UART3_RX,
  92. DMACH_UART3_TX,
  93. DMACH_IRDA,
  94. DMACH_I2S0_RX,
  95. DMACH_I2S0_TX,
  96. DMACH_I2S0S_TX,
  97. DMACH_I2S1_RX,
  98. DMACH_I2S1_TX,
  99. DMACH_I2S2_RX,
  100. DMACH_I2S2_TX,
  101. DMACH_SPI0_RX,
  102. DMACH_SPI0_TX,
  103. DMACH_SPI1_RX,
  104. DMACH_SPI1_TX,
  105. DMACH_SPI2_RX,
  106. DMACH_SPI2_TX,
  107. DMACH_PCM0_RX,
  108. DMACH_PCM0_TX,
  109. DMACH_PCM1_RX,
  110. DMACH_PCM1_TX,
  111. DMACH_MSM_REQ0,
  112. DMACH_MSM_REQ1,
  113. DMACH_MSM_REQ2,
  114. DMACH_MSM_REQ3,
  115. };
  116. struct dma_pl330_platdata s5pc100_pdma1_pdata = {
  117. .nr_valid_peri = ARRAY_SIZE(pdma1_peri),
  118. .peri_id = pdma1_peri,
  119. };
  120. struct amba_device s5pc100_device_pdma1 = {
  121. .dev = {
  122. .init_name = "dma-pl330.1",
  123. .dma_mask = &dma_dmamask,
  124. .coherent_dma_mask = DMA_BIT_MASK(32),
  125. .platform_data = &s5pc100_pdma1_pdata,
  126. },
  127. .res = {
  128. .start = S5PC100_PA_PDMA1,
  129. .end = S5PC100_PA_PDMA1 + SZ_4K,
  130. .flags = IORESOURCE_MEM,
  131. },
  132. .irq = {IRQ_PDMA1, NO_IRQ},
  133. .periphid = 0x00041330,
  134. };
  135. static int __init s5pc100_dma_init(void)
  136. {
  137. dma_cap_set(DMA_SLAVE, s5pc100_pdma0_pdata.cap_mask);
  138. dma_cap_set(DMA_CYCLIC, s5pc100_pdma0_pdata.cap_mask);
  139. amba_device_register(&s5pc100_device_pdma0, &iomem_resource);
  140. dma_cap_set(DMA_SLAVE, s5pc100_pdma1_pdata.cap_mask);
  141. dma_cap_set(DMA_CYCLIC, s5pc100_pdma1_pdata.cap_mask);
  142. amba_device_register(&s5pc100_device_pdma1, &iomem_resource);
  143. return 0;
  144. }
  145. arch_initcall(s5pc100_dma_init);