common.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. /*
  2. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Copyright 2008 Openmoko, Inc.
  6. * Copyright 2008 Simtec Electronics
  7. * Ben Dooks <ben@simtec.co.uk>
  8. * http://armlinux.simtec.co.uk/
  9. *
  10. * Common Codes for S3C64XX machines
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/ioport.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/io.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/irq.h>
  26. #include <linux/gpio.h>
  27. #include <asm/mach/arch.h>
  28. #include <asm/mach/map.h>
  29. #include <asm/hardware/vic.h>
  30. #include <mach/map.h>
  31. #include <mach/hardware.h>
  32. #include <mach/regs-gpio.h>
  33. #include <plat/cpu.h>
  34. #include <plat/clock.h>
  35. #include <plat/devs.h>
  36. #include <plat/pm.h>
  37. #include <plat/gpio-cfg.h>
  38. #include <plat/irq-uart.h>
  39. #include <plat/irq-vic-timer.h>
  40. #include <plat/regs-irqtype.h>
  41. #include <plat/regs-serial.h>
  42. #include <plat/watchdog-reset.h>
  43. #include "common.h"
  44. /* uart registration process */
  45. static void __init s3c64xx_init_uarts(struct s3c2410_uartcfg *cfg, int no)
  46. {
  47. s3c24xx_init_uartdevs("s3c6400-uart", s3c64xx_uart_resources, cfg, no);
  48. }
  49. /* table of supported CPUs */
  50. static const char name_s3c6400[] = "S3C6400";
  51. static const char name_s3c6410[] = "S3C6410";
  52. static struct cpu_table cpu_ids[] __initdata = {
  53. {
  54. .idcode = S3C6400_CPU_ID,
  55. .idmask = S3C64XX_CPU_MASK,
  56. .map_io = s3c6400_map_io,
  57. .init_clocks = s3c6400_init_clocks,
  58. .init_uarts = s3c64xx_init_uarts,
  59. .init = s3c6400_init,
  60. .name = name_s3c6400,
  61. }, {
  62. .idcode = S3C6410_CPU_ID,
  63. .idmask = S3C64XX_CPU_MASK,
  64. .map_io = s3c6410_map_io,
  65. .init_clocks = s3c6410_init_clocks,
  66. .init_uarts = s3c64xx_init_uarts,
  67. .init = s3c6410_init,
  68. .name = name_s3c6410,
  69. },
  70. };
  71. /* minimal IO mapping */
  72. /* see notes on uart map in arch/arm/mach-s3c64xx/include/mach/debug-macro.S */
  73. #define UART_OFFS (S3C_PA_UART & 0xfffff)
  74. static struct map_desc s3c_iodesc[] __initdata = {
  75. {
  76. .virtual = (unsigned long)S3C_VA_SYS,
  77. .pfn = __phys_to_pfn(S3C64XX_PA_SYSCON),
  78. .length = SZ_4K,
  79. .type = MT_DEVICE,
  80. }, {
  81. .virtual = (unsigned long)S3C_VA_MEM,
  82. .pfn = __phys_to_pfn(S3C64XX_PA_SROM),
  83. .length = SZ_4K,
  84. .type = MT_DEVICE,
  85. }, {
  86. .virtual = (unsigned long)(S3C_VA_UART + UART_OFFS),
  87. .pfn = __phys_to_pfn(S3C_PA_UART),
  88. .length = SZ_4K,
  89. .type = MT_DEVICE,
  90. }, {
  91. .virtual = (unsigned long)VA_VIC0,
  92. .pfn = __phys_to_pfn(S3C64XX_PA_VIC0),
  93. .length = SZ_16K,
  94. .type = MT_DEVICE,
  95. }, {
  96. .virtual = (unsigned long)VA_VIC1,
  97. .pfn = __phys_to_pfn(S3C64XX_PA_VIC1),
  98. .length = SZ_16K,
  99. .type = MT_DEVICE,
  100. }, {
  101. .virtual = (unsigned long)S3C_VA_TIMER,
  102. .pfn = __phys_to_pfn(S3C_PA_TIMER),
  103. .length = SZ_16K,
  104. .type = MT_DEVICE,
  105. }, {
  106. .virtual = (unsigned long)S3C64XX_VA_GPIO,
  107. .pfn = __phys_to_pfn(S3C64XX_PA_GPIO),
  108. .length = SZ_4K,
  109. .type = MT_DEVICE,
  110. }, {
  111. .virtual = (unsigned long)S3C64XX_VA_MODEM,
  112. .pfn = __phys_to_pfn(S3C64XX_PA_MODEM),
  113. .length = SZ_4K,
  114. .type = MT_DEVICE,
  115. }, {
  116. .virtual = (unsigned long)S3C_VA_WATCHDOG,
  117. .pfn = __phys_to_pfn(S3C64XX_PA_WATCHDOG),
  118. .length = SZ_4K,
  119. .type = MT_DEVICE,
  120. }, {
  121. .virtual = (unsigned long)S3C_VA_USB_HSPHY,
  122. .pfn = __phys_to_pfn(S3C64XX_PA_USB_HSPHY),
  123. .length = SZ_1K,
  124. .type = MT_DEVICE,
  125. },
  126. };
  127. static struct bus_type s3c64xx_subsys = {
  128. .name = "s3c64xx-core",
  129. .dev_name = "s3c64xx-core",
  130. };
  131. static struct device s3c64xx_dev = {
  132. .bus = &s3c64xx_subsys,
  133. };
  134. /* read cpu identification code */
  135. void __init s3c64xx_init_io(struct map_desc *mach_desc, int size)
  136. {
  137. /* initialise the io descriptors we need for initialisation */
  138. iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
  139. iotable_init(mach_desc, size);
  140. init_consistent_dma_size(SZ_8M);
  141. /* detect cpu id */
  142. s3c64xx_init_cpu();
  143. s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
  144. }
  145. static __init int s3c64xx_dev_init(void)
  146. {
  147. subsys_system_register(&s3c64xx_subsys, NULL);
  148. return device_register(&s3c64xx_dev);
  149. }
  150. core_initcall(s3c64xx_dev_init);
  151. /*
  152. * setup the sources the vic should advertise resume
  153. * for, even though it is not doing the wake
  154. * (set_irq_wake needs to be valid)
  155. */
  156. #define IRQ_VIC0_RESUME (1 << (IRQ_RTC_TIC - IRQ_VIC0_BASE))
  157. #define IRQ_VIC1_RESUME (1 << (IRQ_RTC_ALARM - IRQ_VIC1_BASE) | \
  158. 1 << (IRQ_PENDN - IRQ_VIC1_BASE) | \
  159. 1 << (IRQ_HSMMC0 - IRQ_VIC1_BASE) | \
  160. 1 << (IRQ_HSMMC1 - IRQ_VIC1_BASE) | \
  161. 1 << (IRQ_HSMMC2 - IRQ_VIC1_BASE))
  162. void __init s3c64xx_init_irq(u32 vic0_valid, u32 vic1_valid)
  163. {
  164. printk(KERN_DEBUG "%s: initialising interrupts\n", __func__);
  165. /* initialise the pair of VICs */
  166. vic_init(VA_VIC0, IRQ_VIC0_BASE, vic0_valid, IRQ_VIC0_RESUME);
  167. vic_init(VA_VIC1, IRQ_VIC1_BASE, vic1_valid, IRQ_VIC1_RESUME);
  168. /* add the timer sub-irqs */
  169. s3c_init_vic_timer_irq(5, IRQ_TIMER0);
  170. }
  171. #define eint_offset(irq) ((irq) - IRQ_EINT(0))
  172. #define eint_irq_to_bit(irq) ((u32)(1 << eint_offset(irq)))
  173. static inline void s3c_irq_eint_mask(struct irq_data *data)
  174. {
  175. u32 mask;
  176. mask = __raw_readl(S3C64XX_EINT0MASK);
  177. mask |= (u32)data->chip_data;
  178. __raw_writel(mask, S3C64XX_EINT0MASK);
  179. }
  180. static void s3c_irq_eint_unmask(struct irq_data *data)
  181. {
  182. u32 mask;
  183. mask = __raw_readl(S3C64XX_EINT0MASK);
  184. mask &= ~((u32)data->chip_data);
  185. __raw_writel(mask, S3C64XX_EINT0MASK);
  186. }
  187. static inline void s3c_irq_eint_ack(struct irq_data *data)
  188. {
  189. __raw_writel((u32)data->chip_data, S3C64XX_EINT0PEND);
  190. }
  191. static void s3c_irq_eint_maskack(struct irq_data *data)
  192. {
  193. /* compiler should in-line these */
  194. s3c_irq_eint_mask(data);
  195. s3c_irq_eint_ack(data);
  196. }
  197. static int s3c_irq_eint_set_type(struct irq_data *data, unsigned int type)
  198. {
  199. int offs = eint_offset(data->irq);
  200. int pin, pin_val;
  201. int shift;
  202. u32 ctrl, mask;
  203. u32 newvalue = 0;
  204. void __iomem *reg;
  205. if (offs > 27)
  206. return -EINVAL;
  207. if (offs <= 15)
  208. reg = S3C64XX_EINT0CON0;
  209. else
  210. reg = S3C64XX_EINT0CON1;
  211. switch (type) {
  212. case IRQ_TYPE_NONE:
  213. printk(KERN_WARNING "No edge setting!\n");
  214. break;
  215. case IRQ_TYPE_EDGE_RISING:
  216. newvalue = S3C2410_EXTINT_RISEEDGE;
  217. break;
  218. case IRQ_TYPE_EDGE_FALLING:
  219. newvalue = S3C2410_EXTINT_FALLEDGE;
  220. break;
  221. case IRQ_TYPE_EDGE_BOTH:
  222. newvalue = S3C2410_EXTINT_BOTHEDGE;
  223. break;
  224. case IRQ_TYPE_LEVEL_LOW:
  225. newvalue = S3C2410_EXTINT_LOWLEV;
  226. break;
  227. case IRQ_TYPE_LEVEL_HIGH:
  228. newvalue = S3C2410_EXTINT_HILEV;
  229. break;
  230. default:
  231. printk(KERN_ERR "No such irq type %d", type);
  232. return -1;
  233. }
  234. if (offs <= 15)
  235. shift = (offs / 2) * 4;
  236. else
  237. shift = ((offs - 16) / 2) * 4;
  238. mask = 0x7 << shift;
  239. ctrl = __raw_readl(reg);
  240. ctrl &= ~mask;
  241. ctrl |= newvalue << shift;
  242. __raw_writel(ctrl, reg);
  243. /* set the GPIO pin appropriately */
  244. if (offs < 16) {
  245. pin = S3C64XX_GPN(offs);
  246. pin_val = S3C_GPIO_SFN(2);
  247. } else if (offs < 23) {
  248. pin = S3C64XX_GPL(offs + 8 - 16);
  249. pin_val = S3C_GPIO_SFN(3);
  250. } else {
  251. pin = S3C64XX_GPM(offs - 23);
  252. pin_val = S3C_GPIO_SFN(3);
  253. }
  254. s3c_gpio_cfgpin(pin, pin_val);
  255. return 0;
  256. }
  257. static struct irq_chip s3c_irq_eint = {
  258. .name = "s3c-eint",
  259. .irq_mask = s3c_irq_eint_mask,
  260. .irq_unmask = s3c_irq_eint_unmask,
  261. .irq_mask_ack = s3c_irq_eint_maskack,
  262. .irq_ack = s3c_irq_eint_ack,
  263. .irq_set_type = s3c_irq_eint_set_type,
  264. .irq_set_wake = s3c_irqext_wake,
  265. };
  266. /* s3c_irq_demux_eint
  267. *
  268. * This function demuxes the IRQ from the group0 external interrupts,
  269. * from IRQ_EINT(0) to IRQ_EINT(27). It is designed to be inlined into
  270. * the specific handlers s3c_irq_demux_eintX_Y.
  271. */
  272. static inline void s3c_irq_demux_eint(unsigned int start, unsigned int end)
  273. {
  274. u32 status = __raw_readl(S3C64XX_EINT0PEND);
  275. u32 mask = __raw_readl(S3C64XX_EINT0MASK);
  276. unsigned int irq;
  277. status &= ~mask;
  278. status >>= start;
  279. status &= (1 << (end - start + 1)) - 1;
  280. for (irq = IRQ_EINT(start); irq <= IRQ_EINT(end); irq++) {
  281. if (status & 1)
  282. generic_handle_irq(irq);
  283. status >>= 1;
  284. }
  285. }
  286. static void s3c_irq_demux_eint0_3(unsigned int irq, struct irq_desc *desc)
  287. {
  288. s3c_irq_demux_eint(0, 3);
  289. }
  290. static void s3c_irq_demux_eint4_11(unsigned int irq, struct irq_desc *desc)
  291. {
  292. s3c_irq_demux_eint(4, 11);
  293. }
  294. static void s3c_irq_demux_eint12_19(unsigned int irq, struct irq_desc *desc)
  295. {
  296. s3c_irq_demux_eint(12, 19);
  297. }
  298. static void s3c_irq_demux_eint20_27(unsigned int irq, struct irq_desc *desc)
  299. {
  300. s3c_irq_demux_eint(20, 27);
  301. }
  302. static int __init s3c64xx_init_irq_eint(void)
  303. {
  304. int irq;
  305. for (irq = IRQ_EINT(0); irq <= IRQ_EINT(27); irq++) {
  306. irq_set_chip_and_handler(irq, &s3c_irq_eint, handle_level_irq);
  307. irq_set_chip_data(irq, (void *)eint_irq_to_bit(irq));
  308. set_irq_flags(irq, IRQF_VALID);
  309. }
  310. irq_set_chained_handler(IRQ_EINT0_3, s3c_irq_demux_eint0_3);
  311. irq_set_chained_handler(IRQ_EINT4_11, s3c_irq_demux_eint4_11);
  312. irq_set_chained_handler(IRQ_EINT12_19, s3c_irq_demux_eint12_19);
  313. irq_set_chained_handler(IRQ_EINT20_27, s3c_irq_demux_eint20_27);
  314. return 0;
  315. }
  316. arch_initcall(s3c64xx_init_irq_eint);
  317. void s3c64xx_restart(char mode, const char *cmd)
  318. {
  319. if (mode != 's')
  320. arch_wdt_reset();
  321. /* if all else fails, or mode was for soft, jump to 0 */
  322. soft_restart(0);
  323. }