pxa3xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa3xx.c
  3. *
  4. * code specific to pxa3xx aka Monahans
  5. *
  6. * Copyright (C) 2006 Marvell International Ltd.
  7. *
  8. * 2007-09-02: eric miao <eric.miao@marvell.com>
  9. * initial version
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/pm.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/irq.h>
  21. #include <linux/io.h>
  22. #include <linux/syscore_ops.h>
  23. #include <linux/i2c/pxa-i2c.h>
  24. #include <asm/mach/map.h>
  25. #include <asm/suspend.h>
  26. #include <mach/hardware.h>
  27. #include <mach/pxa3xx-regs.h>
  28. #include <mach/reset.h>
  29. #include <mach/ohci.h>
  30. #include <mach/pm.h>
  31. #include <mach/dma.h>
  32. #include <mach/smemc.h>
  33. #include "generic.h"
  34. #include "devices.h"
  35. #include "clock.h"
  36. #define PECR_IE(n) ((1 << ((n) * 2)) << 28)
  37. #define PECR_IS(n) ((1 << ((n) * 2)) << 29)
  38. static DEFINE_PXA3_CKEN(pxa3xx_ffuart, FFUART, 14857000, 1);
  39. static DEFINE_PXA3_CKEN(pxa3xx_btuart, BTUART, 14857000, 1);
  40. static DEFINE_PXA3_CKEN(pxa3xx_stuart, STUART, 14857000, 1);
  41. static DEFINE_PXA3_CKEN(pxa3xx_i2c, I2C, 32842000, 0);
  42. static DEFINE_PXA3_CKEN(pxa3xx_udc, UDC, 48000000, 5);
  43. static DEFINE_PXA3_CKEN(pxa3xx_usbh, USBH, 48000000, 0);
  44. static DEFINE_PXA3_CKEN(pxa3xx_u2d, USB2, 48000000, 0);
  45. static DEFINE_PXA3_CKEN(pxa3xx_keypad, KEYPAD, 32768, 0);
  46. static DEFINE_PXA3_CKEN(pxa3xx_ssp1, SSP1, 13000000, 0);
  47. static DEFINE_PXA3_CKEN(pxa3xx_ssp2, SSP2, 13000000, 0);
  48. static DEFINE_PXA3_CKEN(pxa3xx_ssp3, SSP3, 13000000, 0);
  49. static DEFINE_PXA3_CKEN(pxa3xx_ssp4, SSP4, 13000000, 0);
  50. static DEFINE_PXA3_CKEN(pxa3xx_pwm0, PWM0, 13000000, 0);
  51. static DEFINE_PXA3_CKEN(pxa3xx_pwm1, PWM1, 13000000, 0);
  52. static DEFINE_PXA3_CKEN(pxa3xx_mmc1, MMC1, 19500000, 0);
  53. static DEFINE_PXA3_CKEN(pxa3xx_mmc2, MMC2, 19500000, 0);
  54. static DEFINE_PXA3_CKEN(pxa3xx_gpio, GPIO, 13000000, 0);
  55. static DEFINE_CK(pxa3xx_lcd, LCD, &clk_pxa3xx_hsio_ops);
  56. static DEFINE_CK(pxa3xx_smemc, SMC, &clk_pxa3xx_smemc_ops);
  57. static DEFINE_CK(pxa3xx_camera, CAMERA, &clk_pxa3xx_hsio_ops);
  58. static DEFINE_CK(pxa3xx_ac97, AC97, &clk_pxa3xx_ac97_ops);
  59. static DEFINE_CLK(pxa3xx_pout, &clk_pxa3xx_pout_ops, 13000000, 70);
  60. static struct clk_lookup pxa3xx_clkregs[] = {
  61. INIT_CLKREG(&clk_pxa3xx_pout, NULL, "CLK_POUT"),
  62. /* Power I2C clock is always on */
  63. INIT_CLKREG(&clk_dummy, "pxa3xx-pwri2c.1", NULL),
  64. INIT_CLKREG(&clk_pxa3xx_lcd, "pxa2xx-fb", NULL),
  65. INIT_CLKREG(&clk_pxa3xx_camera, NULL, "CAMCLK"),
  66. INIT_CLKREG(&clk_pxa3xx_ac97, NULL, "AC97CLK"),
  67. INIT_CLKREG(&clk_pxa3xx_ffuart, "pxa2xx-uart.0", NULL),
  68. INIT_CLKREG(&clk_pxa3xx_btuart, "pxa2xx-uart.1", NULL),
  69. INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-uart.2", NULL),
  70. INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-ir", "UARTCLK"),
  71. INIT_CLKREG(&clk_pxa3xx_i2c, "pxa2xx-i2c.0", NULL),
  72. INIT_CLKREG(&clk_pxa3xx_udc, "pxa27x-udc", NULL),
  73. INIT_CLKREG(&clk_pxa3xx_usbh, "pxa27x-ohci", NULL),
  74. INIT_CLKREG(&clk_pxa3xx_u2d, "pxa3xx-u2d", NULL),
  75. INIT_CLKREG(&clk_pxa3xx_keypad, "pxa27x-keypad", NULL),
  76. INIT_CLKREG(&clk_pxa3xx_ssp1, "pxa27x-ssp.0", NULL),
  77. INIT_CLKREG(&clk_pxa3xx_ssp2, "pxa27x-ssp.1", NULL),
  78. INIT_CLKREG(&clk_pxa3xx_ssp3, "pxa27x-ssp.2", NULL),
  79. INIT_CLKREG(&clk_pxa3xx_ssp4, "pxa27x-ssp.3", NULL),
  80. INIT_CLKREG(&clk_pxa3xx_pwm0, "pxa27x-pwm.0", NULL),
  81. INIT_CLKREG(&clk_pxa3xx_pwm1, "pxa27x-pwm.1", NULL),
  82. INIT_CLKREG(&clk_pxa3xx_mmc1, "pxa2xx-mci.0", NULL),
  83. INIT_CLKREG(&clk_pxa3xx_mmc2, "pxa2xx-mci.1", NULL),
  84. INIT_CLKREG(&clk_pxa3xx_smemc, "pxa2xx-pcmcia", NULL),
  85. INIT_CLKREG(&clk_pxa3xx_gpio, "pxa-gpio", NULL),
  86. };
  87. #ifdef CONFIG_PM
  88. #define ISRAM_START 0x5c000000
  89. #define ISRAM_SIZE SZ_256K
  90. static void __iomem *sram;
  91. static unsigned long wakeup_src;
  92. /*
  93. * Enter a standby mode (S0D1C2 or S0D2C2). Upon wakeup, the dynamic
  94. * memory controller has to be reinitialised, so we place some code
  95. * in the SRAM to perform this function.
  96. *
  97. * We disable FIQs across the standby - otherwise, we might receive a
  98. * FIQ while the SDRAM is unavailable.
  99. */
  100. static void pxa3xx_cpu_standby(unsigned int pwrmode)
  101. {
  102. extern const char pm_enter_standby_start[], pm_enter_standby_end[];
  103. void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
  104. memcpy_toio(sram + 0x8000, pm_enter_standby_start,
  105. pm_enter_standby_end - pm_enter_standby_start);
  106. AD2D0SR = ~0;
  107. AD2D1SR = ~0;
  108. AD2D0ER = wakeup_src;
  109. AD2D1ER = 0;
  110. ASCR = ASCR;
  111. ARSR = ARSR;
  112. local_fiq_disable();
  113. fn(pwrmode);
  114. local_fiq_enable();
  115. AD2D0ER = 0;
  116. AD2D1ER = 0;
  117. }
  118. /*
  119. * NOTE: currently, the OBM (OEM Boot Module) binary comes along with
  120. * PXA3xx development kits assumes that the resuming process continues
  121. * with the address stored within the first 4 bytes of SDRAM. The PSPR
  122. * register is used privately by BootROM and OBM, and _must_ be set to
  123. * 0x5c014000 for the moment.
  124. */
  125. static void pxa3xx_cpu_pm_suspend(void)
  126. {
  127. volatile unsigned long *p = (volatile void *)0xc0000000;
  128. unsigned long saved_data = *p;
  129. #ifndef CONFIG_IWMMXT
  130. u64 acc0;
  131. asm volatile("mra %Q0, %R0, acc0" : "=r" (acc0));
  132. #endif
  133. extern int pxa3xx_finish_suspend(unsigned long);
  134. /* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
  135. CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
  136. CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
  137. /* clear and setup wakeup source */
  138. AD3SR = ~0;
  139. AD3ER = wakeup_src;
  140. ASCR = ASCR;
  141. ARSR = ARSR;
  142. PCFR |= (1u << 13); /* L1_DIS */
  143. PCFR &= ~((1u << 12) | (1u << 1)); /* L0_EN | SL_ROD */
  144. PSPR = 0x5c014000;
  145. /* overwrite with the resume address */
  146. *p = virt_to_phys(cpu_resume);
  147. cpu_suspend(0, pxa3xx_finish_suspend);
  148. *p = saved_data;
  149. AD3ER = 0;
  150. #ifndef CONFIG_IWMMXT
  151. asm volatile("mar acc0, %Q0, %R0" : "=r" (acc0));
  152. #endif
  153. }
  154. static void pxa3xx_cpu_pm_enter(suspend_state_t state)
  155. {
  156. /*
  157. * Don't sleep if no wakeup sources are defined
  158. */
  159. if (wakeup_src == 0) {
  160. printk(KERN_ERR "Not suspending: no wakeup sources\n");
  161. return;
  162. }
  163. switch (state) {
  164. case PM_SUSPEND_STANDBY:
  165. pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
  166. break;
  167. case PM_SUSPEND_MEM:
  168. pxa3xx_cpu_pm_suspend();
  169. break;
  170. }
  171. }
  172. static int pxa3xx_cpu_pm_valid(suspend_state_t state)
  173. {
  174. return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
  175. }
  176. static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
  177. .valid = pxa3xx_cpu_pm_valid,
  178. .enter = pxa3xx_cpu_pm_enter,
  179. };
  180. static void __init pxa3xx_init_pm(void)
  181. {
  182. sram = ioremap(ISRAM_START, ISRAM_SIZE);
  183. if (!sram) {
  184. printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
  185. return;
  186. }
  187. /*
  188. * Since we copy wakeup code into the SRAM, we need to ensure
  189. * that it is preserved over the low power modes. Note: bit 8
  190. * is undocumented in the developer manual, but must be set.
  191. */
  192. AD1R |= ADXR_L2 | ADXR_R0;
  193. AD2R |= ADXR_L2 | ADXR_R0;
  194. AD3R |= ADXR_L2 | ADXR_R0;
  195. /*
  196. * Clear the resume enable registers.
  197. */
  198. AD1D0ER = 0;
  199. AD2D0ER = 0;
  200. AD2D1ER = 0;
  201. AD3ER = 0;
  202. pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
  203. }
  204. static int pxa3xx_set_wake(struct irq_data *d, unsigned int on)
  205. {
  206. unsigned long flags, mask = 0;
  207. switch (d->irq) {
  208. case IRQ_SSP3:
  209. mask = ADXER_MFP_WSSP3;
  210. break;
  211. case IRQ_MSL:
  212. mask = ADXER_WMSL0;
  213. break;
  214. case IRQ_USBH2:
  215. case IRQ_USBH1:
  216. mask = ADXER_WUSBH;
  217. break;
  218. case IRQ_KEYPAD:
  219. mask = ADXER_WKP;
  220. break;
  221. case IRQ_AC97:
  222. mask = ADXER_MFP_WAC97;
  223. break;
  224. case IRQ_USIM:
  225. mask = ADXER_WUSIM0;
  226. break;
  227. case IRQ_SSP2:
  228. mask = ADXER_MFP_WSSP2;
  229. break;
  230. case IRQ_I2C:
  231. mask = ADXER_MFP_WI2C;
  232. break;
  233. case IRQ_STUART:
  234. mask = ADXER_MFP_WUART3;
  235. break;
  236. case IRQ_BTUART:
  237. mask = ADXER_MFP_WUART2;
  238. break;
  239. case IRQ_FFUART:
  240. mask = ADXER_MFP_WUART1;
  241. break;
  242. case IRQ_MMC:
  243. mask = ADXER_MFP_WMMC1;
  244. break;
  245. case IRQ_SSP:
  246. mask = ADXER_MFP_WSSP1;
  247. break;
  248. case IRQ_RTCAlrm:
  249. mask = ADXER_WRTC;
  250. break;
  251. case IRQ_SSP4:
  252. mask = ADXER_MFP_WSSP4;
  253. break;
  254. case IRQ_TSI:
  255. mask = ADXER_WTSI;
  256. break;
  257. case IRQ_USIM2:
  258. mask = ADXER_WUSIM1;
  259. break;
  260. case IRQ_MMC2:
  261. mask = ADXER_MFP_WMMC2;
  262. break;
  263. case IRQ_NAND:
  264. mask = ADXER_MFP_WFLASH;
  265. break;
  266. case IRQ_USB2:
  267. mask = ADXER_WUSB2;
  268. break;
  269. case IRQ_WAKEUP0:
  270. mask = ADXER_WEXTWAKE0;
  271. break;
  272. case IRQ_WAKEUP1:
  273. mask = ADXER_WEXTWAKE1;
  274. break;
  275. case IRQ_MMC3:
  276. mask = ADXER_MFP_GEN12;
  277. break;
  278. default:
  279. return -EINVAL;
  280. }
  281. local_irq_save(flags);
  282. if (on)
  283. wakeup_src |= mask;
  284. else
  285. wakeup_src &= ~mask;
  286. local_irq_restore(flags);
  287. return 0;
  288. }
  289. #else
  290. static inline void pxa3xx_init_pm(void) {}
  291. #define pxa3xx_set_wake NULL
  292. #endif
  293. static void pxa_ack_ext_wakeup(struct irq_data *d)
  294. {
  295. PECR |= PECR_IS(d->irq - IRQ_WAKEUP0);
  296. }
  297. static void pxa_mask_ext_wakeup(struct irq_data *d)
  298. {
  299. pxa_mask_irq(d);
  300. PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0);
  301. }
  302. static void pxa_unmask_ext_wakeup(struct irq_data *d)
  303. {
  304. pxa_unmask_irq(d);
  305. PECR |= PECR_IE(d->irq - IRQ_WAKEUP0);
  306. }
  307. static int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type)
  308. {
  309. if (flow_type & IRQ_TYPE_EDGE_RISING)
  310. PWER |= 1 << (d->irq - IRQ_WAKEUP0);
  311. if (flow_type & IRQ_TYPE_EDGE_FALLING)
  312. PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2);
  313. return 0;
  314. }
  315. static struct irq_chip pxa_ext_wakeup_chip = {
  316. .name = "WAKEUP",
  317. .irq_ack = pxa_ack_ext_wakeup,
  318. .irq_mask = pxa_mask_ext_wakeup,
  319. .irq_unmask = pxa_unmask_ext_wakeup,
  320. .irq_set_type = pxa_set_ext_wakeup_type,
  321. };
  322. static void __init pxa_init_ext_wakeup_irq(int (*fn)(struct irq_data *,
  323. unsigned int))
  324. {
  325. int irq;
  326. for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
  327. irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip,
  328. handle_edge_irq);
  329. set_irq_flags(irq, IRQF_VALID);
  330. }
  331. pxa_ext_wakeup_chip.irq_set_wake = fn;
  332. }
  333. void __init pxa3xx_init_irq(void)
  334. {
  335. /* enable CP6 access */
  336. u32 value;
  337. __asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
  338. value |= (1 << 6);
  339. __asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
  340. pxa_init_irq(56, pxa3xx_set_wake);
  341. pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
  342. }
  343. static struct map_desc pxa3xx_io_desc[] __initdata = {
  344. { /* Mem Ctl */
  345. .virtual = (unsigned long)SMEMC_VIRT,
  346. .pfn = __phys_to_pfn(PXA3XX_SMEMC_BASE),
  347. .length = 0x00200000,
  348. .type = MT_DEVICE
  349. }
  350. };
  351. void __init pxa3xx_map_io(void)
  352. {
  353. pxa_map_io();
  354. iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
  355. pxa3xx_get_clk_frequency_khz(1);
  356. }
  357. /*
  358. * device registration specific to PXA3xx.
  359. */
  360. void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
  361. {
  362. pxa_register_device(&pxa3xx_device_i2c_power, info);
  363. }
  364. static struct platform_device *devices[] __initdata = {
  365. &pxa_device_gpio,
  366. &pxa27x_device_udc,
  367. &pxa_device_pmu,
  368. &pxa_device_i2s,
  369. &pxa_device_asoc_ssp1,
  370. &pxa_device_asoc_ssp2,
  371. &pxa_device_asoc_ssp3,
  372. &pxa_device_asoc_ssp4,
  373. &pxa_device_asoc_platform,
  374. &sa1100_device_rtc,
  375. &pxa_device_rtc,
  376. &pxa27x_device_ssp1,
  377. &pxa27x_device_ssp2,
  378. &pxa27x_device_ssp3,
  379. &pxa3xx_device_ssp4,
  380. &pxa27x_device_pwm0,
  381. &pxa27x_device_pwm1,
  382. };
  383. static int __init pxa3xx_init(void)
  384. {
  385. int ret = 0;
  386. if (cpu_is_pxa3xx()) {
  387. reset_status = ARSR;
  388. /*
  389. * clear RDH bit every time after reset
  390. *
  391. * Note: the last 3 bits DxS are write-1-to-clear so carefully
  392. * preserve them here in case they will be referenced later
  393. */
  394. ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
  395. clkdev_add_table(pxa3xx_clkregs, ARRAY_SIZE(pxa3xx_clkregs));
  396. if ((ret = pxa_init_dma(IRQ_DMA, 32)))
  397. return ret;
  398. pxa3xx_init_pm();
  399. register_syscore_ops(&pxa_irq_syscore_ops);
  400. register_syscore_ops(&pxa3xx_mfp_syscore_ops);
  401. register_syscore_ops(&pxa3xx_clock_syscore_ops);
  402. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  403. }
  404. return ret;
  405. }
  406. postcore_initcall(pxa3xx_init);