pm34xx.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/slab.h>
  30. #include <trace/events/power.h>
  31. #include <asm/suspend.h>
  32. #include <plat/sram.h>
  33. #include "clockdomain.h"
  34. #include "powerdomain.h"
  35. #include <plat/sdrc.h>
  36. #include <plat/prcm.h>
  37. #include <plat/gpmc.h>
  38. #include <plat/dma.h>
  39. #include "common.h"
  40. #include "cm2xxx_3xxx.h"
  41. #include "cm-regbits-34xx.h"
  42. #include "prm-regbits-34xx.h"
  43. #include "prm2xxx_3xxx.h"
  44. #include "pm.h"
  45. #include "sdrc.h"
  46. #include "control.h"
  47. #ifdef CONFIG_SUSPEND
  48. static suspend_state_t suspend_state = PM_SUSPEND_ON;
  49. #endif
  50. /* pm34xx errata defined in pm.h */
  51. u16 pm34xx_errata;
  52. struct power_state {
  53. struct powerdomain *pwrdm;
  54. u32 next_state;
  55. #ifdef CONFIG_SUSPEND
  56. u32 saved_state;
  57. #endif
  58. struct list_head node;
  59. };
  60. static LIST_HEAD(pwrst_list);
  61. static int (*_omap_save_secure_sram)(u32 *addr);
  62. void (*omap3_do_wfi_sram)(void);
  63. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  64. static struct powerdomain *core_pwrdm, *per_pwrdm;
  65. static struct powerdomain *cam_pwrdm;
  66. static inline void omap3_per_save_context(void)
  67. {
  68. omap_gpio_save_context();
  69. }
  70. static inline void omap3_per_restore_context(void)
  71. {
  72. omap_gpio_restore_context();
  73. }
  74. static void omap3_enable_io_chain(void)
  75. {
  76. int timeout = 0;
  77. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  78. PM_WKEN);
  79. /* Do a readback to assure write has been done */
  80. omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  81. while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
  82. OMAP3430_ST_IO_CHAIN_MASK)) {
  83. timeout++;
  84. if (timeout > 1000) {
  85. pr_err("Wake up daisy chain activation failed.\n");
  86. return;
  87. }
  88. omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
  89. WKUP_MOD, PM_WKEN);
  90. }
  91. }
  92. static void omap3_disable_io_chain(void)
  93. {
  94. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  95. PM_WKEN);
  96. }
  97. static void omap3_core_save_context(void)
  98. {
  99. omap3_ctrl_save_padconf();
  100. /*
  101. * Force write last pad into memory, as this can fail in some
  102. * cases according to errata 1.157, 1.185
  103. */
  104. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  105. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  106. /* Save the Interrupt controller context */
  107. omap_intc_save_context();
  108. /* Save the GPMC context */
  109. omap3_gpmc_save_context();
  110. /* Save the system control module context, padconf already save above*/
  111. omap3_control_save_context();
  112. omap_dma_global_context_save();
  113. }
  114. static void omap3_core_restore_context(void)
  115. {
  116. /* Restore the control module context, padconf restored by h/w */
  117. omap3_control_restore_context();
  118. /* Restore the GPMC context */
  119. omap3_gpmc_restore_context();
  120. /* Restore the interrupt controller context */
  121. omap_intc_restore_context();
  122. omap_dma_global_context_restore();
  123. }
  124. /*
  125. * FIXME: This function should be called before entering off-mode after
  126. * OMAP3 secure services have been accessed. Currently it is only called
  127. * once during boot sequence, but this works as we are not using secure
  128. * services.
  129. */
  130. static void omap3_save_secure_ram_context(void)
  131. {
  132. u32 ret;
  133. int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  134. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  135. /*
  136. * MPU next state must be set to POWER_ON temporarily,
  137. * otherwise the WFI executed inside the ROM code
  138. * will hang the system.
  139. */
  140. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  141. ret = _omap_save_secure_sram((u32 *)
  142. __pa(omap3_secure_ram_storage));
  143. pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
  144. /* Following is for error tracking, it should not happen */
  145. if (ret) {
  146. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  147. ret);
  148. while (1)
  149. ;
  150. }
  151. }
  152. }
  153. /*
  154. * PRCM Interrupt Handler Helper Function
  155. *
  156. * The purpose of this function is to clear any wake-up events latched
  157. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  158. * may occur whilst attempting to clear a PM_WKST_x register and thus
  159. * set another bit in this register. A while loop is used to ensure
  160. * that any peripheral wake-up events occurring while attempting to
  161. * clear the PM_WKST_x are detected and cleared.
  162. */
  163. static int prcm_clear_mod_irqs(s16 module, u8 regs, u32 ignore_bits)
  164. {
  165. u32 wkst, fclk, iclk, clken;
  166. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  167. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  168. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  169. u16 grpsel_off = (regs == 3) ?
  170. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  171. int c = 0;
  172. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  173. wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
  174. wkst &= ~ignore_bits;
  175. if (wkst) {
  176. iclk = omap2_cm_read_mod_reg(module, iclk_off);
  177. fclk = omap2_cm_read_mod_reg(module, fclk_off);
  178. while (wkst) {
  179. clken = wkst;
  180. omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
  181. /*
  182. * For USBHOST, we don't know whether HOST1 or
  183. * HOST2 woke us up, so enable both f-clocks
  184. */
  185. if (module == OMAP3430ES2_USBHOST_MOD)
  186. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  187. omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
  188. omap2_prm_write_mod_reg(wkst, module, wkst_off);
  189. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  190. wkst &= ~ignore_bits;
  191. c++;
  192. }
  193. omap2_cm_write_mod_reg(iclk, module, iclk_off);
  194. omap2_cm_write_mod_reg(fclk, module, fclk_off);
  195. }
  196. return c;
  197. }
  198. static irqreturn_t _prcm_int_handle_io(int irq, void *unused)
  199. {
  200. int c;
  201. c = prcm_clear_mod_irqs(WKUP_MOD, 1,
  202. ~(OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK));
  203. return c ? IRQ_HANDLED : IRQ_NONE;
  204. }
  205. static irqreturn_t _prcm_int_handle_wakeup(int irq, void *unused)
  206. {
  207. int c;
  208. /*
  209. * Clear all except ST_IO and ST_IO_CHAIN for wkup module,
  210. * these are handled in a separate handler to avoid acking
  211. * IO events before parsing in mux code
  212. */
  213. c = prcm_clear_mod_irqs(WKUP_MOD, 1,
  214. OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK);
  215. c += prcm_clear_mod_irqs(CORE_MOD, 1, 0);
  216. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1, 0);
  217. if (omap_rev() > OMAP3430_REV_ES1_0) {
  218. c += prcm_clear_mod_irqs(CORE_MOD, 3, 0);
  219. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1, 0);
  220. }
  221. return c ? IRQ_HANDLED : IRQ_NONE;
  222. }
  223. static void omap34xx_save_context(u32 *save)
  224. {
  225. u32 val;
  226. /* Read Auxiliary Control Register */
  227. asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
  228. *save++ = 1;
  229. *save++ = val;
  230. /* Read L2 AUX ctrl register */
  231. asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
  232. *save++ = 1;
  233. *save++ = val;
  234. }
  235. static int omap34xx_do_sram_idle(unsigned long save_state)
  236. {
  237. omap34xx_cpu_suspend(save_state);
  238. return 0;
  239. }
  240. void omap_sram_idle(void)
  241. {
  242. /* Variable to tell what needs to be saved and restored
  243. * in omap_sram_idle*/
  244. /* save_state = 0 => Nothing to save and restored */
  245. /* save_state = 1 => Only L1 and logic lost */
  246. /* save_state = 2 => Only L2 lost */
  247. /* save_state = 3 => L1, L2 and logic lost */
  248. int save_state = 0;
  249. int mpu_next_state = PWRDM_POWER_ON;
  250. int per_next_state = PWRDM_POWER_ON;
  251. int core_next_state = PWRDM_POWER_ON;
  252. int per_going_off;
  253. int core_prev_state, per_prev_state;
  254. u32 sdrc_pwr = 0;
  255. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  256. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  257. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  258. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  259. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  260. switch (mpu_next_state) {
  261. case PWRDM_POWER_ON:
  262. case PWRDM_POWER_RET:
  263. /* No need to save context */
  264. save_state = 0;
  265. break;
  266. case PWRDM_POWER_OFF:
  267. save_state = 3;
  268. break;
  269. default:
  270. /* Invalid state */
  271. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  272. return;
  273. }
  274. /* NEON control */
  275. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  276. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  277. /* Enable IO-PAD and IO-CHAIN wakeups */
  278. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  279. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  280. if (omap3_has_io_wakeup() &&
  281. (per_next_state < PWRDM_POWER_ON ||
  282. core_next_state < PWRDM_POWER_ON)) {
  283. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  284. if (omap3_has_io_chain_ctrl())
  285. omap3_enable_io_chain();
  286. }
  287. pwrdm_pre_transition();
  288. /* PER */
  289. if (per_next_state < PWRDM_POWER_ON) {
  290. per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
  291. omap2_gpio_prepare_for_idle(per_going_off);
  292. if (per_next_state == PWRDM_POWER_OFF)
  293. omap3_per_save_context();
  294. }
  295. /* CORE */
  296. if (core_next_state < PWRDM_POWER_ON) {
  297. if (core_next_state == PWRDM_POWER_OFF) {
  298. omap3_core_save_context();
  299. omap3_cm_save_context();
  300. }
  301. }
  302. omap3_intc_prepare_idle();
  303. /*
  304. * On EMU/HS devices ROM code restores a SRDC value
  305. * from scratchpad which has automatic self refresh on timeout
  306. * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
  307. * Hence store/restore the SDRC_POWER register here.
  308. */
  309. if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
  310. (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
  311. omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
  312. core_next_state == PWRDM_POWER_OFF)
  313. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  314. /*
  315. * omap3_arm_context is the location where some ARM context
  316. * get saved. The rest is placed on the stack, and restored
  317. * from there before resuming.
  318. */
  319. if (save_state)
  320. omap34xx_save_context(omap3_arm_context);
  321. if (save_state == 1 || save_state == 3)
  322. cpu_suspend(save_state, omap34xx_do_sram_idle);
  323. else
  324. omap34xx_do_sram_idle(save_state);
  325. /* Restore normal SDRC POWER settings */
  326. if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
  327. (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
  328. omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
  329. core_next_state == PWRDM_POWER_OFF)
  330. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  331. /* CORE */
  332. if (core_next_state < PWRDM_POWER_ON) {
  333. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  334. if (core_prev_state == PWRDM_POWER_OFF) {
  335. omap3_core_restore_context();
  336. omap3_cm_restore_context();
  337. omap3_sram_restore_context();
  338. omap2_sms_restore_context();
  339. }
  340. if (core_next_state == PWRDM_POWER_OFF)
  341. omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
  342. OMAP3430_GR_MOD,
  343. OMAP3_PRM_VOLTCTRL_OFFSET);
  344. }
  345. omap3_intc_resume_idle();
  346. pwrdm_post_transition();
  347. /* PER */
  348. if (per_next_state < PWRDM_POWER_ON) {
  349. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  350. omap2_gpio_resume_after_idle();
  351. if (per_prev_state == PWRDM_POWER_OFF)
  352. omap3_per_restore_context();
  353. }
  354. /* Disable IO-PAD and IO-CHAIN wakeup */
  355. if (omap3_has_io_wakeup() &&
  356. (per_next_state < PWRDM_POWER_ON ||
  357. core_next_state < PWRDM_POWER_ON)) {
  358. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
  359. PM_WKEN);
  360. if (omap3_has_io_chain_ctrl())
  361. omap3_disable_io_chain();
  362. }
  363. clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  364. }
  365. static void omap3_pm_idle(void)
  366. {
  367. local_irq_disable();
  368. local_fiq_disable();
  369. if (omap_irq_pending() || need_resched())
  370. goto out;
  371. trace_power_start(POWER_CSTATE, 1, smp_processor_id());
  372. trace_cpu_idle(1, smp_processor_id());
  373. omap_sram_idle();
  374. trace_power_end(smp_processor_id());
  375. trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
  376. out:
  377. local_fiq_enable();
  378. local_irq_enable();
  379. }
  380. #ifdef CONFIG_SUSPEND
  381. static int omap3_pm_suspend(void)
  382. {
  383. struct power_state *pwrst;
  384. int state, ret = 0;
  385. /* Read current next_pwrsts */
  386. list_for_each_entry(pwrst, &pwrst_list, node)
  387. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  388. /* Set ones wanted by suspend */
  389. list_for_each_entry(pwrst, &pwrst_list, node) {
  390. if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  391. goto restore;
  392. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  393. goto restore;
  394. }
  395. omap3_intc_suspend();
  396. omap_sram_idle();
  397. restore:
  398. /* Restore next_pwrsts */
  399. list_for_each_entry(pwrst, &pwrst_list, node) {
  400. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  401. if (state > pwrst->next_state) {
  402. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  403. "target state %d\n",
  404. pwrst->pwrdm->name, pwrst->next_state);
  405. ret = -1;
  406. }
  407. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  408. }
  409. if (ret)
  410. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  411. else
  412. printk(KERN_INFO "Successfully put all powerdomains "
  413. "to target state\n");
  414. return ret;
  415. }
  416. static int omap3_pm_enter(suspend_state_t unused)
  417. {
  418. int ret = 0;
  419. switch (suspend_state) {
  420. case PM_SUSPEND_STANDBY:
  421. case PM_SUSPEND_MEM:
  422. ret = omap3_pm_suspend();
  423. break;
  424. default:
  425. ret = -EINVAL;
  426. }
  427. return ret;
  428. }
  429. /* Hooks to enable / disable UART interrupts during suspend */
  430. static int omap3_pm_begin(suspend_state_t state)
  431. {
  432. disable_hlt();
  433. suspend_state = state;
  434. omap_prcm_irq_prepare();
  435. return 0;
  436. }
  437. static void omap3_pm_end(void)
  438. {
  439. suspend_state = PM_SUSPEND_ON;
  440. enable_hlt();
  441. return;
  442. }
  443. static void omap3_pm_finish(void)
  444. {
  445. omap_prcm_irq_complete();
  446. }
  447. static const struct platform_suspend_ops omap_pm_ops = {
  448. .begin = omap3_pm_begin,
  449. .end = omap3_pm_end,
  450. .enter = omap3_pm_enter,
  451. .finish = omap3_pm_finish,
  452. .valid = suspend_valid_only_mem,
  453. };
  454. #endif /* CONFIG_SUSPEND */
  455. /**
  456. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  457. * retention
  458. *
  459. * In cases where IVA2 is activated by bootcode, it may prevent
  460. * full-chip retention or off-mode because it is not idle. This
  461. * function forces the IVA2 into idle state so it can go
  462. * into retention/off and thus allow full-chip retention/off.
  463. *
  464. **/
  465. static void __init omap3_iva_idle(void)
  466. {
  467. /* ensure IVA2 clock is disabled */
  468. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  469. /* if no clock activity, nothing else to do */
  470. if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  471. OMAP3430_CLKACTIVITY_IVA2_MASK))
  472. return;
  473. /* Reset IVA2 */
  474. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  475. OMAP3430_RST2_IVA2_MASK |
  476. OMAP3430_RST3_IVA2_MASK,
  477. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  478. /* Enable IVA2 clock */
  479. omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  480. OMAP3430_IVA2_MOD, CM_FCLKEN);
  481. /* Set IVA2 boot mode to 'idle' */
  482. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  483. OMAP343X_CONTROL_IVA2_BOOTMOD);
  484. /* Un-reset IVA2 */
  485. omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  486. /* Disable IVA2 clock */
  487. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  488. /* Reset IVA2 */
  489. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  490. OMAP3430_RST2_IVA2_MASK |
  491. OMAP3430_RST3_IVA2_MASK,
  492. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  493. }
  494. static void __init omap3_d2d_idle(void)
  495. {
  496. u16 mask, padconf;
  497. /* In a stand alone OMAP3430 where there is not a stacked
  498. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  499. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  500. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  501. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  502. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  503. padconf |= mask;
  504. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  505. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  506. padconf |= mask;
  507. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  508. /* reset modem */
  509. omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
  510. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
  511. CORE_MOD, OMAP2_RM_RSTCTRL);
  512. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  513. }
  514. static void __init prcm_setup_regs(void)
  515. {
  516. u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
  517. OMAP3630_EN_UART4_MASK : 0;
  518. u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
  519. OMAP3630_GRPSEL_UART4_MASK : 0;
  520. /* XXX This should be handled by hwmod code or SCM init code */
  521. omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
  522. /*
  523. * Enable control of expternal oscillator through
  524. * sys_clkreq. In the long run clock framework should
  525. * take care of this.
  526. */
  527. omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  528. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  529. OMAP3430_GR_MOD,
  530. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  531. /* setup wakup source */
  532. omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
  533. OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
  534. WKUP_MOD, PM_WKEN);
  535. /* No need to write EN_IO, that is always enabled */
  536. omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
  537. OMAP3430_GRPSEL_GPT1_MASK |
  538. OMAP3430_GRPSEL_GPT12_MASK,
  539. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  540. /* Enable PM_WKEN to support DSS LPR */
  541. omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
  542. OMAP3430_DSS_MOD, PM_WKEN);
  543. /* Enable wakeups in PER */
  544. omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
  545. OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
  546. OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
  547. OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
  548. OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
  549. OMAP3430_EN_MCBSP4_MASK,
  550. OMAP3430_PER_MOD, PM_WKEN);
  551. /* and allow them to wake up MPU */
  552. omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
  553. OMAP3430_GRPSEL_GPIO2_MASK |
  554. OMAP3430_GRPSEL_GPIO3_MASK |
  555. OMAP3430_GRPSEL_GPIO4_MASK |
  556. OMAP3430_GRPSEL_GPIO5_MASK |
  557. OMAP3430_GRPSEL_GPIO6_MASK |
  558. OMAP3430_GRPSEL_UART3_MASK |
  559. OMAP3430_GRPSEL_MCBSP2_MASK |
  560. OMAP3430_GRPSEL_MCBSP3_MASK |
  561. OMAP3430_GRPSEL_MCBSP4_MASK,
  562. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  563. /* Don't attach IVA interrupts */
  564. omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  565. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  566. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  567. omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  568. /* Clear any pending 'reset' flags */
  569. omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  570. omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  571. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  572. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  573. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  574. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  575. omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  576. /* Clear any pending PRCM interrupts */
  577. omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  578. omap3_iva_idle();
  579. omap3_d2d_idle();
  580. }
  581. void omap3_pm_off_mode_enable(int enable)
  582. {
  583. struct power_state *pwrst;
  584. u32 state;
  585. if (enable)
  586. state = PWRDM_POWER_OFF;
  587. else
  588. state = PWRDM_POWER_RET;
  589. list_for_each_entry(pwrst, &pwrst_list, node) {
  590. if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
  591. pwrst->pwrdm == core_pwrdm &&
  592. state == PWRDM_POWER_OFF) {
  593. pwrst->next_state = PWRDM_POWER_RET;
  594. pr_warn("%s: Core OFF disabled due to errata i583\n",
  595. __func__);
  596. } else {
  597. pwrst->next_state = state;
  598. }
  599. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  600. }
  601. }
  602. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  603. {
  604. struct power_state *pwrst;
  605. list_for_each_entry(pwrst, &pwrst_list, node) {
  606. if (pwrst->pwrdm == pwrdm)
  607. return pwrst->next_state;
  608. }
  609. return -EINVAL;
  610. }
  611. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  612. {
  613. struct power_state *pwrst;
  614. list_for_each_entry(pwrst, &pwrst_list, node) {
  615. if (pwrst->pwrdm == pwrdm) {
  616. pwrst->next_state = state;
  617. return 0;
  618. }
  619. }
  620. return -EINVAL;
  621. }
  622. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  623. {
  624. struct power_state *pwrst;
  625. if (!pwrdm->pwrsts)
  626. return 0;
  627. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  628. if (!pwrst)
  629. return -ENOMEM;
  630. pwrst->pwrdm = pwrdm;
  631. pwrst->next_state = PWRDM_POWER_RET;
  632. list_add(&pwrst->node, &pwrst_list);
  633. if (pwrdm_has_hdwr_sar(pwrdm))
  634. pwrdm_enable_hdwr_sar(pwrdm);
  635. return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  636. }
  637. /*
  638. * Enable hw supervised mode for all clockdomains if it's
  639. * supported. Initiate sleep transition for other clockdomains, if
  640. * they are not used
  641. */
  642. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  643. {
  644. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  645. clkdm_allow_idle(clkdm);
  646. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  647. atomic_read(&clkdm->usecount) == 0)
  648. clkdm_sleep(clkdm);
  649. return 0;
  650. }
  651. /*
  652. * Push functions to SRAM
  653. *
  654. * The minimum set of functions is pushed to SRAM for execution:
  655. * - omap3_do_wfi for erratum i581 WA,
  656. * - save_secure_ram_context for security extensions.
  657. */
  658. void omap_push_sram_idle(void)
  659. {
  660. omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);
  661. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  662. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  663. save_secure_ram_context_sz);
  664. }
  665. static void __init pm_errata_configure(void)
  666. {
  667. if (cpu_is_omap3630()) {
  668. pm34xx_errata |= PM_RTA_ERRATUM_i608;
  669. /* Enable the l2 cache toggling in sleep logic */
  670. enable_omap3630_toggle_l2_on_restore();
  671. if (omap_rev() < OMAP3630_REV_ES1_2)
  672. pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
  673. }
  674. }
  675. static int __init omap3_pm_init(void)
  676. {
  677. struct power_state *pwrst, *tmp;
  678. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  679. int ret;
  680. if (!cpu_is_omap34xx())
  681. return -ENODEV;
  682. if (!omap3_has_io_chain_ctrl())
  683. pr_warning("PM: no software I/O chain control; some wakeups may be lost\n");
  684. pm_errata_configure();
  685. /* XXX prcm_setup_regs needs to be before enabling hw
  686. * supervised mode for powerdomains */
  687. prcm_setup_regs();
  688. ret = request_irq(omap_prcm_event_to_irq("wkup"),
  689. _prcm_int_handle_wakeup, IRQF_NO_SUSPEND, "pm_wkup", NULL);
  690. if (ret) {
  691. pr_err("pm: Failed to request pm_wkup irq\n");
  692. goto err1;
  693. }
  694. /* IO interrupt is shared with mux code */
  695. ret = request_irq(omap_prcm_event_to_irq("io"),
  696. _prcm_int_handle_io, IRQF_SHARED | IRQF_NO_SUSPEND, "pm_io",
  697. omap3_pm_init);
  698. if (ret) {
  699. pr_err("pm: Failed to request pm_io irq\n");
  700. goto err1;
  701. }
  702. ret = pwrdm_for_each(pwrdms_setup, NULL);
  703. if (ret) {
  704. printk(KERN_ERR "Failed to setup powerdomains\n");
  705. goto err2;
  706. }
  707. (void) clkdm_for_each(clkdms_setup, NULL);
  708. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  709. if (mpu_pwrdm == NULL) {
  710. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  711. goto err2;
  712. }
  713. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  714. per_pwrdm = pwrdm_lookup("per_pwrdm");
  715. core_pwrdm = pwrdm_lookup("core_pwrdm");
  716. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  717. neon_clkdm = clkdm_lookup("neon_clkdm");
  718. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  719. per_clkdm = clkdm_lookup("per_clkdm");
  720. core_clkdm = clkdm_lookup("core_clkdm");
  721. #ifdef CONFIG_SUSPEND
  722. suspend_set_ops(&omap_pm_ops);
  723. #endif /* CONFIG_SUSPEND */
  724. pm_idle = omap3_pm_idle;
  725. omap3_idle_init();
  726. /*
  727. * RTA is disabled during initialization as per erratum i608
  728. * it is safer to disable RTA by the bootloader, but we would like
  729. * to be doubly sure here and prevent any mishaps.
  730. */
  731. if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
  732. omap3630_ctrl_disable_rta();
  733. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  734. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  735. omap3_secure_ram_storage =
  736. kmalloc(0x803F, GFP_KERNEL);
  737. if (!omap3_secure_ram_storage)
  738. printk(KERN_ERR "Memory allocation failed when"
  739. "allocating for secure sram context\n");
  740. local_irq_disable();
  741. local_fiq_disable();
  742. omap_dma_global_context_save();
  743. omap3_save_secure_ram_context();
  744. omap_dma_global_context_restore();
  745. local_irq_enable();
  746. local_fiq_enable();
  747. }
  748. omap3_save_scratchpad_contents();
  749. err1:
  750. return ret;
  751. err2:
  752. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  753. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  754. list_del(&pwrst->node);
  755. kfree(pwrst);
  756. }
  757. return ret;
  758. }
  759. late_initcall(omap3_pm_init);