cpuidle44xx.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * OMAP4 CPU idle Routines
  3. *
  4. * Copyright (C) 2011 Texas Instruments, Inc.
  5. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  6. * Rajendra Nayak <rnayak@ti.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/sched.h>
  13. #include <linux/cpuidle.h>
  14. #include <linux/cpu_pm.h>
  15. #include <linux/export.h>
  16. #include <linux/clockchips.h>
  17. #include <asm/proc-fns.h>
  18. #include "common.h"
  19. #include "pm.h"
  20. #include "prm.h"
  21. #ifdef CONFIG_CPU_IDLE
  22. /* Machine specific information to be recorded in the C-state driver_data */
  23. struct omap4_idle_statedata {
  24. u32 cpu_state;
  25. u32 mpu_logic_state;
  26. u32 mpu_state;
  27. u8 valid;
  28. };
  29. static struct cpuidle_params cpuidle_params_table[] = {
  30. /* C1 - CPU0 ON + CPU1 ON + MPU ON */
  31. {.exit_latency = 2 + 2 , .target_residency = 5, .valid = 1},
  32. /* C2- CPU0 OFF + CPU1 OFF + MPU CSWR */
  33. {.exit_latency = 328 + 440 , .target_residency = 960, .valid = 1},
  34. /* C3 - CPU0 OFF + CPU1 OFF + MPU OSWR */
  35. {.exit_latency = 460 + 518 , .target_residency = 1100, .valid = 1},
  36. };
  37. #define OMAP4_NUM_STATES ARRAY_SIZE(cpuidle_params_table)
  38. struct omap4_idle_statedata omap4_idle_data[OMAP4_NUM_STATES];
  39. static struct powerdomain *mpu_pd, *cpu0_pd, *cpu1_pd;
  40. /**
  41. * omap4_enter_idle - Programs OMAP4 to enter the specified state
  42. * @dev: cpuidle device
  43. * @drv: cpuidle driver
  44. * @index: the index of state to be entered
  45. *
  46. * Called from the CPUidle framework to program the device to the
  47. * specified low power state selected by the governor.
  48. * Returns the amount of time spent in the low power state.
  49. */
  50. static int omap4_enter_idle(struct cpuidle_device *dev,
  51. struct cpuidle_driver *drv,
  52. int index)
  53. {
  54. struct omap4_idle_statedata *cx =
  55. cpuidle_get_statedata(&dev->states_usage[index]);
  56. struct timespec ts_preidle, ts_postidle, ts_idle;
  57. u32 cpu1_state;
  58. int idle_time;
  59. int cpu_id = smp_processor_id();
  60. /* Used to keep track of the total time in idle */
  61. getnstimeofday(&ts_preidle);
  62. local_irq_disable();
  63. local_fiq_disable();
  64. /*
  65. * CPU0 has to stay ON (i.e in C1) until CPU1 is OFF state.
  66. * This is necessary to honour hardware recommondation
  67. * of triggeing all the possible low power modes once CPU1 is
  68. * out of coherency and in OFF mode.
  69. * Update dev->last_state so that governor stats reflects right
  70. * data.
  71. */
  72. cpu1_state = pwrdm_read_pwrst(cpu1_pd);
  73. if (cpu1_state != PWRDM_POWER_OFF) {
  74. index = drv->safe_state_index;
  75. cx = cpuidle_get_statedata(&dev->states_usage[index]);
  76. }
  77. if (index > 0)
  78. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu_id);
  79. /*
  80. * Call idle CPU PM enter notifier chain so that
  81. * VFP and per CPU interrupt context is saved.
  82. */
  83. if (cx->cpu_state == PWRDM_POWER_OFF)
  84. cpu_pm_enter();
  85. pwrdm_set_logic_retst(mpu_pd, cx->mpu_logic_state);
  86. omap_set_pwrdm_state(mpu_pd, cx->mpu_state);
  87. /*
  88. * Call idle CPU cluster PM enter notifier chain
  89. * to save GIC and wakeupgen context.
  90. */
  91. if ((cx->mpu_state == PWRDM_POWER_RET) &&
  92. (cx->mpu_logic_state == PWRDM_POWER_OFF))
  93. cpu_cluster_pm_enter();
  94. omap4_enter_lowpower(dev->cpu, cx->cpu_state);
  95. /*
  96. * Call idle CPU PM exit notifier chain to restore
  97. * VFP and per CPU IRQ context. Only CPU0 state is
  98. * considered since CPU1 is managed by CPU hotplug.
  99. */
  100. if (pwrdm_read_prev_pwrst(cpu0_pd) == PWRDM_POWER_OFF)
  101. cpu_pm_exit();
  102. /*
  103. * Call idle CPU cluster PM exit notifier chain
  104. * to restore GIC and wakeupgen context.
  105. */
  106. if (omap4_mpuss_read_prev_context_state())
  107. cpu_cluster_pm_exit();
  108. if (index > 0)
  109. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu_id);
  110. getnstimeofday(&ts_postidle);
  111. ts_idle = timespec_sub(ts_postidle, ts_preidle);
  112. local_irq_enable();
  113. local_fiq_enable();
  114. idle_time = ts_idle.tv_nsec / NSEC_PER_USEC + ts_idle.tv_sec * \
  115. USEC_PER_SEC;
  116. /* Update cpuidle counters */
  117. dev->last_residency = idle_time;
  118. return index;
  119. }
  120. DEFINE_PER_CPU(struct cpuidle_device, omap4_idle_dev);
  121. struct cpuidle_driver omap4_idle_driver = {
  122. .name = "omap4_idle",
  123. .owner = THIS_MODULE,
  124. };
  125. static inline void _fill_cstate(struct cpuidle_driver *drv,
  126. int idx, const char *descr)
  127. {
  128. struct cpuidle_state *state = &drv->states[idx];
  129. state->exit_latency = cpuidle_params_table[idx].exit_latency;
  130. state->target_residency = cpuidle_params_table[idx].target_residency;
  131. state->flags = CPUIDLE_FLAG_TIME_VALID;
  132. state->enter = omap4_enter_idle;
  133. sprintf(state->name, "C%d", idx + 1);
  134. strncpy(state->desc, descr, CPUIDLE_DESC_LEN);
  135. }
  136. static inline struct omap4_idle_statedata *_fill_cstate_usage(
  137. struct cpuidle_device *dev,
  138. int idx)
  139. {
  140. struct omap4_idle_statedata *cx = &omap4_idle_data[idx];
  141. struct cpuidle_state_usage *state_usage = &dev->states_usage[idx];
  142. cx->valid = cpuidle_params_table[idx].valid;
  143. cpuidle_set_statedata(state_usage, cx);
  144. return cx;
  145. }
  146. /**
  147. * omap4_idle_init - Init routine for OMAP4 idle
  148. *
  149. * Registers the OMAP4 specific cpuidle driver to the cpuidle
  150. * framework with the valid set of states.
  151. */
  152. int __init omap4_idle_init(void)
  153. {
  154. struct omap4_idle_statedata *cx;
  155. struct cpuidle_device *dev;
  156. struct cpuidle_driver *drv = &omap4_idle_driver;
  157. unsigned int cpu_id = 0;
  158. mpu_pd = pwrdm_lookup("mpu_pwrdm");
  159. cpu0_pd = pwrdm_lookup("cpu0_pwrdm");
  160. cpu1_pd = pwrdm_lookup("cpu1_pwrdm");
  161. if ((!mpu_pd) || (!cpu0_pd) || (!cpu1_pd))
  162. return -ENODEV;
  163. drv->safe_state_index = -1;
  164. dev = &per_cpu(omap4_idle_dev, cpu_id);
  165. dev->cpu = cpu_id;
  166. /* C1 - CPU0 ON + CPU1 ON + MPU ON */
  167. _fill_cstate(drv, 0, "MPUSS ON");
  168. drv->safe_state_index = 0;
  169. cx = _fill_cstate_usage(dev, 0);
  170. cx->valid = 1; /* C1 is always valid */
  171. cx->cpu_state = PWRDM_POWER_ON;
  172. cx->mpu_state = PWRDM_POWER_ON;
  173. cx->mpu_logic_state = PWRDM_POWER_RET;
  174. /* C2 - CPU0 OFF + CPU1 OFF + MPU CSWR */
  175. _fill_cstate(drv, 1, "MPUSS CSWR");
  176. cx = _fill_cstate_usage(dev, 1);
  177. cx->cpu_state = PWRDM_POWER_OFF;
  178. cx->mpu_state = PWRDM_POWER_RET;
  179. cx->mpu_logic_state = PWRDM_POWER_RET;
  180. /* C3 - CPU0 OFF + CPU1 OFF + MPU OSWR */
  181. _fill_cstate(drv, 2, "MPUSS OSWR");
  182. cx = _fill_cstate_usage(dev, 2);
  183. cx->cpu_state = PWRDM_POWER_OFF;
  184. cx->mpu_state = PWRDM_POWER_RET;
  185. cx->mpu_logic_state = PWRDM_POWER_OFF;
  186. drv->state_count = OMAP4_NUM_STATES;
  187. cpuidle_register_driver(&omap4_idle_driver);
  188. dev->state_count = OMAP4_NUM_STATES;
  189. if (cpuidle_register_device(dev)) {
  190. pr_err("%s: CPUidle register device failed\n", __func__);
  191. return -EIO;
  192. }
  193. return 0;
  194. }
  195. #else
  196. int __init omap4_idle_init(void)
  197. {
  198. return 0;
  199. }
  200. #endif /* CONFIG_CPU_IDLE */