mcbsp.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * linux/arch/arm/mach-omap1/mcbsp.c
  3. *
  4. * Copyright (C) 2008 Instituto Nokia de Tecnologia
  5. * Contact: Eduardo Valentin <eduardo.valentin@indt.org.br>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Multichannel mode not supported.
  12. */
  13. #include <linux/ioport.h>
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/clk.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/slab.h>
  21. #include <mach/irqs.h>
  22. #include <plat/dma.h>
  23. #include <plat/mux.h>
  24. #include <plat/cpu.h>
  25. #include <plat/mcbsp.h>
  26. #define DPS_RSTCT2_PER_EN (1 << 0)
  27. #define DSP_RSTCT2_WD_PER_EN (1 << 1)
  28. static int dsp_use;
  29. static struct clk *api_clk;
  30. static struct clk *dsp_clk;
  31. static struct platform_device **omap_mcbsp_devices;
  32. static void omap1_mcbsp_request(unsigned int id)
  33. {
  34. /*
  35. * On 1510, 1610 and 1710, McBSP1 and McBSP3
  36. * are DSP public peripherals.
  37. */
  38. if (id == 0 || id == 2) {
  39. if (dsp_use++ == 0) {
  40. api_clk = clk_get(NULL, "api_ck");
  41. dsp_clk = clk_get(NULL, "dsp_ck");
  42. if (!IS_ERR(api_clk) && !IS_ERR(dsp_clk)) {
  43. clk_enable(api_clk);
  44. clk_enable(dsp_clk);
  45. /*
  46. * DSP external peripheral reset
  47. * FIXME: This should be moved to dsp code
  48. */
  49. __raw_writew(__raw_readw(DSP_RSTCT2) | DPS_RSTCT2_PER_EN |
  50. DSP_RSTCT2_WD_PER_EN, DSP_RSTCT2);
  51. }
  52. }
  53. }
  54. }
  55. static void omap1_mcbsp_free(unsigned int id)
  56. {
  57. if (id == 0 || id == 2) {
  58. if (--dsp_use == 0) {
  59. if (!IS_ERR(api_clk)) {
  60. clk_disable(api_clk);
  61. clk_put(api_clk);
  62. }
  63. if (!IS_ERR(dsp_clk)) {
  64. clk_disable(dsp_clk);
  65. clk_put(dsp_clk);
  66. }
  67. }
  68. }
  69. }
  70. static struct omap_mcbsp_ops omap1_mcbsp_ops = {
  71. .request = omap1_mcbsp_request,
  72. .free = omap1_mcbsp_free,
  73. };
  74. #define OMAP7XX_MCBSP1_BASE 0xfffb1000
  75. #define OMAP7XX_MCBSP2_BASE 0xfffb1800
  76. #define OMAP1510_MCBSP1_BASE 0xe1011800
  77. #define OMAP1510_MCBSP2_BASE 0xfffb1000
  78. #define OMAP1510_MCBSP3_BASE 0xe1017000
  79. #define OMAP1610_MCBSP1_BASE 0xe1011800
  80. #define OMAP1610_MCBSP2_BASE 0xfffb1000
  81. #define OMAP1610_MCBSP3_BASE 0xe1017000
  82. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  83. struct resource omap7xx_mcbsp_res[][6] = {
  84. {
  85. {
  86. .start = OMAP7XX_MCBSP1_BASE,
  87. .end = OMAP7XX_MCBSP1_BASE + SZ_256,
  88. .flags = IORESOURCE_MEM,
  89. },
  90. {
  91. .name = "rx",
  92. .start = INT_7XX_McBSP1RX,
  93. .flags = IORESOURCE_IRQ,
  94. },
  95. {
  96. .name = "tx",
  97. .start = INT_7XX_McBSP1TX,
  98. .flags = IORESOURCE_IRQ,
  99. },
  100. {
  101. .name = "rx",
  102. .start = OMAP_DMA_MCBSP1_RX,
  103. .flags = IORESOURCE_DMA,
  104. },
  105. {
  106. .name = "tx",
  107. .start = OMAP_DMA_MCBSP1_TX,
  108. .flags = IORESOURCE_DMA,
  109. },
  110. },
  111. {
  112. {
  113. .start = OMAP7XX_MCBSP2_BASE,
  114. .end = OMAP7XX_MCBSP2_BASE + SZ_256,
  115. .flags = IORESOURCE_MEM,
  116. },
  117. {
  118. .name = "rx",
  119. .start = INT_7XX_McBSP2RX,
  120. .flags = IORESOURCE_IRQ,
  121. },
  122. {
  123. .name = "tx",
  124. .start = INT_7XX_McBSP2TX,
  125. .flags = IORESOURCE_IRQ,
  126. },
  127. {
  128. .name = "rx",
  129. .start = OMAP_DMA_MCBSP3_RX,
  130. .flags = IORESOURCE_DMA,
  131. },
  132. {
  133. .name = "tx",
  134. .start = OMAP_DMA_MCBSP3_TX,
  135. .flags = IORESOURCE_DMA,
  136. },
  137. },
  138. };
  139. #define omap7xx_mcbsp_res_0 omap7xx_mcbsp_res[0]
  140. static struct omap_mcbsp_platform_data omap7xx_mcbsp_pdata[] = {
  141. {
  142. .ops = &omap1_mcbsp_ops,
  143. },
  144. {
  145. .ops = &omap1_mcbsp_ops,
  146. },
  147. };
  148. #define OMAP7XX_MCBSP_RES_SZ ARRAY_SIZE(omap7xx_mcbsp_res[1])
  149. #define OMAP7XX_MCBSP_COUNT ARRAY_SIZE(omap7xx_mcbsp_res)
  150. #else
  151. #define omap7xx_mcbsp_res_0 NULL
  152. #define omap7xx_mcbsp_pdata NULL
  153. #define OMAP7XX_MCBSP_RES_SZ 0
  154. #define OMAP7XX_MCBSP_COUNT 0
  155. #endif
  156. #ifdef CONFIG_ARCH_OMAP15XX
  157. struct resource omap15xx_mcbsp_res[][6] = {
  158. {
  159. {
  160. .start = OMAP1510_MCBSP1_BASE,
  161. .end = OMAP1510_MCBSP1_BASE + SZ_256,
  162. .flags = IORESOURCE_MEM,
  163. },
  164. {
  165. .name = "rx",
  166. .start = INT_McBSP1RX,
  167. .flags = IORESOURCE_IRQ,
  168. },
  169. {
  170. .name = "tx",
  171. .start = INT_McBSP1TX,
  172. .flags = IORESOURCE_IRQ,
  173. },
  174. {
  175. .name = "rx",
  176. .start = OMAP_DMA_MCBSP1_RX,
  177. .flags = IORESOURCE_DMA,
  178. },
  179. {
  180. .name = "tx",
  181. .start = OMAP_DMA_MCBSP1_TX,
  182. .flags = IORESOURCE_DMA,
  183. },
  184. },
  185. {
  186. {
  187. .start = OMAP1510_MCBSP2_BASE,
  188. .end = OMAP1510_MCBSP2_BASE + SZ_256,
  189. .flags = IORESOURCE_MEM,
  190. },
  191. {
  192. .name = "rx",
  193. .start = INT_1510_SPI_RX,
  194. .flags = IORESOURCE_IRQ,
  195. },
  196. {
  197. .name = "tx",
  198. .start = INT_1510_SPI_TX,
  199. .flags = IORESOURCE_IRQ,
  200. },
  201. {
  202. .name = "rx",
  203. .start = OMAP_DMA_MCBSP2_RX,
  204. .flags = IORESOURCE_DMA,
  205. },
  206. {
  207. .name = "tx",
  208. .start = OMAP_DMA_MCBSP2_TX,
  209. .flags = IORESOURCE_DMA,
  210. },
  211. },
  212. {
  213. {
  214. .start = OMAP1510_MCBSP3_BASE,
  215. .end = OMAP1510_MCBSP3_BASE + SZ_256,
  216. .flags = IORESOURCE_MEM,
  217. },
  218. {
  219. .name = "rx",
  220. .start = INT_McBSP3RX,
  221. .flags = IORESOURCE_IRQ,
  222. },
  223. {
  224. .name = "tx",
  225. .start = INT_McBSP3TX,
  226. .flags = IORESOURCE_IRQ,
  227. },
  228. {
  229. .name = "rx",
  230. .start = OMAP_DMA_MCBSP3_RX,
  231. .flags = IORESOURCE_DMA,
  232. },
  233. {
  234. .name = "tx",
  235. .start = OMAP_DMA_MCBSP3_TX,
  236. .flags = IORESOURCE_DMA,
  237. },
  238. },
  239. };
  240. #define omap15xx_mcbsp_res_0 omap15xx_mcbsp_res[0]
  241. static struct omap_mcbsp_platform_data omap15xx_mcbsp_pdata[] = {
  242. {
  243. .ops = &omap1_mcbsp_ops,
  244. },
  245. {
  246. .ops = &omap1_mcbsp_ops,
  247. },
  248. {
  249. .ops = &omap1_mcbsp_ops,
  250. },
  251. };
  252. #define OMAP15XX_MCBSP_RES_SZ ARRAY_SIZE(omap15xx_mcbsp_res[1])
  253. #define OMAP15XX_MCBSP_COUNT ARRAY_SIZE(omap15xx_mcbsp_res)
  254. #else
  255. #define omap15xx_mcbsp_res_0 NULL
  256. #define omap15xx_mcbsp_pdata NULL
  257. #define OMAP15XX_MCBSP_RES_SZ 0
  258. #define OMAP15XX_MCBSP_COUNT 0
  259. #endif
  260. #ifdef CONFIG_ARCH_OMAP16XX
  261. struct resource omap16xx_mcbsp_res[][6] = {
  262. {
  263. {
  264. .start = OMAP1610_MCBSP1_BASE,
  265. .end = OMAP1610_MCBSP1_BASE + SZ_256,
  266. .flags = IORESOURCE_MEM,
  267. },
  268. {
  269. .name = "rx",
  270. .start = INT_McBSP1RX,
  271. .flags = IORESOURCE_IRQ,
  272. },
  273. {
  274. .name = "tx",
  275. .start = INT_McBSP1TX,
  276. .flags = IORESOURCE_IRQ,
  277. },
  278. {
  279. .name = "rx",
  280. .start = OMAP_DMA_MCBSP1_RX,
  281. .flags = IORESOURCE_DMA,
  282. },
  283. {
  284. .name = "tx",
  285. .start = OMAP_DMA_MCBSP1_TX,
  286. .flags = IORESOURCE_DMA,
  287. },
  288. },
  289. {
  290. {
  291. .start = OMAP1610_MCBSP2_BASE,
  292. .end = OMAP1610_MCBSP2_BASE + SZ_256,
  293. .flags = IORESOURCE_MEM,
  294. },
  295. {
  296. .name = "rx",
  297. .start = INT_1610_McBSP2_RX,
  298. .flags = IORESOURCE_IRQ,
  299. },
  300. {
  301. .name = "tx",
  302. .start = INT_1610_McBSP2_TX,
  303. .flags = IORESOURCE_IRQ,
  304. },
  305. {
  306. .name = "rx",
  307. .start = OMAP_DMA_MCBSP2_RX,
  308. .flags = IORESOURCE_DMA,
  309. },
  310. {
  311. .name = "tx",
  312. .start = OMAP_DMA_MCBSP2_TX,
  313. .flags = IORESOURCE_DMA,
  314. },
  315. },
  316. {
  317. {
  318. .start = OMAP1610_MCBSP3_BASE,
  319. .end = OMAP1610_MCBSP3_BASE + SZ_256,
  320. .flags = IORESOURCE_MEM,
  321. },
  322. {
  323. .name = "rx",
  324. .start = INT_McBSP3RX,
  325. .flags = IORESOURCE_IRQ,
  326. },
  327. {
  328. .name = "tx",
  329. .start = INT_McBSP3TX,
  330. .flags = IORESOURCE_IRQ,
  331. },
  332. {
  333. .name = "rx",
  334. .start = OMAP_DMA_MCBSP3_RX,
  335. .flags = IORESOURCE_DMA,
  336. },
  337. {
  338. .name = "tx",
  339. .start = OMAP_DMA_MCBSP3_TX,
  340. .flags = IORESOURCE_DMA,
  341. },
  342. },
  343. };
  344. #define omap16xx_mcbsp_res_0 omap16xx_mcbsp_res[0]
  345. static struct omap_mcbsp_platform_data omap16xx_mcbsp_pdata[] = {
  346. {
  347. .ops = &omap1_mcbsp_ops,
  348. },
  349. {
  350. .ops = &omap1_mcbsp_ops,
  351. },
  352. {
  353. .ops = &omap1_mcbsp_ops,
  354. },
  355. };
  356. #define OMAP16XX_MCBSP_RES_SZ ARRAY_SIZE(omap16xx_mcbsp_res[1])
  357. #define OMAP16XX_MCBSP_COUNT ARRAY_SIZE(omap16xx_mcbsp_res)
  358. #else
  359. #define omap16xx_mcbsp_res_0 NULL
  360. #define omap16xx_mcbsp_pdata NULL
  361. #define OMAP16XX_MCBSP_RES_SZ 0
  362. #define OMAP16XX_MCBSP_COUNT 0
  363. #endif
  364. static void omap_mcbsp_register_board_cfg(struct resource *res, int res_count,
  365. struct omap_mcbsp_platform_data *config, int size)
  366. {
  367. int i;
  368. omap_mcbsp_devices = kzalloc(size * sizeof(struct platform_device *),
  369. GFP_KERNEL);
  370. if (!omap_mcbsp_devices) {
  371. printk(KERN_ERR "Could not register McBSP devices\n");
  372. return;
  373. }
  374. for (i = 0; i < size; i++) {
  375. struct platform_device *new_mcbsp;
  376. int ret;
  377. new_mcbsp = platform_device_alloc("omap-mcbsp", i + 1);
  378. if (!new_mcbsp)
  379. continue;
  380. platform_device_add_resources(new_mcbsp, &res[i * res_count],
  381. res_count);
  382. config[i].reg_size = 2;
  383. config[i].reg_step = 2;
  384. new_mcbsp->dev.platform_data = &config[i];
  385. ret = platform_device_add(new_mcbsp);
  386. if (ret) {
  387. platform_device_put(new_mcbsp);
  388. continue;
  389. }
  390. omap_mcbsp_devices[i] = new_mcbsp;
  391. }
  392. }
  393. static int __init omap1_mcbsp_init(void)
  394. {
  395. if (!cpu_class_is_omap1())
  396. return -ENODEV;
  397. if (cpu_is_omap7xx())
  398. omap_mcbsp_register_board_cfg(omap7xx_mcbsp_res_0,
  399. OMAP7XX_MCBSP_RES_SZ,
  400. omap7xx_mcbsp_pdata,
  401. OMAP7XX_MCBSP_COUNT);
  402. if (cpu_is_omap15xx())
  403. omap_mcbsp_register_board_cfg(omap15xx_mcbsp_res_0,
  404. OMAP15XX_MCBSP_RES_SZ,
  405. omap15xx_mcbsp_pdata,
  406. OMAP15XX_MCBSP_COUNT);
  407. if (cpu_is_omap16xx())
  408. omap_mcbsp_register_board_cfg(omap16xx_mcbsp_res_0,
  409. OMAP16XX_MCBSP_RES_SZ,
  410. omap16xx_mcbsp_pdata,
  411. OMAP16XX_MCBSP_COUNT);
  412. return 0;
  413. }
  414. arch_initcall(omap1_mcbsp_init);