clock.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607
  1. /*
  2. * linux/arch/arm/mach-omap1/clock.c
  3. *
  4. * Copyright (C) 2004 - 2005, 2009-2010 Nokia Corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. *
  7. * Modified to use omap shared clock framework by
  8. * Tony Lindgren <tony@atomide.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/io.h>
  20. #include <linux/clkdev.h>
  21. #include <asm/mach-types.h>
  22. #include <plat/cpu.h>
  23. #include <plat/usb.h>
  24. #include <plat/clock.h>
  25. #include <plat/sram.h>
  26. #include <plat/clkdev_omap.h>
  27. #include "clock.h"
  28. #include "opp.h"
  29. __u32 arm_idlect1_mask;
  30. struct clk *api_ck_p, *ck_dpll1_p, *ck_ref_p;
  31. /*
  32. * Omap1 specific clock functions
  33. */
  34. unsigned long omap1_uart_recalc(struct clk *clk)
  35. {
  36. unsigned int val = __raw_readl(clk->enable_reg);
  37. return val & clk->enable_bit ? 48000000 : 12000000;
  38. }
  39. unsigned long omap1_sossi_recalc(struct clk *clk)
  40. {
  41. u32 div = omap_readl(MOD_CONF_CTRL_1);
  42. div = (div >> 17) & 0x7;
  43. div++;
  44. return clk->parent->rate / div;
  45. }
  46. static void omap1_clk_allow_idle(struct clk *clk)
  47. {
  48. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  49. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  50. return;
  51. if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
  52. arm_idlect1_mask |= 1 << iclk->idlect_shift;
  53. }
  54. static void omap1_clk_deny_idle(struct clk *clk)
  55. {
  56. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  57. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  58. return;
  59. if (iclk->no_idle_count++ == 0)
  60. arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
  61. }
  62. static __u16 verify_ckctl_value(__u16 newval)
  63. {
  64. /* This function checks for following limitations set
  65. * by the hardware (all conditions must be true):
  66. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  67. * ARM_CK >= TC_CK
  68. * DSP_CK >= TC_CK
  69. * DSPMMU_CK >= TC_CK
  70. *
  71. * In addition following rules are enforced:
  72. * LCD_CK <= TC_CK
  73. * ARMPER_CK <= TC_CK
  74. *
  75. * However, maximum frequencies are not checked for!
  76. */
  77. __u8 per_exp;
  78. __u8 lcd_exp;
  79. __u8 arm_exp;
  80. __u8 dsp_exp;
  81. __u8 tc_exp;
  82. __u8 dspmmu_exp;
  83. per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
  84. lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
  85. arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
  86. dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
  87. tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
  88. dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
  89. if (dspmmu_exp < dsp_exp)
  90. dspmmu_exp = dsp_exp;
  91. if (dspmmu_exp > dsp_exp+1)
  92. dspmmu_exp = dsp_exp+1;
  93. if (tc_exp < arm_exp)
  94. tc_exp = arm_exp;
  95. if (tc_exp < dspmmu_exp)
  96. tc_exp = dspmmu_exp;
  97. if (tc_exp > lcd_exp)
  98. lcd_exp = tc_exp;
  99. if (tc_exp > per_exp)
  100. per_exp = tc_exp;
  101. newval &= 0xf000;
  102. newval |= per_exp << CKCTL_PERDIV_OFFSET;
  103. newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
  104. newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
  105. newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
  106. newval |= tc_exp << CKCTL_TCDIV_OFFSET;
  107. newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
  108. return newval;
  109. }
  110. static int calc_dsor_exp(struct clk *clk, unsigned long rate)
  111. {
  112. /* Note: If target frequency is too low, this function will return 4,
  113. * which is invalid value. Caller must check for this value and act
  114. * accordingly.
  115. *
  116. * Note: This function does not check for following limitations set
  117. * by the hardware (all conditions must be true):
  118. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  119. * ARM_CK >= TC_CK
  120. * DSP_CK >= TC_CK
  121. * DSPMMU_CK >= TC_CK
  122. */
  123. unsigned long realrate;
  124. struct clk * parent;
  125. unsigned dsor_exp;
  126. parent = clk->parent;
  127. if (unlikely(parent == NULL))
  128. return -EIO;
  129. realrate = parent->rate;
  130. for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
  131. if (realrate <= rate)
  132. break;
  133. realrate /= 2;
  134. }
  135. return dsor_exp;
  136. }
  137. unsigned long omap1_ckctl_recalc(struct clk *clk)
  138. {
  139. /* Calculate divisor encoded as 2-bit exponent */
  140. int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
  141. return clk->parent->rate / dsor;
  142. }
  143. unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk)
  144. {
  145. int dsor;
  146. /* Calculate divisor encoded as 2-bit exponent
  147. *
  148. * The clock control bits are in DSP domain,
  149. * so api_ck is needed for access.
  150. * Note that DSP_CKCTL virt addr = phys addr, so
  151. * we must use __raw_readw() instead of omap_readw().
  152. */
  153. omap1_clk_enable(api_ck_p);
  154. dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
  155. omap1_clk_disable(api_ck_p);
  156. return clk->parent->rate / dsor;
  157. }
  158. /* MPU virtual clock functions */
  159. int omap1_select_table_rate(struct clk *clk, unsigned long rate)
  160. {
  161. /* Find the highest supported frequency <= rate and switch to it */
  162. struct mpu_rate * ptr;
  163. unsigned long dpll1_rate, ref_rate;
  164. dpll1_rate = ck_dpll1_p->rate;
  165. ref_rate = ck_ref_p->rate;
  166. for (ptr = omap1_rate_table; ptr->rate; ptr++) {
  167. if (!(ptr->flags & cpu_mask))
  168. continue;
  169. if (ptr->xtal != ref_rate)
  170. continue;
  171. /* Can check only after xtal frequency check */
  172. if (ptr->rate <= rate)
  173. break;
  174. }
  175. if (!ptr->rate)
  176. return -EINVAL;
  177. /*
  178. * In most cases we should not need to reprogram DPLL.
  179. * Reprogramming the DPLL is tricky, it must be done from SRAM.
  180. */
  181. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
  182. /* XXX Do we need to recalculate the tree below DPLL1 at this point? */
  183. ck_dpll1_p->rate = ptr->pll_rate;
  184. return 0;
  185. }
  186. int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
  187. {
  188. int dsor_exp;
  189. u16 regval;
  190. dsor_exp = calc_dsor_exp(clk, rate);
  191. if (dsor_exp > 3)
  192. dsor_exp = -EINVAL;
  193. if (dsor_exp < 0)
  194. return dsor_exp;
  195. regval = __raw_readw(DSP_CKCTL);
  196. regval &= ~(3 << clk->rate_offset);
  197. regval |= dsor_exp << clk->rate_offset;
  198. __raw_writew(regval, DSP_CKCTL);
  199. clk->rate = clk->parent->rate / (1 << dsor_exp);
  200. return 0;
  201. }
  202. long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  203. {
  204. int dsor_exp = calc_dsor_exp(clk, rate);
  205. if (dsor_exp < 0)
  206. return dsor_exp;
  207. if (dsor_exp > 3)
  208. dsor_exp = 3;
  209. return clk->parent->rate / (1 << dsor_exp);
  210. }
  211. int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  212. {
  213. int dsor_exp;
  214. u16 regval;
  215. dsor_exp = calc_dsor_exp(clk, rate);
  216. if (dsor_exp > 3)
  217. dsor_exp = -EINVAL;
  218. if (dsor_exp < 0)
  219. return dsor_exp;
  220. regval = omap_readw(ARM_CKCTL);
  221. regval &= ~(3 << clk->rate_offset);
  222. regval |= dsor_exp << clk->rate_offset;
  223. regval = verify_ckctl_value(regval);
  224. omap_writew(regval, ARM_CKCTL);
  225. clk->rate = clk->parent->rate / (1 << dsor_exp);
  226. return 0;
  227. }
  228. long omap1_round_to_table_rate(struct clk *clk, unsigned long rate)
  229. {
  230. /* Find the highest supported frequency <= rate */
  231. struct mpu_rate * ptr;
  232. long highest_rate;
  233. unsigned long ref_rate;
  234. ref_rate = ck_ref_p->rate;
  235. highest_rate = -EINVAL;
  236. for (ptr = omap1_rate_table; ptr->rate; ptr++) {
  237. if (!(ptr->flags & cpu_mask))
  238. continue;
  239. if (ptr->xtal != ref_rate)
  240. continue;
  241. highest_rate = ptr->rate;
  242. /* Can check only after xtal frequency check */
  243. if (ptr->rate <= rate)
  244. break;
  245. }
  246. return highest_rate;
  247. }
  248. static unsigned calc_ext_dsor(unsigned long rate)
  249. {
  250. unsigned dsor;
  251. /* MCLK and BCLK divisor selection is not linear:
  252. * freq = 96MHz / dsor
  253. *
  254. * RATIO_SEL range: dsor <-> RATIO_SEL
  255. * 0..6: (RATIO_SEL+2) <-> (dsor-2)
  256. * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
  257. * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
  258. * can not be used.
  259. */
  260. for (dsor = 2; dsor < 96; ++dsor) {
  261. if ((dsor & 1) && dsor > 8)
  262. continue;
  263. if (rate >= 96000000 / dsor)
  264. break;
  265. }
  266. return dsor;
  267. }
  268. /* XXX Only needed on 1510 */
  269. int omap1_set_uart_rate(struct clk *clk, unsigned long rate)
  270. {
  271. unsigned int val;
  272. val = __raw_readl(clk->enable_reg);
  273. if (rate == 12000000)
  274. val &= ~(1 << clk->enable_bit);
  275. else if (rate == 48000000)
  276. val |= (1 << clk->enable_bit);
  277. else
  278. return -EINVAL;
  279. __raw_writel(val, clk->enable_reg);
  280. clk->rate = rate;
  281. return 0;
  282. }
  283. /* External clock (MCLK & BCLK) functions */
  284. int omap1_set_ext_clk_rate(struct clk *clk, unsigned long rate)
  285. {
  286. unsigned dsor;
  287. __u16 ratio_bits;
  288. dsor = calc_ext_dsor(rate);
  289. clk->rate = 96000000 / dsor;
  290. if (dsor > 8)
  291. ratio_bits = ((dsor - 8) / 2 + 6) << 2;
  292. else
  293. ratio_bits = (dsor - 2) << 2;
  294. ratio_bits |= __raw_readw(clk->enable_reg) & ~0xfd;
  295. __raw_writew(ratio_bits, clk->enable_reg);
  296. return 0;
  297. }
  298. int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
  299. {
  300. u32 l;
  301. int div;
  302. unsigned long p_rate;
  303. p_rate = clk->parent->rate;
  304. /* Round towards slower frequency */
  305. div = (p_rate + rate - 1) / rate;
  306. div--;
  307. if (div < 0 || div > 7)
  308. return -EINVAL;
  309. l = omap_readl(MOD_CONF_CTRL_1);
  310. l &= ~(7 << 17);
  311. l |= div << 17;
  312. omap_writel(l, MOD_CONF_CTRL_1);
  313. clk->rate = p_rate / (div + 1);
  314. return 0;
  315. }
  316. long omap1_round_ext_clk_rate(struct clk *clk, unsigned long rate)
  317. {
  318. return 96000000 / calc_ext_dsor(rate);
  319. }
  320. void omap1_init_ext_clk(struct clk *clk)
  321. {
  322. unsigned dsor;
  323. __u16 ratio_bits;
  324. /* Determine current rate and ensure clock is based on 96MHz APLL */
  325. ratio_bits = __raw_readw(clk->enable_reg) & ~1;
  326. __raw_writew(ratio_bits, clk->enable_reg);
  327. ratio_bits = (ratio_bits & 0xfc) >> 2;
  328. if (ratio_bits > 6)
  329. dsor = (ratio_bits - 6) * 2 + 8;
  330. else
  331. dsor = ratio_bits + 2;
  332. clk-> rate = 96000000 / dsor;
  333. }
  334. int omap1_clk_enable(struct clk *clk)
  335. {
  336. int ret = 0;
  337. if (clk->usecount++ == 0) {
  338. if (clk->parent) {
  339. ret = omap1_clk_enable(clk->parent);
  340. if (ret)
  341. goto err;
  342. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  343. omap1_clk_deny_idle(clk->parent);
  344. }
  345. ret = clk->ops->enable(clk);
  346. if (ret) {
  347. if (clk->parent)
  348. omap1_clk_disable(clk->parent);
  349. goto err;
  350. }
  351. }
  352. return ret;
  353. err:
  354. clk->usecount--;
  355. return ret;
  356. }
  357. void omap1_clk_disable(struct clk *clk)
  358. {
  359. if (clk->usecount > 0 && !(--clk->usecount)) {
  360. clk->ops->disable(clk);
  361. if (likely(clk->parent)) {
  362. omap1_clk_disable(clk->parent);
  363. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  364. omap1_clk_allow_idle(clk->parent);
  365. }
  366. }
  367. }
  368. static int omap1_clk_enable_generic(struct clk *clk)
  369. {
  370. __u16 regval16;
  371. __u32 regval32;
  372. if (unlikely(clk->enable_reg == NULL)) {
  373. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  374. clk->name);
  375. return -EINVAL;
  376. }
  377. if (clk->flags & ENABLE_REG_32BIT) {
  378. regval32 = __raw_readl(clk->enable_reg);
  379. regval32 |= (1 << clk->enable_bit);
  380. __raw_writel(regval32, clk->enable_reg);
  381. } else {
  382. regval16 = __raw_readw(clk->enable_reg);
  383. regval16 |= (1 << clk->enable_bit);
  384. __raw_writew(regval16, clk->enable_reg);
  385. }
  386. return 0;
  387. }
  388. static void omap1_clk_disable_generic(struct clk *clk)
  389. {
  390. __u16 regval16;
  391. __u32 regval32;
  392. if (clk->enable_reg == NULL)
  393. return;
  394. if (clk->flags & ENABLE_REG_32BIT) {
  395. regval32 = __raw_readl(clk->enable_reg);
  396. regval32 &= ~(1 << clk->enable_bit);
  397. __raw_writel(regval32, clk->enable_reg);
  398. } else {
  399. regval16 = __raw_readw(clk->enable_reg);
  400. regval16 &= ~(1 << clk->enable_bit);
  401. __raw_writew(regval16, clk->enable_reg);
  402. }
  403. }
  404. const struct clkops clkops_generic = {
  405. .enable = omap1_clk_enable_generic,
  406. .disable = omap1_clk_disable_generic,
  407. };
  408. static int omap1_clk_enable_dsp_domain(struct clk *clk)
  409. {
  410. int retval;
  411. retval = omap1_clk_enable(api_ck_p);
  412. if (!retval) {
  413. retval = omap1_clk_enable_generic(clk);
  414. omap1_clk_disable(api_ck_p);
  415. }
  416. return retval;
  417. }
  418. static void omap1_clk_disable_dsp_domain(struct clk *clk)
  419. {
  420. if (omap1_clk_enable(api_ck_p) == 0) {
  421. omap1_clk_disable_generic(clk);
  422. omap1_clk_disable(api_ck_p);
  423. }
  424. }
  425. const struct clkops clkops_dspck = {
  426. .enable = omap1_clk_enable_dsp_domain,
  427. .disable = omap1_clk_disable_dsp_domain,
  428. };
  429. /* XXX SYSC register handling does not belong in the clock framework */
  430. static int omap1_clk_enable_uart_functional_16xx(struct clk *clk)
  431. {
  432. int ret;
  433. struct uart_clk *uclk;
  434. ret = omap1_clk_enable_generic(clk);
  435. if (ret == 0) {
  436. /* Set smart idle acknowledgement mode */
  437. uclk = (struct uart_clk *)clk;
  438. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
  439. uclk->sysc_addr);
  440. }
  441. return ret;
  442. }
  443. /* XXX SYSC register handling does not belong in the clock framework */
  444. static void omap1_clk_disable_uart_functional_16xx(struct clk *clk)
  445. {
  446. struct uart_clk *uclk;
  447. /* Set force idle acknowledgement mode */
  448. uclk = (struct uart_clk *)clk;
  449. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
  450. omap1_clk_disable_generic(clk);
  451. }
  452. /* XXX SYSC register handling does not belong in the clock framework */
  453. const struct clkops clkops_uart_16xx = {
  454. .enable = omap1_clk_enable_uart_functional_16xx,
  455. .disable = omap1_clk_disable_uart_functional_16xx,
  456. };
  457. long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
  458. {
  459. if (clk->round_rate != NULL)
  460. return clk->round_rate(clk, rate);
  461. return clk->rate;
  462. }
  463. int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
  464. {
  465. int ret = -EINVAL;
  466. if (clk->set_rate)
  467. ret = clk->set_rate(clk, rate);
  468. return ret;
  469. }
  470. /*
  471. * Omap1 clock reset and init functions
  472. */
  473. #ifdef CONFIG_OMAP_RESET_CLOCKS
  474. void omap1_clk_disable_unused(struct clk *clk)
  475. {
  476. __u32 regval32;
  477. /* Clocks in the DSP domain need api_ck. Just assume bootloader
  478. * has not enabled any DSP clocks */
  479. if (clk->enable_reg == DSP_IDLECT2) {
  480. printk(KERN_INFO "Skipping reset check for DSP domain "
  481. "clock \"%s\"\n", clk->name);
  482. return;
  483. }
  484. /* Is the clock already disabled? */
  485. if (clk->flags & ENABLE_REG_32BIT)
  486. regval32 = __raw_readl(clk->enable_reg);
  487. else
  488. regval32 = __raw_readw(clk->enable_reg);
  489. if ((regval32 & (1 << clk->enable_bit)) == 0)
  490. return;
  491. printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
  492. clk->ops->disable(clk);
  493. printk(" done\n");
  494. }
  495. #endif