mm-imx5.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. *
  11. * Create static mapping between physical to virtual memory.
  12. */
  13. #include <linux/mm.h>
  14. #include <linux/init.h>
  15. #include <linux/clk.h>
  16. #include <asm/mach/map.h>
  17. #include <mach/hardware.h>
  18. #include <mach/common.h>
  19. #include <mach/devices-common.h>
  20. #include <mach/iomux-v3.h>
  21. static struct clk *gpc_dvfs_clk;
  22. static void imx5_idle(void)
  23. {
  24. if (!need_resched()) {
  25. /* gpc clock is needed for SRPG */
  26. if (gpc_dvfs_clk == NULL) {
  27. gpc_dvfs_clk = clk_get(NULL, "gpc_dvfs");
  28. if (IS_ERR(gpc_dvfs_clk))
  29. goto err0;
  30. }
  31. clk_enable(gpc_dvfs_clk);
  32. mx5_cpu_lp_set(WAIT_UNCLOCKED_POWER_OFF);
  33. if (tzic_enable_wake())
  34. goto err1;
  35. cpu_do_idle();
  36. err1:
  37. clk_disable(gpc_dvfs_clk);
  38. }
  39. err0:
  40. local_irq_enable();
  41. }
  42. /*
  43. * Define the MX50 memory map.
  44. */
  45. static struct map_desc mx50_io_desc[] __initdata = {
  46. imx_map_entry(MX50, TZIC, MT_DEVICE),
  47. imx_map_entry(MX50, SPBA0, MT_DEVICE),
  48. imx_map_entry(MX50, AIPS1, MT_DEVICE),
  49. imx_map_entry(MX50, AIPS2, MT_DEVICE),
  50. };
  51. /*
  52. * Define the MX51 memory map.
  53. */
  54. static struct map_desc mx51_io_desc[] __initdata = {
  55. imx_map_entry(MX51, TZIC, MT_DEVICE),
  56. imx_map_entry(MX51, IRAM, MT_DEVICE),
  57. imx_map_entry(MX51, AIPS1, MT_DEVICE),
  58. imx_map_entry(MX51, SPBA0, MT_DEVICE),
  59. imx_map_entry(MX51, AIPS2, MT_DEVICE),
  60. };
  61. /*
  62. * Define the MX53 memory map.
  63. */
  64. static struct map_desc mx53_io_desc[] __initdata = {
  65. imx_map_entry(MX53, TZIC, MT_DEVICE),
  66. imx_map_entry(MX53, AIPS1, MT_DEVICE),
  67. imx_map_entry(MX53, SPBA0, MT_DEVICE),
  68. imx_map_entry(MX53, AIPS2, MT_DEVICE),
  69. };
  70. /*
  71. * This function initializes the memory map. It is called during the
  72. * system startup to create static physical to virtual memory mappings
  73. * for the IO modules.
  74. */
  75. void __init mx50_map_io(void)
  76. {
  77. iotable_init(mx50_io_desc, ARRAY_SIZE(mx50_io_desc));
  78. }
  79. void __init mx51_map_io(void)
  80. {
  81. iotable_init(mx51_io_desc, ARRAY_SIZE(mx51_io_desc));
  82. }
  83. void __init mx53_map_io(void)
  84. {
  85. iotable_init(mx53_io_desc, ARRAY_SIZE(mx53_io_desc));
  86. }
  87. void __init imx50_init_early(void)
  88. {
  89. mxc_set_cpu_type(MXC_CPU_MX50);
  90. mxc_iomux_v3_init(MX50_IO_ADDRESS(MX50_IOMUXC_BASE_ADDR));
  91. mxc_arch_reset_init(MX50_IO_ADDRESS(MX50_WDOG_BASE_ADDR));
  92. }
  93. void __init imx51_init_early(void)
  94. {
  95. mxc_set_cpu_type(MXC_CPU_MX51);
  96. mxc_iomux_v3_init(MX51_IO_ADDRESS(MX51_IOMUXC_BASE_ADDR));
  97. mxc_arch_reset_init(MX51_IO_ADDRESS(MX51_WDOG1_BASE_ADDR));
  98. pm_idle = imx5_idle;
  99. }
  100. void __init imx53_init_early(void)
  101. {
  102. mxc_set_cpu_type(MXC_CPU_MX53);
  103. mxc_iomux_v3_init(MX53_IO_ADDRESS(MX53_IOMUXC_BASE_ADDR));
  104. mxc_arch_reset_init(MX53_IO_ADDRESS(MX53_WDOG1_BASE_ADDR));
  105. }
  106. void __init mx50_init_irq(void)
  107. {
  108. tzic_init_irq(MX50_IO_ADDRESS(MX50_TZIC_BASE_ADDR));
  109. }
  110. void __init mx51_init_irq(void)
  111. {
  112. tzic_init_irq(MX51_IO_ADDRESS(MX51_TZIC_BASE_ADDR));
  113. }
  114. void __init mx53_init_irq(void)
  115. {
  116. tzic_init_irq(MX53_IO_ADDRESS(MX53_TZIC_BASE_ADDR));
  117. }
  118. static struct sdma_script_start_addrs imx51_sdma_script __initdata = {
  119. .ap_2_ap_addr = 642,
  120. .uart_2_mcu_addr = 817,
  121. .mcu_2_app_addr = 747,
  122. .mcu_2_shp_addr = 961,
  123. .ata_2_mcu_addr = 1473,
  124. .mcu_2_ata_addr = 1392,
  125. .app_2_per_addr = 1033,
  126. .app_2_mcu_addr = 683,
  127. .shp_2_per_addr = 1251,
  128. .shp_2_mcu_addr = 892,
  129. };
  130. static struct sdma_platform_data imx51_sdma_pdata __initdata = {
  131. .fw_name = "sdma-imx51.bin",
  132. .script_addrs = &imx51_sdma_script,
  133. };
  134. static struct sdma_script_start_addrs imx53_sdma_script __initdata = {
  135. .ap_2_ap_addr = 642,
  136. .app_2_mcu_addr = 683,
  137. .mcu_2_app_addr = 747,
  138. .uart_2_mcu_addr = 817,
  139. .shp_2_mcu_addr = 891,
  140. .mcu_2_shp_addr = 960,
  141. .uartsh_2_mcu_addr = 1032,
  142. .spdif_2_mcu_addr = 1100,
  143. .mcu_2_spdif_addr = 1134,
  144. .firi_2_mcu_addr = 1193,
  145. .mcu_2_firi_addr = 1290,
  146. };
  147. static struct sdma_platform_data imx53_sdma_pdata __initdata = {
  148. .fw_name = "sdma-imx53.bin",
  149. .script_addrs = &imx53_sdma_script,
  150. };
  151. static const struct resource imx50_audmux_res[] __initconst = {
  152. DEFINE_RES_MEM(MX50_AUDMUX_BASE_ADDR, SZ_16K),
  153. };
  154. static const struct resource imx51_audmux_res[] __initconst = {
  155. DEFINE_RES_MEM(MX51_AUDMUX_BASE_ADDR, SZ_16K),
  156. };
  157. static const struct resource imx53_audmux_res[] __initconst = {
  158. DEFINE_RES_MEM(MX53_AUDMUX_BASE_ADDR, SZ_16K),
  159. };
  160. void __init imx50_soc_init(void)
  161. {
  162. /* i.mx50 has the i.mx31 type gpio */
  163. mxc_register_gpio("imx31-gpio", 0, MX50_GPIO1_BASE_ADDR, SZ_16K, MX50_INT_GPIO1_LOW, MX50_INT_GPIO1_HIGH);
  164. mxc_register_gpio("imx31-gpio", 1, MX50_GPIO2_BASE_ADDR, SZ_16K, MX50_INT_GPIO2_LOW, MX50_INT_GPIO2_HIGH);
  165. mxc_register_gpio("imx31-gpio", 2, MX50_GPIO3_BASE_ADDR, SZ_16K, MX50_INT_GPIO3_LOW, MX50_INT_GPIO3_HIGH);
  166. mxc_register_gpio("imx31-gpio", 3, MX50_GPIO4_BASE_ADDR, SZ_16K, MX50_INT_GPIO4_LOW, MX50_INT_GPIO4_HIGH);
  167. mxc_register_gpio("imx31-gpio", 4, MX50_GPIO5_BASE_ADDR, SZ_16K, MX50_INT_GPIO5_LOW, MX50_INT_GPIO5_HIGH);
  168. mxc_register_gpio("imx31-gpio", 5, MX50_GPIO6_BASE_ADDR, SZ_16K, MX50_INT_GPIO6_LOW, MX50_INT_GPIO6_HIGH);
  169. /* i.mx50 has the i.mx31 type audmux */
  170. platform_device_register_simple("imx31-audmux", 0, imx50_audmux_res,
  171. ARRAY_SIZE(imx50_audmux_res));
  172. }
  173. void __init imx51_soc_init(void)
  174. {
  175. /* i.mx51 has the i.mx31 type gpio */
  176. mxc_register_gpio("imx31-gpio", 0, MX51_GPIO1_BASE_ADDR, SZ_16K, MX51_INT_GPIO1_LOW, MX51_INT_GPIO1_HIGH);
  177. mxc_register_gpio("imx31-gpio", 1, MX51_GPIO2_BASE_ADDR, SZ_16K, MX51_INT_GPIO2_LOW, MX51_INT_GPIO2_HIGH);
  178. mxc_register_gpio("imx31-gpio", 2, MX51_GPIO3_BASE_ADDR, SZ_16K, MX51_INT_GPIO3_LOW, MX51_INT_GPIO3_HIGH);
  179. mxc_register_gpio("imx31-gpio", 3, MX51_GPIO4_BASE_ADDR, SZ_16K, MX51_INT_GPIO4_LOW, MX51_INT_GPIO4_HIGH);
  180. /* i.mx51 has the i.mx35 type sdma */
  181. imx_add_imx_sdma("imx35-sdma", MX51_SDMA_BASE_ADDR, MX51_INT_SDMA, &imx51_sdma_pdata);
  182. /* i.mx51 has the i.mx31 type audmux */
  183. platform_device_register_simple("imx31-audmux", 0, imx51_audmux_res,
  184. ARRAY_SIZE(imx51_audmux_res));
  185. }
  186. void __init imx53_soc_init(void)
  187. {
  188. /* i.mx53 has the i.mx31 type gpio */
  189. mxc_register_gpio("imx31-gpio", 0, MX53_GPIO1_BASE_ADDR, SZ_16K, MX53_INT_GPIO1_LOW, MX53_INT_GPIO1_HIGH);
  190. mxc_register_gpio("imx31-gpio", 1, MX53_GPIO2_BASE_ADDR, SZ_16K, MX53_INT_GPIO2_LOW, MX53_INT_GPIO2_HIGH);
  191. mxc_register_gpio("imx31-gpio", 2, MX53_GPIO3_BASE_ADDR, SZ_16K, MX53_INT_GPIO3_LOW, MX53_INT_GPIO3_HIGH);
  192. mxc_register_gpio("imx31-gpio", 3, MX53_GPIO4_BASE_ADDR, SZ_16K, MX53_INT_GPIO4_LOW, MX53_INT_GPIO4_HIGH);
  193. mxc_register_gpio("imx31-gpio", 4, MX53_GPIO5_BASE_ADDR, SZ_16K, MX53_INT_GPIO5_LOW, MX53_INT_GPIO5_HIGH);
  194. mxc_register_gpio("imx31-gpio", 5, MX53_GPIO6_BASE_ADDR, SZ_16K, MX53_INT_GPIO6_LOW, MX53_INT_GPIO6_HIGH);
  195. mxc_register_gpio("imx31-gpio", 6, MX53_GPIO7_BASE_ADDR, SZ_16K, MX53_INT_GPIO7_LOW, MX53_INT_GPIO7_HIGH);
  196. /* i.mx53 has the i.mx35 type sdma */
  197. imx_add_imx_sdma("imx35-sdma", MX53_SDMA_BASE_ADDR, MX53_INT_SDMA, &imx53_sdma_pdata);
  198. /* i.mx53 has the i.mx31 type audmux */
  199. platform_device_register_simple("imx31-audmux", 0, imx53_audmux_res,
  200. ARRAY_SIZE(imx53_audmux_res));
  201. }