irqs.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. /* linux/arch/arm/mach-exynos4/include/mach/irqs.h
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * EXYNOS4 - IRQ definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ASM_ARCH_IRQS_H
  13. #define __ASM_ARCH_IRQS_H __FILE__
  14. #include <plat/irqs.h>
  15. /* PPI: Private Peripheral Interrupt */
  16. #define IRQ_PPI(x) (x+16)
  17. #define IRQ_MCT_LOCALTIMER IRQ_PPI(12)
  18. /* SPI: Shared Peripheral Interrupt */
  19. #define IRQ_SPI(x) (x+32)
  20. #define IRQ_EINT0 IRQ_SPI(16)
  21. #define IRQ_EINT1 IRQ_SPI(17)
  22. #define IRQ_EINT2 IRQ_SPI(18)
  23. #define IRQ_EINT3 IRQ_SPI(19)
  24. #define IRQ_EINT4 IRQ_SPI(20)
  25. #define IRQ_EINT5 IRQ_SPI(21)
  26. #define IRQ_EINT6 IRQ_SPI(22)
  27. #define IRQ_EINT7 IRQ_SPI(23)
  28. #define IRQ_EINT8 IRQ_SPI(24)
  29. #define IRQ_EINT9 IRQ_SPI(25)
  30. #define IRQ_EINT10 IRQ_SPI(26)
  31. #define IRQ_EINT11 IRQ_SPI(27)
  32. #define IRQ_EINT12 IRQ_SPI(28)
  33. #define IRQ_EINT13 IRQ_SPI(29)
  34. #define IRQ_EINT14 IRQ_SPI(30)
  35. #define IRQ_EINT15 IRQ_SPI(31)
  36. #define IRQ_EINT16_31 IRQ_SPI(32)
  37. #define IRQ_PDMA0 IRQ_SPI(35)
  38. #define IRQ_PDMA1 IRQ_SPI(36)
  39. #define IRQ_TIMER0_VIC IRQ_SPI(37)
  40. #define IRQ_TIMER1_VIC IRQ_SPI(38)
  41. #define IRQ_TIMER2_VIC IRQ_SPI(39)
  42. #define IRQ_TIMER3_VIC IRQ_SPI(40)
  43. #define IRQ_TIMER4_VIC IRQ_SPI(41)
  44. #define IRQ_MCT_L0 IRQ_SPI(42)
  45. #define IRQ_WDT IRQ_SPI(43)
  46. #define IRQ_RTC_ALARM IRQ_SPI(44)
  47. #define IRQ_RTC_TIC IRQ_SPI(45)
  48. #define IRQ_GPIO_XB IRQ_SPI(46)
  49. #define IRQ_GPIO_XA IRQ_SPI(47)
  50. #define IRQ_MCT_L1 IRQ_SPI(48)
  51. #define IRQ_UART0 IRQ_SPI(52)
  52. #define IRQ_UART1 IRQ_SPI(53)
  53. #define IRQ_UART2 IRQ_SPI(54)
  54. #define IRQ_UART3 IRQ_SPI(55)
  55. #define IRQ_UART4 IRQ_SPI(56)
  56. #define IRQ_MCT_G0 IRQ_SPI(57)
  57. #define IRQ_IIC IRQ_SPI(58)
  58. #define IRQ_IIC1 IRQ_SPI(59)
  59. #define IRQ_IIC2 IRQ_SPI(60)
  60. #define IRQ_IIC3 IRQ_SPI(61)
  61. #define IRQ_IIC4 IRQ_SPI(62)
  62. #define IRQ_IIC5 IRQ_SPI(63)
  63. #define IRQ_IIC6 IRQ_SPI(64)
  64. #define IRQ_IIC7 IRQ_SPI(65)
  65. #define IRQ_SPI0 IRQ_SPI(66)
  66. #define IRQ_SPI1 IRQ_SPI(67)
  67. #define IRQ_SPI2 IRQ_SPI(68)
  68. #define IRQ_USB_HOST IRQ_SPI(70)
  69. #define IRQ_USB_HSOTG IRQ_SPI(71)
  70. #define IRQ_MODEM_IF IRQ_SPI(72)
  71. #define IRQ_HSMMC0 IRQ_SPI(73)
  72. #define IRQ_HSMMC1 IRQ_SPI(74)
  73. #define IRQ_HSMMC2 IRQ_SPI(75)
  74. #define IRQ_HSMMC3 IRQ_SPI(76)
  75. #define IRQ_DWMCI IRQ_SPI(77)
  76. #define IRQ_MIPI_CSIS0 IRQ_SPI(78)
  77. #define IRQ_MIPI_CSIS1 IRQ_SPI(80)
  78. #define IRQ_ONENAND_AUDI IRQ_SPI(82)
  79. #define IRQ_ROTATOR IRQ_SPI(83)
  80. #define IRQ_FIMC0 IRQ_SPI(84)
  81. #define IRQ_FIMC1 IRQ_SPI(85)
  82. #define IRQ_FIMC2 IRQ_SPI(86)
  83. #define IRQ_FIMC3 IRQ_SPI(87)
  84. #define IRQ_JPEG IRQ_SPI(88)
  85. #define IRQ_2D IRQ_SPI(89)
  86. #define IRQ_PCIE IRQ_SPI(90)
  87. #define IRQ_MIXER IRQ_SPI(91)
  88. #define IRQ_HDMI IRQ_SPI(92)
  89. #define IRQ_IIC_HDMIPHY IRQ_SPI(93)
  90. #define IRQ_MFC IRQ_SPI(94)
  91. #define IRQ_SDO IRQ_SPI(95)
  92. #define IRQ_AUDIO_SS IRQ_SPI(96)
  93. #define IRQ_I2S0 IRQ_SPI(97)
  94. #define IRQ_I2S1 IRQ_SPI(98)
  95. #define IRQ_I2S2 IRQ_SPI(99)
  96. #define IRQ_AC97 IRQ_SPI(100)
  97. #define IRQ_SPDIF IRQ_SPI(104)
  98. #define IRQ_ADC0 IRQ_SPI(105)
  99. #define IRQ_PEN0 IRQ_SPI(106)
  100. #define IRQ_ADC1 IRQ_SPI(107)
  101. #define IRQ_PEN1 IRQ_SPI(108)
  102. #define IRQ_KEYPAD IRQ_SPI(109)
  103. #define IRQ_PMU IRQ_SPI(110)
  104. #define IRQ_GPS IRQ_SPI(111)
  105. #define IRQ_INTFEEDCTRL_SSS IRQ_SPI(112)
  106. #define IRQ_SLIMBUS IRQ_SPI(113)
  107. #define IRQ_TSI IRQ_SPI(115)
  108. #define IRQ_SATA IRQ_SPI(116)
  109. #define MAX_IRQ_IN_COMBINER 8
  110. #define COMBINER_GROUP(x) ((x) * MAX_IRQ_IN_COMBINER + IRQ_SPI(128))
  111. #define COMBINER_IRQ(x, y) (COMBINER_GROUP(x) + y)
  112. #define IRQ_SYSMMU_MDMA0_0 COMBINER_IRQ(4, 0)
  113. #define IRQ_SYSMMU_SSS_0 COMBINER_IRQ(4, 1)
  114. #define IRQ_SYSMMU_FIMC0_0 COMBINER_IRQ(4, 2)
  115. #define IRQ_SYSMMU_FIMC1_0 COMBINER_IRQ(4, 3)
  116. #define IRQ_SYSMMU_FIMC2_0 COMBINER_IRQ(4, 4)
  117. #define IRQ_SYSMMU_FIMC3_0 COMBINER_IRQ(4, 5)
  118. #define IRQ_SYSMMU_JPEG_0 COMBINER_IRQ(4, 6)
  119. #define IRQ_SYSMMU_2D_0 COMBINER_IRQ(4, 7)
  120. #define IRQ_SYSMMU_ROTATOR_0 COMBINER_IRQ(5, 0)
  121. #define IRQ_SYSMMU_MDMA1_0 COMBINER_IRQ(5, 1)
  122. #define IRQ_SYSMMU_LCD0_M0_0 COMBINER_IRQ(5, 2)
  123. #define IRQ_SYSMMU_LCD1_M1_0 COMBINER_IRQ(5, 3)
  124. #define IRQ_SYSMMU_TV_M0_0 COMBINER_IRQ(5, 4)
  125. #define IRQ_SYSMMU_MFC_M0_0 COMBINER_IRQ(5, 5)
  126. #define IRQ_SYSMMU_MFC_M1_0 COMBINER_IRQ(5, 6)
  127. #define IRQ_SYSMMU_PCIE_0 COMBINER_IRQ(5, 7)
  128. #define IRQ_FIMD0_FIFO COMBINER_IRQ(11, 0)
  129. #define IRQ_FIMD0_VSYNC COMBINER_IRQ(11, 1)
  130. #define IRQ_FIMD0_SYSTEM COMBINER_IRQ(11, 2)
  131. #define MAX_COMBINER_NR 16
  132. #define IRQ_ADC IRQ_ADC0
  133. #define IRQ_TC IRQ_PEN0
  134. #define S5P_IRQ_EINT_BASE COMBINER_IRQ(MAX_COMBINER_NR, 0)
  135. #define S5P_EINT_BASE1 (S5P_IRQ_EINT_BASE + 0)
  136. #define S5P_EINT_BASE2 (S5P_IRQ_EINT_BASE + 16)
  137. /* optional GPIO interrupts */
  138. #define S5P_GPIOINT_BASE (S5P_IRQ_EINT_BASE + 32)
  139. #define IRQ_GPIO1_NR_GROUPS 16
  140. #define IRQ_GPIO2_NR_GROUPS 9
  141. #define IRQ_GPIO_END (S5P_GPIOINT_BASE + S5P_GPIOINT_COUNT)
  142. #define IRQ_TIMER_BASE (IRQ_GPIO_END + 64)
  143. /* Set the default NR_IRQS */
  144. #define NR_IRQS (IRQ_TIMER_BASE + IRQ_TIMER_COUNT)
  145. #endif /* __ASM_ARCH_IRQS_H */