i915_irq.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. POSTING_READ(GTIMR);
  66. }
  67. }
  68. void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. POSTING_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. static void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. POSTING_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. POSTING_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. POSTING_READ(IMR);
  103. }
  104. }
  105. void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. POSTING_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. POSTING_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. POSTING_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else {
  153. i915_enable_pipestat(dev_priv, 1,
  154. PIPE_LEGACY_BLC_EVENT_ENABLE);
  155. if (INTEL_INFO(dev)->gen >= 4)
  156. i915_enable_pipestat(dev_priv, 0,
  157. PIPE_LEGACY_BLC_EVENT_ENABLE);
  158. }
  159. }
  160. /**
  161. * i915_pipe_enabled - check if a pipe is enabled
  162. * @dev: DRM device
  163. * @pipe: pipe to check
  164. *
  165. * Reading certain registers when the pipe is disabled can hang the chip.
  166. * Use this routine to make sure the PLL is running and the pipe is active
  167. * before reading such registers if unsure.
  168. */
  169. static int
  170. i915_pipe_enabled(struct drm_device *dev, int pipe)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  174. }
  175. /* Called from drm generic code, passed a 'crtc', which
  176. * we use as a pipe index
  177. */
  178. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  179. {
  180. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  181. unsigned long high_frame;
  182. unsigned long low_frame;
  183. u32 high1, high2, low;
  184. if (!i915_pipe_enabled(dev, pipe)) {
  185. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  186. "pipe %d\n", pipe);
  187. return 0;
  188. }
  189. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  190. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  191. /*
  192. * High & low register fields aren't synchronized, so make sure
  193. * we get a low value that's stable across two reads of the high
  194. * register.
  195. */
  196. do {
  197. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  198. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  199. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  200. } while (high1 != high2);
  201. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  202. low >>= PIPE_FRAME_LOW_SHIFT;
  203. return (high1 << 8) | low;
  204. }
  205. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  206. {
  207. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  208. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  209. if (!i915_pipe_enabled(dev, pipe)) {
  210. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  211. "pipe %d\n", pipe);
  212. return 0;
  213. }
  214. return I915_READ(reg);
  215. }
  216. /*
  217. * Handle hotplug events outside the interrupt handler proper.
  218. */
  219. static void i915_hotplug_work_func(struct work_struct *work)
  220. {
  221. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  222. hotplug_work);
  223. struct drm_device *dev = dev_priv->dev;
  224. struct drm_mode_config *mode_config = &dev->mode_config;
  225. struct intel_encoder *encoder;
  226. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  227. if (encoder->hot_plug)
  228. encoder->hot_plug(encoder);
  229. /* Just fire off a uevent and let userspace tell us what to do */
  230. drm_helper_hpd_irq_event(dev);
  231. }
  232. static void i915_handle_rps_change(struct drm_device *dev)
  233. {
  234. drm_i915_private_t *dev_priv = dev->dev_private;
  235. u32 busy_up, busy_down, max_avg, min_avg;
  236. u8 new_delay = dev_priv->cur_delay;
  237. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  238. busy_up = I915_READ(RCPREVBSYTUPAVG);
  239. busy_down = I915_READ(RCPREVBSYTDNAVG);
  240. max_avg = I915_READ(RCBMAXAVG);
  241. min_avg = I915_READ(RCBMINAVG);
  242. /* Handle RCS change request from hw */
  243. if (busy_up > max_avg) {
  244. if (dev_priv->cur_delay != dev_priv->max_delay)
  245. new_delay = dev_priv->cur_delay - 1;
  246. if (new_delay < dev_priv->max_delay)
  247. new_delay = dev_priv->max_delay;
  248. } else if (busy_down < min_avg) {
  249. if (dev_priv->cur_delay != dev_priv->min_delay)
  250. new_delay = dev_priv->cur_delay + 1;
  251. if (new_delay > dev_priv->min_delay)
  252. new_delay = dev_priv->min_delay;
  253. }
  254. if (ironlake_set_drps(dev, new_delay))
  255. dev_priv->cur_delay = new_delay;
  256. return;
  257. }
  258. static void notify_ring(struct drm_device *dev,
  259. struct intel_ring_buffer *ring)
  260. {
  261. struct drm_i915_private *dev_priv = dev->dev_private;
  262. u32 seqno = ring->get_seqno(ring);
  263. ring->irq_seqno = seqno;
  264. trace_i915_gem_request_complete(dev, seqno);
  265. wake_up_all(&ring->irq_queue);
  266. dev_priv->hangcheck_count = 0;
  267. mod_timer(&dev_priv->hangcheck_timer,
  268. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  269. }
  270. static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  271. {
  272. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  273. int ret = IRQ_NONE;
  274. u32 de_iir, gt_iir, de_ier, pch_iir;
  275. u32 hotplug_mask;
  276. struct drm_i915_master_private *master_priv;
  277. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  278. if (IS_GEN6(dev))
  279. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  280. /* disable master interrupt before clearing iir */
  281. de_ier = I915_READ(DEIER);
  282. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  283. POSTING_READ(DEIER);
  284. de_iir = I915_READ(DEIIR);
  285. gt_iir = I915_READ(GTIIR);
  286. pch_iir = I915_READ(SDEIIR);
  287. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  288. goto done;
  289. if (HAS_PCH_CPT(dev))
  290. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  291. else
  292. hotplug_mask = SDE_HOTPLUG_MASK;
  293. ret = IRQ_HANDLED;
  294. if (dev->primary->master) {
  295. master_priv = dev->primary->master->driver_priv;
  296. if (master_priv->sarea_priv)
  297. master_priv->sarea_priv->last_dispatch =
  298. READ_BREADCRUMB(dev_priv);
  299. }
  300. if (gt_iir & GT_PIPE_NOTIFY)
  301. notify_ring(dev, &dev_priv->render_ring);
  302. if (gt_iir & bsd_usr_interrupt)
  303. notify_ring(dev, &dev_priv->bsd_ring);
  304. if (HAS_BLT(dev) && gt_iir & GT_BLT_USER_INTERRUPT)
  305. notify_ring(dev, &dev_priv->blt_ring);
  306. if (de_iir & DE_GSE)
  307. intel_opregion_gse_intr(dev);
  308. if (de_iir & DE_PLANEA_FLIP_DONE) {
  309. intel_prepare_page_flip(dev, 0);
  310. intel_finish_page_flip_plane(dev, 0);
  311. }
  312. if (de_iir & DE_PLANEB_FLIP_DONE) {
  313. intel_prepare_page_flip(dev, 1);
  314. intel_finish_page_flip_plane(dev, 1);
  315. }
  316. if (de_iir & DE_PIPEA_VBLANK)
  317. drm_handle_vblank(dev, 0);
  318. if (de_iir & DE_PIPEB_VBLANK)
  319. drm_handle_vblank(dev, 1);
  320. /* check event from PCH */
  321. if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask))
  322. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  323. if (de_iir & DE_PCU_EVENT) {
  324. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  325. i915_handle_rps_change(dev);
  326. }
  327. /* should clear PCH hotplug event before clear CPU irq */
  328. I915_WRITE(SDEIIR, pch_iir);
  329. I915_WRITE(GTIIR, gt_iir);
  330. I915_WRITE(DEIIR, de_iir);
  331. done:
  332. I915_WRITE(DEIER, de_ier);
  333. POSTING_READ(DEIER);
  334. return ret;
  335. }
  336. /**
  337. * i915_error_work_func - do process context error handling work
  338. * @work: work struct
  339. *
  340. * Fire an error uevent so userspace can see that a hang or error
  341. * was detected.
  342. */
  343. static void i915_error_work_func(struct work_struct *work)
  344. {
  345. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  346. error_work);
  347. struct drm_device *dev = dev_priv->dev;
  348. char *error_event[] = { "ERROR=1", NULL };
  349. char *reset_event[] = { "RESET=1", NULL };
  350. char *reset_done_event[] = { "ERROR=0", NULL };
  351. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  352. if (atomic_read(&dev_priv->mm.wedged)) {
  353. DRM_DEBUG_DRIVER("resetting chip\n");
  354. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  355. if (!i915_reset(dev, GRDOM_RENDER)) {
  356. atomic_set(&dev_priv->mm.wedged, 0);
  357. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  358. }
  359. complete_all(&dev_priv->error_completion);
  360. }
  361. }
  362. #ifdef CONFIG_DEBUG_FS
  363. static struct drm_i915_error_object *
  364. i915_error_object_create(struct drm_device *dev,
  365. struct drm_gem_object *src)
  366. {
  367. drm_i915_private_t *dev_priv = dev->dev_private;
  368. struct drm_i915_error_object *dst;
  369. struct drm_i915_gem_object *src_priv;
  370. int page, page_count;
  371. u32 reloc_offset;
  372. if (src == NULL)
  373. return NULL;
  374. src_priv = to_intel_bo(src);
  375. if (src_priv->pages == NULL)
  376. return NULL;
  377. page_count = src->size / PAGE_SIZE;
  378. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  379. if (dst == NULL)
  380. return NULL;
  381. reloc_offset = src_priv->gtt_offset;
  382. for (page = 0; page < page_count; page++) {
  383. unsigned long flags;
  384. void __iomem *s;
  385. void *d;
  386. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  387. if (d == NULL)
  388. goto unwind;
  389. local_irq_save(flags);
  390. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  391. reloc_offset);
  392. memcpy_fromio(d, s, PAGE_SIZE);
  393. io_mapping_unmap_atomic(s);
  394. local_irq_restore(flags);
  395. dst->pages[page] = d;
  396. reloc_offset += PAGE_SIZE;
  397. }
  398. dst->page_count = page_count;
  399. dst->gtt_offset = src_priv->gtt_offset;
  400. return dst;
  401. unwind:
  402. while (page--)
  403. kfree(dst->pages[page]);
  404. kfree(dst);
  405. return NULL;
  406. }
  407. static void
  408. i915_error_object_free(struct drm_i915_error_object *obj)
  409. {
  410. int page;
  411. if (obj == NULL)
  412. return;
  413. for (page = 0; page < obj->page_count; page++)
  414. kfree(obj->pages[page]);
  415. kfree(obj);
  416. }
  417. static void
  418. i915_error_state_free(struct drm_device *dev,
  419. struct drm_i915_error_state *error)
  420. {
  421. i915_error_object_free(error->batchbuffer[0]);
  422. i915_error_object_free(error->batchbuffer[1]);
  423. i915_error_object_free(error->ringbuffer);
  424. kfree(error->active_bo);
  425. kfree(error->overlay);
  426. kfree(error);
  427. }
  428. static u32
  429. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  430. {
  431. u32 cmd;
  432. if (IS_I830(dev) || IS_845G(dev))
  433. cmd = MI_BATCH_BUFFER;
  434. else if (INTEL_INFO(dev)->gen >= 4)
  435. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  436. MI_BATCH_NON_SECURE_I965);
  437. else
  438. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  439. return ring[0] == cmd ? ring[1] : 0;
  440. }
  441. static u32
  442. i915_ringbuffer_last_batch(struct drm_device *dev,
  443. struct intel_ring_buffer *ring)
  444. {
  445. struct drm_i915_private *dev_priv = dev->dev_private;
  446. u32 head, bbaddr;
  447. u32 *val;
  448. /* Locate the current position in the ringbuffer and walk back
  449. * to find the most recently dispatched batch buffer.
  450. */
  451. bbaddr = 0;
  452. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  453. val = (u32 *)(ring->virtual_start + head);
  454. while (--val >= (u32 *)ring->virtual_start) {
  455. bbaddr = i915_get_bbaddr(dev, val);
  456. if (bbaddr)
  457. break;
  458. }
  459. if (bbaddr == 0) {
  460. val = (u32 *)(ring->virtual_start + ring->size);
  461. while (--val >= (u32 *)ring->virtual_start) {
  462. bbaddr = i915_get_bbaddr(dev, val);
  463. if (bbaddr)
  464. break;
  465. }
  466. }
  467. return bbaddr;
  468. }
  469. static u32 capture_bo_list(struct drm_i915_error_buffer *err,
  470. int count,
  471. struct list_head *head)
  472. {
  473. struct drm_i915_gem_object *obj;
  474. int i = 0;
  475. list_for_each_entry(obj, head, mm_list) {
  476. err->size = obj->base.size;
  477. err->name = obj->base.name;
  478. err->seqno = obj->last_rendering_seqno;
  479. err->gtt_offset = obj->gtt_offset;
  480. err->read_domains = obj->base.read_domains;
  481. err->write_domain = obj->base.write_domain;
  482. err->fence_reg = obj->fence_reg;
  483. err->pinned = 0;
  484. if (obj->pin_count > 0)
  485. err->pinned = 1;
  486. if (obj->user_pin_count > 0)
  487. err->pinned = -1;
  488. err->tiling = obj->tiling_mode;
  489. err->dirty = obj->dirty;
  490. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  491. err->ring = obj->ring->id;
  492. if (++i == count)
  493. break;
  494. err++;
  495. }
  496. return i;
  497. }
  498. /**
  499. * i915_capture_error_state - capture an error record for later analysis
  500. * @dev: drm device
  501. *
  502. * Should be called when an error is detected (either a hang or an error
  503. * interrupt) to capture error state from the time of the error. Fills
  504. * out a structure which becomes available in debugfs for user level tools
  505. * to pick up.
  506. */
  507. static void i915_capture_error_state(struct drm_device *dev)
  508. {
  509. struct drm_i915_private *dev_priv = dev->dev_private;
  510. struct drm_i915_gem_object *obj_priv;
  511. struct drm_i915_error_state *error;
  512. struct drm_gem_object *batchbuffer[2];
  513. unsigned long flags;
  514. u32 bbaddr;
  515. int count;
  516. spin_lock_irqsave(&dev_priv->error_lock, flags);
  517. error = dev_priv->first_error;
  518. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  519. if (error)
  520. return;
  521. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  522. if (!error) {
  523. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  524. return;
  525. }
  526. DRM_DEBUG_DRIVER("generating error event\n");
  527. error->seqno =
  528. dev_priv->render_ring.get_seqno(&dev_priv->render_ring);
  529. error->eir = I915_READ(EIR);
  530. error->pgtbl_er = I915_READ(PGTBL_ER);
  531. error->pipeastat = I915_READ(PIPEASTAT);
  532. error->pipebstat = I915_READ(PIPEBSTAT);
  533. error->instpm = I915_READ(INSTPM);
  534. error->error = 0;
  535. if (INTEL_INFO(dev)->gen >= 6) {
  536. error->error = I915_READ(ERROR_GEN6);
  537. error->bcs_acthd = I915_READ(BCS_ACTHD);
  538. error->bcs_ipehr = I915_READ(BCS_IPEHR);
  539. error->bcs_ipeir = I915_READ(BCS_IPEIR);
  540. error->bcs_instdone = I915_READ(BCS_INSTDONE);
  541. error->bcs_seqno = 0;
  542. if (dev_priv->blt_ring.get_seqno)
  543. error->bcs_seqno = dev_priv->blt_ring.get_seqno(&dev_priv->blt_ring);
  544. error->vcs_acthd = I915_READ(VCS_ACTHD);
  545. error->vcs_ipehr = I915_READ(VCS_IPEHR);
  546. error->vcs_ipeir = I915_READ(VCS_IPEIR);
  547. error->vcs_instdone = I915_READ(VCS_INSTDONE);
  548. error->vcs_seqno = 0;
  549. if (dev_priv->bsd_ring.get_seqno)
  550. error->vcs_seqno = dev_priv->bsd_ring.get_seqno(&dev_priv->bsd_ring);
  551. }
  552. if (INTEL_INFO(dev)->gen >= 4) {
  553. error->ipeir = I915_READ(IPEIR_I965);
  554. error->ipehr = I915_READ(IPEHR_I965);
  555. error->instdone = I915_READ(INSTDONE_I965);
  556. error->instps = I915_READ(INSTPS);
  557. error->instdone1 = I915_READ(INSTDONE1);
  558. error->acthd = I915_READ(ACTHD_I965);
  559. error->bbaddr = I915_READ64(BB_ADDR);
  560. } else {
  561. error->ipeir = I915_READ(IPEIR);
  562. error->ipehr = I915_READ(IPEHR);
  563. error->instdone = I915_READ(INSTDONE);
  564. error->acthd = I915_READ(ACTHD);
  565. error->bbaddr = 0;
  566. }
  567. bbaddr = i915_ringbuffer_last_batch(dev, &dev_priv->render_ring);
  568. /* Grab the current batchbuffer, most likely to have crashed. */
  569. batchbuffer[0] = NULL;
  570. batchbuffer[1] = NULL;
  571. count = 0;
  572. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
  573. struct drm_gem_object *obj = &obj_priv->base;
  574. if (batchbuffer[0] == NULL &&
  575. bbaddr >= obj_priv->gtt_offset &&
  576. bbaddr < obj_priv->gtt_offset + obj->size)
  577. batchbuffer[0] = obj;
  578. if (batchbuffer[1] == NULL &&
  579. error->acthd >= obj_priv->gtt_offset &&
  580. error->acthd < obj_priv->gtt_offset + obj->size)
  581. batchbuffer[1] = obj;
  582. count++;
  583. }
  584. /* Scan the other lists for completeness for those bizarre errors. */
  585. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  586. list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, mm_list) {
  587. struct drm_gem_object *obj = &obj_priv->base;
  588. if (batchbuffer[0] == NULL &&
  589. bbaddr >= obj_priv->gtt_offset &&
  590. bbaddr < obj_priv->gtt_offset + obj->size)
  591. batchbuffer[0] = obj;
  592. if (batchbuffer[1] == NULL &&
  593. error->acthd >= obj_priv->gtt_offset &&
  594. error->acthd < obj_priv->gtt_offset + obj->size)
  595. batchbuffer[1] = obj;
  596. if (batchbuffer[0] && batchbuffer[1])
  597. break;
  598. }
  599. }
  600. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  601. list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, mm_list) {
  602. struct drm_gem_object *obj = &obj_priv->base;
  603. if (batchbuffer[0] == NULL &&
  604. bbaddr >= obj_priv->gtt_offset &&
  605. bbaddr < obj_priv->gtt_offset + obj->size)
  606. batchbuffer[0] = obj;
  607. if (batchbuffer[1] == NULL &&
  608. error->acthd >= obj_priv->gtt_offset &&
  609. error->acthd < obj_priv->gtt_offset + obj->size)
  610. batchbuffer[1] = obj;
  611. if (batchbuffer[0] && batchbuffer[1])
  612. break;
  613. }
  614. }
  615. /* We need to copy these to an anonymous buffer as the simplest
  616. * method to avoid being overwritten by userspace.
  617. */
  618. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  619. if (batchbuffer[1] != batchbuffer[0])
  620. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  621. else
  622. error->batchbuffer[1] = NULL;
  623. /* Record the ringbuffer */
  624. error->ringbuffer = i915_error_object_create(dev,
  625. dev_priv->render_ring.gem_object);
  626. /* Record buffers on the active and pinned lists. */
  627. error->active_bo = NULL;
  628. error->pinned_bo = NULL;
  629. error->active_bo_count = count;
  630. list_for_each_entry(obj_priv, &dev_priv->mm.pinned_list, mm_list)
  631. count++;
  632. error->pinned_bo_count = count - error->active_bo_count;
  633. if (count) {
  634. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  635. GFP_ATOMIC);
  636. if (error->active_bo)
  637. error->pinned_bo =
  638. error->active_bo + error->active_bo_count;
  639. }
  640. if (error->active_bo)
  641. error->active_bo_count =
  642. capture_bo_list(error->active_bo,
  643. error->active_bo_count,
  644. &dev_priv->mm.active_list);
  645. if (error->pinned_bo)
  646. error->pinned_bo_count =
  647. capture_bo_list(error->pinned_bo,
  648. error->pinned_bo_count,
  649. &dev_priv->mm.pinned_list);
  650. do_gettimeofday(&error->time);
  651. error->overlay = intel_overlay_capture_error_state(dev);
  652. error->display = intel_display_capture_error_state(dev);
  653. spin_lock_irqsave(&dev_priv->error_lock, flags);
  654. if (dev_priv->first_error == NULL) {
  655. dev_priv->first_error = error;
  656. error = NULL;
  657. }
  658. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  659. if (error)
  660. i915_error_state_free(dev, error);
  661. }
  662. void i915_destroy_error_state(struct drm_device *dev)
  663. {
  664. struct drm_i915_private *dev_priv = dev->dev_private;
  665. struct drm_i915_error_state *error;
  666. spin_lock(&dev_priv->error_lock);
  667. error = dev_priv->first_error;
  668. dev_priv->first_error = NULL;
  669. spin_unlock(&dev_priv->error_lock);
  670. if (error)
  671. i915_error_state_free(dev, error);
  672. }
  673. #else
  674. #define i915_capture_error_state(x)
  675. #endif
  676. static void i915_report_and_clear_eir(struct drm_device *dev)
  677. {
  678. struct drm_i915_private *dev_priv = dev->dev_private;
  679. u32 eir = I915_READ(EIR);
  680. if (!eir)
  681. return;
  682. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  683. eir);
  684. if (IS_G4X(dev)) {
  685. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  686. u32 ipeir = I915_READ(IPEIR_I965);
  687. printk(KERN_ERR " IPEIR: 0x%08x\n",
  688. I915_READ(IPEIR_I965));
  689. printk(KERN_ERR " IPEHR: 0x%08x\n",
  690. I915_READ(IPEHR_I965));
  691. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  692. I915_READ(INSTDONE_I965));
  693. printk(KERN_ERR " INSTPS: 0x%08x\n",
  694. I915_READ(INSTPS));
  695. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  696. I915_READ(INSTDONE1));
  697. printk(KERN_ERR " ACTHD: 0x%08x\n",
  698. I915_READ(ACTHD_I965));
  699. I915_WRITE(IPEIR_I965, ipeir);
  700. POSTING_READ(IPEIR_I965);
  701. }
  702. if (eir & GM45_ERROR_PAGE_TABLE) {
  703. u32 pgtbl_err = I915_READ(PGTBL_ER);
  704. printk(KERN_ERR "page table error\n");
  705. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  706. pgtbl_err);
  707. I915_WRITE(PGTBL_ER, pgtbl_err);
  708. POSTING_READ(PGTBL_ER);
  709. }
  710. }
  711. if (!IS_GEN2(dev)) {
  712. if (eir & I915_ERROR_PAGE_TABLE) {
  713. u32 pgtbl_err = I915_READ(PGTBL_ER);
  714. printk(KERN_ERR "page table error\n");
  715. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  716. pgtbl_err);
  717. I915_WRITE(PGTBL_ER, pgtbl_err);
  718. POSTING_READ(PGTBL_ER);
  719. }
  720. }
  721. if (eir & I915_ERROR_MEMORY_REFRESH) {
  722. u32 pipea_stats = I915_READ(PIPEASTAT);
  723. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  724. printk(KERN_ERR "memory refresh error\n");
  725. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  726. pipea_stats);
  727. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  728. pipeb_stats);
  729. /* pipestat has already been acked */
  730. }
  731. if (eir & I915_ERROR_INSTRUCTION) {
  732. printk(KERN_ERR "instruction error\n");
  733. printk(KERN_ERR " INSTPM: 0x%08x\n",
  734. I915_READ(INSTPM));
  735. if (INTEL_INFO(dev)->gen < 4) {
  736. u32 ipeir = I915_READ(IPEIR);
  737. printk(KERN_ERR " IPEIR: 0x%08x\n",
  738. I915_READ(IPEIR));
  739. printk(KERN_ERR " IPEHR: 0x%08x\n",
  740. I915_READ(IPEHR));
  741. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  742. I915_READ(INSTDONE));
  743. printk(KERN_ERR " ACTHD: 0x%08x\n",
  744. I915_READ(ACTHD));
  745. I915_WRITE(IPEIR, ipeir);
  746. POSTING_READ(IPEIR);
  747. } else {
  748. u32 ipeir = I915_READ(IPEIR_I965);
  749. printk(KERN_ERR " IPEIR: 0x%08x\n",
  750. I915_READ(IPEIR_I965));
  751. printk(KERN_ERR " IPEHR: 0x%08x\n",
  752. I915_READ(IPEHR_I965));
  753. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  754. I915_READ(INSTDONE_I965));
  755. printk(KERN_ERR " INSTPS: 0x%08x\n",
  756. I915_READ(INSTPS));
  757. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  758. I915_READ(INSTDONE1));
  759. printk(KERN_ERR " ACTHD: 0x%08x\n",
  760. I915_READ(ACTHD_I965));
  761. I915_WRITE(IPEIR_I965, ipeir);
  762. POSTING_READ(IPEIR_I965);
  763. }
  764. }
  765. I915_WRITE(EIR, eir);
  766. POSTING_READ(EIR);
  767. eir = I915_READ(EIR);
  768. if (eir) {
  769. /*
  770. * some errors might have become stuck,
  771. * mask them.
  772. */
  773. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  774. I915_WRITE(EMR, I915_READ(EMR) | eir);
  775. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  776. }
  777. }
  778. /**
  779. * i915_handle_error - handle an error interrupt
  780. * @dev: drm device
  781. *
  782. * Do some basic checking of regsiter state at error interrupt time and
  783. * dump it to the syslog. Also call i915_capture_error_state() to make
  784. * sure we get a record and make it available in debugfs. Fire a uevent
  785. * so userspace knows something bad happened (should trigger collection
  786. * of a ring dump etc.).
  787. */
  788. void i915_handle_error(struct drm_device *dev, bool wedged)
  789. {
  790. struct drm_i915_private *dev_priv = dev->dev_private;
  791. i915_capture_error_state(dev);
  792. i915_report_and_clear_eir(dev);
  793. if (wedged) {
  794. INIT_COMPLETION(dev_priv->error_completion);
  795. atomic_set(&dev_priv->mm.wedged, 1);
  796. /*
  797. * Wakeup waiting processes so they don't hang
  798. */
  799. wake_up_all(&dev_priv->render_ring.irq_queue);
  800. if (HAS_BSD(dev))
  801. wake_up_all(&dev_priv->bsd_ring.irq_queue);
  802. if (HAS_BLT(dev))
  803. wake_up_all(&dev_priv->blt_ring.irq_queue);
  804. }
  805. queue_work(dev_priv->wq, &dev_priv->error_work);
  806. }
  807. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  808. {
  809. drm_i915_private_t *dev_priv = dev->dev_private;
  810. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  811. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  812. struct drm_i915_gem_object *obj_priv;
  813. struct intel_unpin_work *work;
  814. unsigned long flags;
  815. bool stall_detected;
  816. /* Ignore early vblank irqs */
  817. if (intel_crtc == NULL)
  818. return;
  819. spin_lock_irqsave(&dev->event_lock, flags);
  820. work = intel_crtc->unpin_work;
  821. if (work == NULL || work->pending || !work->enable_stall_check) {
  822. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  823. spin_unlock_irqrestore(&dev->event_lock, flags);
  824. return;
  825. }
  826. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  827. obj_priv = to_intel_bo(work->pending_flip_obj);
  828. if (INTEL_INFO(dev)->gen >= 4) {
  829. int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
  830. stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
  831. } else {
  832. int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
  833. stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
  834. crtc->y * crtc->fb->pitch +
  835. crtc->x * crtc->fb->bits_per_pixel/8);
  836. }
  837. spin_unlock_irqrestore(&dev->event_lock, flags);
  838. if (stall_detected) {
  839. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  840. intel_prepare_page_flip(dev, intel_crtc->plane);
  841. }
  842. }
  843. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  844. {
  845. struct drm_device *dev = (struct drm_device *) arg;
  846. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  847. struct drm_i915_master_private *master_priv;
  848. u32 iir, new_iir;
  849. u32 pipea_stats, pipeb_stats;
  850. u32 vblank_status;
  851. int vblank = 0;
  852. unsigned long irqflags;
  853. int irq_received;
  854. int ret = IRQ_NONE;
  855. atomic_inc(&dev_priv->irq_received);
  856. if (HAS_PCH_SPLIT(dev))
  857. return ironlake_irq_handler(dev);
  858. iir = I915_READ(IIR);
  859. if (INTEL_INFO(dev)->gen >= 4)
  860. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  861. else
  862. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  863. for (;;) {
  864. irq_received = iir != 0;
  865. /* Can't rely on pipestat interrupt bit in iir as it might
  866. * have been cleared after the pipestat interrupt was received.
  867. * It doesn't set the bit in iir again, but it still produces
  868. * interrupts (for non-MSI).
  869. */
  870. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  871. pipea_stats = I915_READ(PIPEASTAT);
  872. pipeb_stats = I915_READ(PIPEBSTAT);
  873. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  874. i915_handle_error(dev, false);
  875. /*
  876. * Clear the PIPE(A|B)STAT regs before the IIR
  877. */
  878. if (pipea_stats & 0x8000ffff) {
  879. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  880. DRM_DEBUG_DRIVER("pipe a underrun\n");
  881. I915_WRITE(PIPEASTAT, pipea_stats);
  882. irq_received = 1;
  883. }
  884. if (pipeb_stats & 0x8000ffff) {
  885. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  886. DRM_DEBUG_DRIVER("pipe b underrun\n");
  887. I915_WRITE(PIPEBSTAT, pipeb_stats);
  888. irq_received = 1;
  889. }
  890. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  891. if (!irq_received)
  892. break;
  893. ret = IRQ_HANDLED;
  894. /* Consume port. Then clear IIR or we'll miss events */
  895. if ((I915_HAS_HOTPLUG(dev)) &&
  896. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  897. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  898. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  899. hotplug_status);
  900. if (hotplug_status & dev_priv->hotplug_supported_mask)
  901. queue_work(dev_priv->wq,
  902. &dev_priv->hotplug_work);
  903. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  904. I915_READ(PORT_HOTPLUG_STAT);
  905. }
  906. I915_WRITE(IIR, iir);
  907. new_iir = I915_READ(IIR); /* Flush posted writes */
  908. if (dev->primary->master) {
  909. master_priv = dev->primary->master->driver_priv;
  910. if (master_priv->sarea_priv)
  911. master_priv->sarea_priv->last_dispatch =
  912. READ_BREADCRUMB(dev_priv);
  913. }
  914. if (iir & I915_USER_INTERRUPT)
  915. notify_ring(dev, &dev_priv->render_ring);
  916. if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
  917. notify_ring(dev, &dev_priv->bsd_ring);
  918. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  919. intel_prepare_page_flip(dev, 0);
  920. if (dev_priv->flip_pending_is_done)
  921. intel_finish_page_flip_plane(dev, 0);
  922. }
  923. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  924. intel_prepare_page_flip(dev, 1);
  925. if (dev_priv->flip_pending_is_done)
  926. intel_finish_page_flip_plane(dev, 1);
  927. }
  928. if (pipea_stats & vblank_status) {
  929. vblank++;
  930. drm_handle_vblank(dev, 0);
  931. if (!dev_priv->flip_pending_is_done) {
  932. i915_pageflip_stall_check(dev, 0);
  933. intel_finish_page_flip(dev, 0);
  934. }
  935. }
  936. if (pipeb_stats & vblank_status) {
  937. vblank++;
  938. drm_handle_vblank(dev, 1);
  939. if (!dev_priv->flip_pending_is_done) {
  940. i915_pageflip_stall_check(dev, 1);
  941. intel_finish_page_flip(dev, 1);
  942. }
  943. }
  944. if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  945. (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  946. (iir & I915_ASLE_INTERRUPT))
  947. intel_opregion_asle_intr(dev);
  948. /* With MSI, interrupts are only generated when iir
  949. * transitions from zero to nonzero. If another bit got
  950. * set while we were handling the existing iir bits, then
  951. * we would never get another interrupt.
  952. *
  953. * This is fine on non-MSI as well, as if we hit this path
  954. * we avoid exiting the interrupt handler only to generate
  955. * another one.
  956. *
  957. * Note that for MSI this could cause a stray interrupt report
  958. * if an interrupt landed in the time between writing IIR and
  959. * the posting read. This should be rare enough to never
  960. * trigger the 99% of 100,000 interrupts test for disabling
  961. * stray interrupts.
  962. */
  963. iir = new_iir;
  964. }
  965. return ret;
  966. }
  967. static int i915_emit_irq(struct drm_device * dev)
  968. {
  969. drm_i915_private_t *dev_priv = dev->dev_private;
  970. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  971. i915_kernel_lost_context(dev);
  972. DRM_DEBUG_DRIVER("\n");
  973. dev_priv->counter++;
  974. if (dev_priv->counter > 0x7FFFFFFFUL)
  975. dev_priv->counter = 1;
  976. if (master_priv->sarea_priv)
  977. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  978. if (BEGIN_LP_RING(4) == 0) {
  979. OUT_RING(MI_STORE_DWORD_INDEX);
  980. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  981. OUT_RING(dev_priv->counter);
  982. OUT_RING(MI_USER_INTERRUPT);
  983. ADVANCE_LP_RING();
  984. }
  985. return dev_priv->counter;
  986. }
  987. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  988. {
  989. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  990. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  991. if (dev_priv->trace_irq_seqno == 0)
  992. render_ring->user_irq_get(render_ring);
  993. dev_priv->trace_irq_seqno = seqno;
  994. }
  995. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  996. {
  997. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  998. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  999. int ret = 0;
  1000. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  1001. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  1002. READ_BREADCRUMB(dev_priv));
  1003. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  1004. if (master_priv->sarea_priv)
  1005. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  1006. return 0;
  1007. }
  1008. if (master_priv->sarea_priv)
  1009. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1010. render_ring->user_irq_get(render_ring);
  1011. DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
  1012. READ_BREADCRUMB(dev_priv) >= irq_nr);
  1013. render_ring->user_irq_put(render_ring);
  1014. if (ret == -EBUSY) {
  1015. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  1016. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  1017. }
  1018. return ret;
  1019. }
  1020. /* Needs the lock as it touches the ring.
  1021. */
  1022. int i915_irq_emit(struct drm_device *dev, void *data,
  1023. struct drm_file *file_priv)
  1024. {
  1025. drm_i915_private_t *dev_priv = dev->dev_private;
  1026. drm_i915_irq_emit_t *emit = data;
  1027. int result;
  1028. if (!dev_priv || !dev_priv->render_ring.virtual_start) {
  1029. DRM_ERROR("called with no initialization\n");
  1030. return -EINVAL;
  1031. }
  1032. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  1033. mutex_lock(&dev->struct_mutex);
  1034. result = i915_emit_irq(dev);
  1035. mutex_unlock(&dev->struct_mutex);
  1036. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  1037. DRM_ERROR("copy_to_user\n");
  1038. return -EFAULT;
  1039. }
  1040. return 0;
  1041. }
  1042. /* Doesn't need the hardware lock.
  1043. */
  1044. int i915_irq_wait(struct drm_device *dev, void *data,
  1045. struct drm_file *file_priv)
  1046. {
  1047. drm_i915_private_t *dev_priv = dev->dev_private;
  1048. drm_i915_irq_wait_t *irqwait = data;
  1049. if (!dev_priv) {
  1050. DRM_ERROR("called with no initialization\n");
  1051. return -EINVAL;
  1052. }
  1053. return i915_wait_irq(dev, irqwait->irq_seq);
  1054. }
  1055. /* Called from drm generic code, passed 'crtc' which
  1056. * we use as a pipe index
  1057. */
  1058. int i915_enable_vblank(struct drm_device *dev, int pipe)
  1059. {
  1060. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1061. unsigned long irqflags;
  1062. if (!i915_pipe_enabled(dev, pipe))
  1063. return -EINVAL;
  1064. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1065. if (HAS_PCH_SPLIT(dev))
  1066. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1067. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1068. else if (INTEL_INFO(dev)->gen >= 4)
  1069. i915_enable_pipestat(dev_priv, pipe,
  1070. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1071. else
  1072. i915_enable_pipestat(dev_priv, pipe,
  1073. PIPE_VBLANK_INTERRUPT_ENABLE);
  1074. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1075. return 0;
  1076. }
  1077. /* Called from drm generic code, passed 'crtc' which
  1078. * we use as a pipe index
  1079. */
  1080. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1081. {
  1082. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1083. unsigned long irqflags;
  1084. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1085. if (HAS_PCH_SPLIT(dev))
  1086. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1087. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1088. else
  1089. i915_disable_pipestat(dev_priv, pipe,
  1090. PIPE_VBLANK_INTERRUPT_ENABLE |
  1091. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1092. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1093. }
  1094. void i915_enable_interrupt (struct drm_device *dev)
  1095. {
  1096. struct drm_i915_private *dev_priv = dev->dev_private;
  1097. if (!HAS_PCH_SPLIT(dev))
  1098. intel_opregion_enable_asle(dev);
  1099. dev_priv->irq_enabled = 1;
  1100. }
  1101. /* Set the vblank monitor pipe
  1102. */
  1103. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1104. struct drm_file *file_priv)
  1105. {
  1106. drm_i915_private_t *dev_priv = dev->dev_private;
  1107. if (!dev_priv) {
  1108. DRM_ERROR("called with no initialization\n");
  1109. return -EINVAL;
  1110. }
  1111. return 0;
  1112. }
  1113. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1114. struct drm_file *file_priv)
  1115. {
  1116. drm_i915_private_t *dev_priv = dev->dev_private;
  1117. drm_i915_vblank_pipe_t *pipe = data;
  1118. if (!dev_priv) {
  1119. DRM_ERROR("called with no initialization\n");
  1120. return -EINVAL;
  1121. }
  1122. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1123. return 0;
  1124. }
  1125. /**
  1126. * Schedule buffer swap at given vertical blank.
  1127. */
  1128. int i915_vblank_swap(struct drm_device *dev, void *data,
  1129. struct drm_file *file_priv)
  1130. {
  1131. /* The delayed swap mechanism was fundamentally racy, and has been
  1132. * removed. The model was that the client requested a delayed flip/swap
  1133. * from the kernel, then waited for vblank before continuing to perform
  1134. * rendering. The problem was that the kernel might wake the client
  1135. * up before it dispatched the vblank swap (since the lock has to be
  1136. * held while touching the ringbuffer), in which case the client would
  1137. * clear and start the next frame before the swap occurred, and
  1138. * flicker would occur in addition to likely missing the vblank.
  1139. *
  1140. * In the absence of this ioctl, userland falls back to a correct path
  1141. * of waiting for a vblank, then dispatching the swap on its own.
  1142. * Context switching to userland and back is plenty fast enough for
  1143. * meeting the requirements of vblank swapping.
  1144. */
  1145. return -EINVAL;
  1146. }
  1147. static u32
  1148. ring_last_seqno(struct intel_ring_buffer *ring)
  1149. {
  1150. return list_entry(ring->request_list.prev,
  1151. struct drm_i915_gem_request, list)->seqno;
  1152. }
  1153. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1154. {
  1155. if (list_empty(&ring->request_list) ||
  1156. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1157. /* Issue a wake-up to catch stuck h/w. */
  1158. if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
  1159. DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
  1160. ring->name,
  1161. ring->waiting_seqno,
  1162. ring->get_seqno(ring));
  1163. wake_up_all(&ring->irq_queue);
  1164. *err = true;
  1165. }
  1166. return true;
  1167. }
  1168. return false;
  1169. }
  1170. /**
  1171. * This is called when the chip hasn't reported back with completed
  1172. * batchbuffers in a long time. The first time this is called we simply record
  1173. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1174. * again, we assume the chip is wedged and try to fix it.
  1175. */
  1176. void i915_hangcheck_elapsed(unsigned long data)
  1177. {
  1178. struct drm_device *dev = (struct drm_device *)data;
  1179. drm_i915_private_t *dev_priv = dev->dev_private;
  1180. uint32_t acthd, instdone, instdone1;
  1181. bool err = false;
  1182. /* If all work is done then ACTHD clearly hasn't advanced. */
  1183. if (i915_hangcheck_ring_idle(&dev_priv->render_ring, &err) &&
  1184. i915_hangcheck_ring_idle(&dev_priv->bsd_ring, &err) &&
  1185. i915_hangcheck_ring_idle(&dev_priv->blt_ring, &err)) {
  1186. dev_priv->hangcheck_count = 0;
  1187. if (err)
  1188. goto repeat;
  1189. return;
  1190. }
  1191. if (INTEL_INFO(dev)->gen < 4) {
  1192. acthd = I915_READ(ACTHD);
  1193. instdone = I915_READ(INSTDONE);
  1194. instdone1 = 0;
  1195. } else {
  1196. acthd = I915_READ(ACTHD_I965);
  1197. instdone = I915_READ(INSTDONE_I965);
  1198. instdone1 = I915_READ(INSTDONE1);
  1199. }
  1200. if (dev_priv->last_acthd == acthd &&
  1201. dev_priv->last_instdone == instdone &&
  1202. dev_priv->last_instdone1 == instdone1) {
  1203. if (dev_priv->hangcheck_count++ > 1) {
  1204. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1205. if (!IS_GEN2(dev)) {
  1206. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1207. * If so we can simply poke the RB_WAIT bit
  1208. * and break the hang. This should work on
  1209. * all but the second generation chipsets.
  1210. */
  1211. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  1212. u32 tmp = I915_READ_CTL(ring);
  1213. if (tmp & RING_WAIT) {
  1214. I915_WRITE_CTL(ring, tmp);
  1215. goto repeat;
  1216. }
  1217. }
  1218. i915_handle_error(dev, true);
  1219. return;
  1220. }
  1221. } else {
  1222. dev_priv->hangcheck_count = 0;
  1223. dev_priv->last_acthd = acthd;
  1224. dev_priv->last_instdone = instdone;
  1225. dev_priv->last_instdone1 = instdone1;
  1226. }
  1227. repeat:
  1228. /* Reset timer case chip hangs without another request being added */
  1229. mod_timer(&dev_priv->hangcheck_timer,
  1230. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1231. }
  1232. /* drm_dma.h hooks
  1233. */
  1234. static void ironlake_irq_preinstall(struct drm_device *dev)
  1235. {
  1236. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1237. I915_WRITE(HWSTAM, 0xeffe);
  1238. /* XXX hotplug from PCH */
  1239. I915_WRITE(DEIMR, 0xffffffff);
  1240. I915_WRITE(DEIER, 0x0);
  1241. POSTING_READ(DEIER);
  1242. /* and GT */
  1243. I915_WRITE(GTIMR, 0xffffffff);
  1244. I915_WRITE(GTIER, 0x0);
  1245. POSTING_READ(GTIER);
  1246. /* south display irq */
  1247. I915_WRITE(SDEIMR, 0xffffffff);
  1248. I915_WRITE(SDEIER, 0x0);
  1249. POSTING_READ(SDEIER);
  1250. }
  1251. static int ironlake_irq_postinstall(struct drm_device *dev)
  1252. {
  1253. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1254. /* enable kind of interrupts always enabled */
  1255. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1256. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1257. u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
  1258. u32 hotplug_mask;
  1259. dev_priv->irq_mask_reg = ~display_mask;
  1260. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1261. /* should always can generate irq */
  1262. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1263. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1264. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1265. POSTING_READ(DEIER);
  1266. if (IS_GEN6(dev)) {
  1267. render_mask =
  1268. GT_PIPE_NOTIFY |
  1269. GT_GEN6_BSD_USER_INTERRUPT |
  1270. GT_BLT_USER_INTERRUPT;
  1271. }
  1272. dev_priv->gt_irq_mask_reg = ~render_mask;
  1273. dev_priv->gt_irq_enable_reg = render_mask;
  1274. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1275. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1276. if (IS_GEN6(dev)) {
  1277. I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
  1278. I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
  1279. I915_WRITE(GEN6_BLITTER_IMR, ~GEN6_BLITTER_USER_INTERRUPT);
  1280. }
  1281. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1282. POSTING_READ(GTIER);
  1283. if (HAS_PCH_CPT(dev)) {
  1284. hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
  1285. SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
  1286. } else {
  1287. hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1288. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1289. }
  1290. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1291. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1292. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1293. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1294. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1295. POSTING_READ(SDEIER);
  1296. if (IS_IRONLAKE_M(dev)) {
  1297. /* Clear & enable PCU event interrupts */
  1298. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1299. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1300. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1301. }
  1302. return 0;
  1303. }
  1304. void i915_driver_irq_preinstall(struct drm_device * dev)
  1305. {
  1306. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1307. atomic_set(&dev_priv->irq_received, 0);
  1308. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1309. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1310. if (HAS_PCH_SPLIT(dev)) {
  1311. ironlake_irq_preinstall(dev);
  1312. return;
  1313. }
  1314. if (I915_HAS_HOTPLUG(dev)) {
  1315. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1316. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1317. }
  1318. I915_WRITE(HWSTAM, 0xeffe);
  1319. I915_WRITE(PIPEASTAT, 0);
  1320. I915_WRITE(PIPEBSTAT, 0);
  1321. I915_WRITE(IMR, 0xffffffff);
  1322. I915_WRITE(IER, 0x0);
  1323. POSTING_READ(IER);
  1324. }
  1325. /*
  1326. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1327. * enabled correctly.
  1328. */
  1329. int i915_driver_irq_postinstall(struct drm_device *dev)
  1330. {
  1331. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1332. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1333. u32 error_mask;
  1334. DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
  1335. if (HAS_BSD(dev))
  1336. DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
  1337. if (HAS_BLT(dev))
  1338. DRM_INIT_WAITQUEUE(&dev_priv->blt_ring.irq_queue);
  1339. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1340. if (HAS_PCH_SPLIT(dev))
  1341. return ironlake_irq_postinstall(dev);
  1342. /* Unmask the interrupts that we always want on. */
  1343. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1344. dev_priv->pipestat[0] = 0;
  1345. dev_priv->pipestat[1] = 0;
  1346. if (I915_HAS_HOTPLUG(dev)) {
  1347. /* Enable in IER... */
  1348. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1349. /* and unmask in IMR */
  1350. dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
  1351. }
  1352. /*
  1353. * Enable some error detection, note the instruction error mask
  1354. * bit is reserved, so we leave it masked.
  1355. */
  1356. if (IS_G4X(dev)) {
  1357. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1358. GM45_ERROR_MEM_PRIV |
  1359. GM45_ERROR_CP_PRIV |
  1360. I915_ERROR_MEMORY_REFRESH);
  1361. } else {
  1362. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1363. I915_ERROR_MEMORY_REFRESH);
  1364. }
  1365. I915_WRITE(EMR, error_mask);
  1366. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1367. I915_WRITE(IER, enable_mask);
  1368. POSTING_READ(IER);
  1369. if (I915_HAS_HOTPLUG(dev)) {
  1370. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1371. /* Note HDMI and DP share bits */
  1372. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1373. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1374. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1375. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1376. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1377. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1378. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1379. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1380. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1381. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1382. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1383. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1384. /* Programming the CRT detection parameters tends
  1385. to generate a spurious hotplug event about three
  1386. seconds later. So just do it once.
  1387. */
  1388. if (IS_G4X(dev))
  1389. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1390. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1391. }
  1392. /* Ignore TV since it's buggy */
  1393. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1394. }
  1395. intel_opregion_enable_asle(dev);
  1396. return 0;
  1397. }
  1398. static void ironlake_irq_uninstall(struct drm_device *dev)
  1399. {
  1400. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1401. I915_WRITE(HWSTAM, 0xffffffff);
  1402. I915_WRITE(DEIMR, 0xffffffff);
  1403. I915_WRITE(DEIER, 0x0);
  1404. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1405. I915_WRITE(GTIMR, 0xffffffff);
  1406. I915_WRITE(GTIER, 0x0);
  1407. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1408. }
  1409. void i915_driver_irq_uninstall(struct drm_device * dev)
  1410. {
  1411. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1412. if (!dev_priv)
  1413. return;
  1414. dev_priv->vblank_pipe = 0;
  1415. if (HAS_PCH_SPLIT(dev)) {
  1416. ironlake_irq_uninstall(dev);
  1417. return;
  1418. }
  1419. if (I915_HAS_HOTPLUG(dev)) {
  1420. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1421. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1422. }
  1423. I915_WRITE(HWSTAM, 0xffffffff);
  1424. I915_WRITE(PIPEASTAT, 0);
  1425. I915_WRITE(PIPEBSTAT, 0);
  1426. I915_WRITE(IMR, 0xffffffff);
  1427. I915_WRITE(IER, 0x0);
  1428. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1429. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1430. I915_WRITE(IIR, I915_READ(IIR));
  1431. }