i915_drv.h 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "i915_trace.h"
  34. #include "intel_ringbuffer.h"
  35. #include <linux/io-mapping.h>
  36. #include <linux/i2c.h>
  37. #include <drm/intel-gtt.h>
  38. /* General customization:
  39. */
  40. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  41. #define DRIVER_NAME "i915"
  42. #define DRIVER_DESC "Intel Graphics"
  43. #define DRIVER_DATE "20080730"
  44. enum pipe {
  45. PIPE_A = 0,
  46. PIPE_B,
  47. };
  48. enum plane {
  49. PLANE_A = 0,
  50. PLANE_B,
  51. };
  52. #define I915_NUM_PIPE 2
  53. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  54. /* Interface history:
  55. *
  56. * 1.1: Original.
  57. * 1.2: Add Power Management
  58. * 1.3: Add vblank support
  59. * 1.4: Fix cmdbuffer path, add heap destroy
  60. * 1.5: Add vblank pipe configuration
  61. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  62. * - Support vertical blank on secondary display pipe
  63. */
  64. #define DRIVER_MAJOR 1
  65. #define DRIVER_MINOR 6
  66. #define DRIVER_PATCHLEVEL 0
  67. #define WATCH_COHERENCY 0
  68. #define WATCH_EXEC 0
  69. #define WATCH_RELOC 0
  70. #define WATCH_LISTS 0
  71. #define WATCH_PWRITE 0
  72. #define I915_GEM_PHYS_CURSOR_0 1
  73. #define I915_GEM_PHYS_CURSOR_1 2
  74. #define I915_GEM_PHYS_OVERLAY_REGS 3
  75. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  76. struct drm_i915_gem_phys_object {
  77. int id;
  78. struct page **page_list;
  79. drm_dma_handle_t *handle;
  80. struct drm_gem_object *cur_obj;
  81. };
  82. struct mem_block {
  83. struct mem_block *next;
  84. struct mem_block *prev;
  85. int start;
  86. int size;
  87. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  88. };
  89. struct opregion_header;
  90. struct opregion_acpi;
  91. struct opregion_swsci;
  92. struct opregion_asle;
  93. struct intel_opregion {
  94. struct opregion_header *header;
  95. struct opregion_acpi *acpi;
  96. struct opregion_swsci *swsci;
  97. struct opregion_asle *asle;
  98. void *vbt;
  99. };
  100. #define OPREGION_SIZE (8*1024)
  101. struct intel_overlay;
  102. struct intel_overlay_error_state;
  103. struct drm_i915_master_private {
  104. drm_local_map_t *sarea;
  105. struct _drm_i915_sarea *sarea_priv;
  106. };
  107. #define I915_FENCE_REG_NONE -1
  108. struct drm_i915_fence_reg {
  109. struct drm_gem_object *obj;
  110. struct list_head lru_list;
  111. bool gpu;
  112. };
  113. struct sdvo_device_mapping {
  114. u8 initialized;
  115. u8 dvo_port;
  116. u8 slave_addr;
  117. u8 dvo_wiring;
  118. u8 i2c_pin;
  119. u8 i2c_speed;
  120. u8 ddc_pin;
  121. };
  122. struct intel_display_error_state;
  123. struct drm_i915_error_state {
  124. u32 eir;
  125. u32 pgtbl_er;
  126. u32 pipeastat;
  127. u32 pipebstat;
  128. u32 ipeir;
  129. u32 ipehr;
  130. u32 instdone;
  131. u32 acthd;
  132. u32 error; /* gen6+ */
  133. u32 bcs_acthd; /* gen6+ blt engine */
  134. u32 bcs_ipehr;
  135. u32 bcs_ipeir;
  136. u32 bcs_instdone;
  137. u32 bcs_seqno;
  138. u32 vcs_acthd; /* gen6+ bsd engine */
  139. u32 vcs_ipehr;
  140. u32 vcs_ipeir;
  141. u32 vcs_instdone;
  142. u32 vcs_seqno;
  143. u32 instpm;
  144. u32 instps;
  145. u32 instdone1;
  146. u32 seqno;
  147. u64 bbaddr;
  148. struct timeval time;
  149. struct drm_i915_error_object {
  150. int page_count;
  151. u32 gtt_offset;
  152. u32 *pages[0];
  153. } *ringbuffer, *batchbuffer[2];
  154. struct drm_i915_error_buffer {
  155. size_t size;
  156. u32 name;
  157. u32 seqno;
  158. u32 gtt_offset;
  159. u32 read_domains;
  160. u32 write_domain;
  161. u32 fence_reg;
  162. s32 pinned:2;
  163. u32 tiling:2;
  164. u32 dirty:1;
  165. u32 purgeable:1;
  166. u32 ring:4;
  167. } *active_bo, *pinned_bo;
  168. u32 active_bo_count, pinned_bo_count;
  169. struct intel_overlay_error_state *overlay;
  170. struct intel_display_error_state *display;
  171. };
  172. struct drm_i915_display_funcs {
  173. void (*dpms)(struct drm_crtc *crtc, int mode);
  174. bool (*fbc_enabled)(struct drm_device *dev);
  175. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  176. void (*disable_fbc)(struct drm_device *dev);
  177. int (*get_display_clock_speed)(struct drm_device *dev);
  178. int (*get_fifo_size)(struct drm_device *dev, int plane);
  179. void (*update_wm)(struct drm_device *dev, int planea_clock,
  180. int planeb_clock, int sr_hdisplay, int sr_htotal,
  181. int pixel_size);
  182. /* clock updates for mode set */
  183. /* cursor updates */
  184. /* render clock increase/decrease */
  185. /* display clock increase/decrease */
  186. /* pll clock increase/decrease */
  187. /* clock gating init */
  188. };
  189. struct intel_device_info {
  190. u8 gen;
  191. u8 is_mobile : 1;
  192. u8 is_i85x : 1;
  193. u8 is_i915g : 1;
  194. u8 is_i945gm : 1;
  195. u8 is_g33 : 1;
  196. u8 need_gfx_hws : 1;
  197. u8 is_g4x : 1;
  198. u8 is_pineview : 1;
  199. u8 is_broadwater : 1;
  200. u8 is_crestline : 1;
  201. u8 has_fbc : 1;
  202. u8 has_rc6 : 1;
  203. u8 has_pipe_cxsr : 1;
  204. u8 has_hotplug : 1;
  205. u8 cursor_needs_physical : 1;
  206. u8 has_overlay : 1;
  207. u8 overlay_needs_physical : 1;
  208. u8 supports_tv : 1;
  209. u8 has_bsd_ring : 1;
  210. u8 has_blt_ring : 1;
  211. };
  212. enum no_fbc_reason {
  213. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  214. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  215. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  216. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  217. FBC_BAD_PLANE, /* fbc not supported on plane */
  218. FBC_NOT_TILED, /* buffer not tiled */
  219. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  220. };
  221. enum intel_pch {
  222. PCH_IBX, /* Ibexpeak PCH */
  223. PCH_CPT, /* Cougarpoint PCH */
  224. };
  225. #define QUIRK_PIPEA_FORCE (1<<0)
  226. struct intel_fbdev;
  227. typedef struct drm_i915_private {
  228. struct drm_device *dev;
  229. const struct intel_device_info *info;
  230. int has_gem;
  231. void __iomem *regs;
  232. struct intel_gmbus {
  233. struct i2c_adapter adapter;
  234. struct i2c_adapter *force_bit;
  235. u32 reg0;
  236. } *gmbus;
  237. struct pci_dev *bridge_dev;
  238. struct intel_ring_buffer render_ring;
  239. struct intel_ring_buffer bsd_ring;
  240. struct intel_ring_buffer blt_ring;
  241. uint32_t next_seqno;
  242. drm_dma_handle_t *status_page_dmah;
  243. void *seqno_page;
  244. dma_addr_t dma_status_page;
  245. uint32_t counter;
  246. unsigned int seqno_gfx_addr;
  247. drm_local_map_t hws_map;
  248. struct drm_gem_object *seqno_obj;
  249. struct drm_gem_object *pwrctx;
  250. struct drm_gem_object *renderctx;
  251. struct resource mch_res;
  252. unsigned int cpp;
  253. int back_offset;
  254. int front_offset;
  255. int current_page;
  256. int page_flipping;
  257. atomic_t irq_received;
  258. /** Protects user_irq_refcount and irq_mask_reg */
  259. spinlock_t user_irq_lock;
  260. u32 trace_irq_seqno;
  261. /** Cached value of IMR to avoid reads in updating the bitfield */
  262. u32 irq_mask_reg;
  263. u32 pipestat[2];
  264. /** splitted irq regs for graphics and display engine on Ironlake,
  265. irq_mask_reg is still used for display irq. */
  266. u32 gt_irq_mask_reg;
  267. u32 gt_irq_enable_reg;
  268. u32 de_irq_enable_reg;
  269. u32 pch_irq_mask_reg;
  270. u32 pch_irq_enable_reg;
  271. u32 hotplug_supported_mask;
  272. struct work_struct hotplug_work;
  273. int tex_lru_log_granularity;
  274. int allow_batchbuffer;
  275. struct mem_block *agp_heap;
  276. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  277. int vblank_pipe;
  278. int num_pipe;
  279. /* For hangcheck timer */
  280. #define DRM_I915_HANGCHECK_PERIOD 250 /* in ms */
  281. struct timer_list hangcheck_timer;
  282. int hangcheck_count;
  283. uint32_t last_acthd;
  284. uint32_t last_instdone;
  285. uint32_t last_instdone1;
  286. unsigned long cfb_size;
  287. unsigned long cfb_pitch;
  288. unsigned long cfb_offset;
  289. int cfb_fence;
  290. int cfb_plane;
  291. int cfb_y;
  292. int irq_enabled;
  293. struct intel_opregion opregion;
  294. /* overlay */
  295. struct intel_overlay *overlay;
  296. /* LVDS info */
  297. int backlight_level; /* restore backlight to this value */
  298. struct drm_display_mode *panel_fixed_mode;
  299. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  300. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  301. /* Feature bits from the VBIOS */
  302. unsigned int int_tv_support:1;
  303. unsigned int lvds_dither:1;
  304. unsigned int lvds_vbt:1;
  305. unsigned int int_crt_support:1;
  306. unsigned int lvds_use_ssc:1;
  307. int lvds_ssc_freq;
  308. struct {
  309. int rate;
  310. int lanes;
  311. int preemphasis;
  312. int vswing;
  313. bool initialized;
  314. bool support;
  315. int bpp;
  316. struct edp_power_seq pps;
  317. } edp;
  318. bool no_aux_handshake;
  319. struct notifier_block lid_notifier;
  320. int crt_ddc_pin;
  321. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  322. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  323. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  324. unsigned int fsb_freq, mem_freq, is_ddr3;
  325. spinlock_t error_lock;
  326. struct drm_i915_error_state *first_error;
  327. struct work_struct error_work;
  328. struct completion error_completion;
  329. struct workqueue_struct *wq;
  330. /* Display functions */
  331. struct drm_i915_display_funcs display;
  332. /* PCH chipset type */
  333. enum intel_pch pch_type;
  334. unsigned long quirks;
  335. /* Register state */
  336. bool modeset_on_lid;
  337. u8 saveLBB;
  338. u32 saveDSPACNTR;
  339. u32 saveDSPBCNTR;
  340. u32 saveDSPARB;
  341. u32 saveHWS;
  342. u32 savePIPEACONF;
  343. u32 savePIPEBCONF;
  344. u32 savePIPEASRC;
  345. u32 savePIPEBSRC;
  346. u32 saveFPA0;
  347. u32 saveFPA1;
  348. u32 saveDPLL_A;
  349. u32 saveDPLL_A_MD;
  350. u32 saveHTOTAL_A;
  351. u32 saveHBLANK_A;
  352. u32 saveHSYNC_A;
  353. u32 saveVTOTAL_A;
  354. u32 saveVBLANK_A;
  355. u32 saveVSYNC_A;
  356. u32 saveBCLRPAT_A;
  357. u32 saveTRANSACONF;
  358. u32 saveTRANS_HTOTAL_A;
  359. u32 saveTRANS_HBLANK_A;
  360. u32 saveTRANS_HSYNC_A;
  361. u32 saveTRANS_VTOTAL_A;
  362. u32 saveTRANS_VBLANK_A;
  363. u32 saveTRANS_VSYNC_A;
  364. u32 savePIPEASTAT;
  365. u32 saveDSPASTRIDE;
  366. u32 saveDSPASIZE;
  367. u32 saveDSPAPOS;
  368. u32 saveDSPAADDR;
  369. u32 saveDSPASURF;
  370. u32 saveDSPATILEOFF;
  371. u32 savePFIT_PGM_RATIOS;
  372. u32 saveBLC_HIST_CTL;
  373. u32 saveBLC_PWM_CTL;
  374. u32 saveBLC_PWM_CTL2;
  375. u32 saveBLC_CPU_PWM_CTL;
  376. u32 saveBLC_CPU_PWM_CTL2;
  377. u32 saveFPB0;
  378. u32 saveFPB1;
  379. u32 saveDPLL_B;
  380. u32 saveDPLL_B_MD;
  381. u32 saveHTOTAL_B;
  382. u32 saveHBLANK_B;
  383. u32 saveHSYNC_B;
  384. u32 saveVTOTAL_B;
  385. u32 saveVBLANK_B;
  386. u32 saveVSYNC_B;
  387. u32 saveBCLRPAT_B;
  388. u32 saveTRANSBCONF;
  389. u32 saveTRANS_HTOTAL_B;
  390. u32 saveTRANS_HBLANK_B;
  391. u32 saveTRANS_HSYNC_B;
  392. u32 saveTRANS_VTOTAL_B;
  393. u32 saveTRANS_VBLANK_B;
  394. u32 saveTRANS_VSYNC_B;
  395. u32 savePIPEBSTAT;
  396. u32 saveDSPBSTRIDE;
  397. u32 saveDSPBSIZE;
  398. u32 saveDSPBPOS;
  399. u32 saveDSPBADDR;
  400. u32 saveDSPBSURF;
  401. u32 saveDSPBTILEOFF;
  402. u32 saveVGA0;
  403. u32 saveVGA1;
  404. u32 saveVGA_PD;
  405. u32 saveVGACNTRL;
  406. u32 saveADPA;
  407. u32 saveLVDS;
  408. u32 savePP_ON_DELAYS;
  409. u32 savePP_OFF_DELAYS;
  410. u32 saveDVOA;
  411. u32 saveDVOB;
  412. u32 saveDVOC;
  413. u32 savePP_ON;
  414. u32 savePP_OFF;
  415. u32 savePP_CONTROL;
  416. u32 savePP_DIVISOR;
  417. u32 savePFIT_CONTROL;
  418. u32 save_palette_a[256];
  419. u32 save_palette_b[256];
  420. u32 saveDPFC_CB_BASE;
  421. u32 saveFBC_CFB_BASE;
  422. u32 saveFBC_LL_BASE;
  423. u32 saveFBC_CONTROL;
  424. u32 saveFBC_CONTROL2;
  425. u32 saveIER;
  426. u32 saveIIR;
  427. u32 saveIMR;
  428. u32 saveDEIER;
  429. u32 saveDEIMR;
  430. u32 saveGTIER;
  431. u32 saveGTIMR;
  432. u32 saveFDI_RXA_IMR;
  433. u32 saveFDI_RXB_IMR;
  434. u32 saveCACHE_MODE_0;
  435. u32 saveMI_ARB_STATE;
  436. u32 saveSWF0[16];
  437. u32 saveSWF1[16];
  438. u32 saveSWF2[3];
  439. u8 saveMSR;
  440. u8 saveSR[8];
  441. u8 saveGR[25];
  442. u8 saveAR_INDEX;
  443. u8 saveAR[21];
  444. u8 saveDACMASK;
  445. u8 saveCR[37];
  446. uint64_t saveFENCE[16];
  447. u32 saveCURACNTR;
  448. u32 saveCURAPOS;
  449. u32 saveCURABASE;
  450. u32 saveCURBCNTR;
  451. u32 saveCURBPOS;
  452. u32 saveCURBBASE;
  453. u32 saveCURSIZE;
  454. u32 saveDP_B;
  455. u32 saveDP_C;
  456. u32 saveDP_D;
  457. u32 savePIPEA_GMCH_DATA_M;
  458. u32 savePIPEB_GMCH_DATA_M;
  459. u32 savePIPEA_GMCH_DATA_N;
  460. u32 savePIPEB_GMCH_DATA_N;
  461. u32 savePIPEA_DP_LINK_M;
  462. u32 savePIPEB_DP_LINK_M;
  463. u32 savePIPEA_DP_LINK_N;
  464. u32 savePIPEB_DP_LINK_N;
  465. u32 saveFDI_RXA_CTL;
  466. u32 saveFDI_TXA_CTL;
  467. u32 saveFDI_RXB_CTL;
  468. u32 saveFDI_TXB_CTL;
  469. u32 savePFA_CTL_1;
  470. u32 savePFB_CTL_1;
  471. u32 savePFA_WIN_SZ;
  472. u32 savePFB_WIN_SZ;
  473. u32 savePFA_WIN_POS;
  474. u32 savePFB_WIN_POS;
  475. u32 savePCH_DREF_CONTROL;
  476. u32 saveDISP_ARB_CTL;
  477. u32 savePIPEA_DATA_M1;
  478. u32 savePIPEA_DATA_N1;
  479. u32 savePIPEA_LINK_M1;
  480. u32 savePIPEA_LINK_N1;
  481. u32 savePIPEB_DATA_M1;
  482. u32 savePIPEB_DATA_N1;
  483. u32 savePIPEB_LINK_M1;
  484. u32 savePIPEB_LINK_N1;
  485. u32 saveMCHBAR_RENDER_STANDBY;
  486. struct {
  487. /** Bridge to intel-gtt-ko */
  488. struct intel_gtt *gtt;
  489. /** Memory allocator for GTT stolen memory */
  490. struct drm_mm vram;
  491. /** Memory allocator for GTT */
  492. struct drm_mm gtt_space;
  493. /** End of mappable part of GTT */
  494. unsigned long gtt_mappable_end;
  495. struct io_mapping *gtt_mapping;
  496. int gtt_mtrr;
  497. struct shrinker inactive_shrinker;
  498. /**
  499. * List of objects currently involved in rendering.
  500. *
  501. * Includes buffers having the contents of their GPU caches
  502. * flushed, not necessarily primitives. last_rendering_seqno
  503. * represents when the rendering involved will be completed.
  504. *
  505. * A reference is held on the buffer while on this list.
  506. */
  507. struct list_head active_list;
  508. /**
  509. * List of objects which are not in the ringbuffer but which
  510. * still have a write_domain which needs to be flushed before
  511. * unbinding.
  512. *
  513. * last_rendering_seqno is 0 while an object is in this list.
  514. *
  515. * A reference is held on the buffer while on this list.
  516. */
  517. struct list_head flushing_list;
  518. /**
  519. * LRU list of objects which are not in the ringbuffer and
  520. * are ready to unbind, but are still in the GTT.
  521. *
  522. * last_rendering_seqno is 0 while an object is in this list.
  523. *
  524. * A reference is not held on the buffer while on this list,
  525. * as merely being GTT-bound shouldn't prevent its being
  526. * freed, and we'll pull it off the list in the free path.
  527. */
  528. struct list_head inactive_list;
  529. /**
  530. * LRU list of objects which are not in the ringbuffer but
  531. * are still pinned in the GTT.
  532. */
  533. struct list_head pinned_list;
  534. /** LRU list of objects with fence regs on them. */
  535. struct list_head fence_list;
  536. /**
  537. * List of objects currently pending being freed.
  538. *
  539. * These objects are no longer in use, but due to a signal
  540. * we were prevented from freeing them at the appointed time.
  541. */
  542. struct list_head deferred_free_list;
  543. /**
  544. * We leave the user IRQ off as much as possible,
  545. * but this means that requests will finish and never
  546. * be retired once the system goes idle. Set a timer to
  547. * fire periodically while the ring is running. When it
  548. * fires, go retire requests.
  549. */
  550. struct delayed_work retire_work;
  551. /**
  552. * Flag if the X Server, and thus DRM, is not currently in
  553. * control of the device.
  554. *
  555. * This is set between LeaveVT and EnterVT. It needs to be
  556. * replaced with a semaphore. It also needs to be
  557. * transitioned away from for kernel modesetting.
  558. */
  559. int suspended;
  560. /**
  561. * Flag if the hardware appears to be wedged.
  562. *
  563. * This is set when attempts to idle the device timeout.
  564. * It prevents command submission from occuring and makes
  565. * every pending request fail
  566. */
  567. atomic_t wedged;
  568. /** Bit 6 swizzling required for X tiling */
  569. uint32_t bit_6_swizzle_x;
  570. /** Bit 6 swizzling required for Y tiling */
  571. uint32_t bit_6_swizzle_y;
  572. /* storage for physical objects */
  573. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  574. /* accounting, useful for userland debugging */
  575. size_t object_memory;
  576. size_t pin_memory;
  577. size_t gtt_memory;
  578. size_t gtt_mappable_memory;
  579. size_t mappable_gtt_used;
  580. size_t mappable_gtt_total;
  581. size_t gtt_total;
  582. u32 object_count;
  583. u32 pin_count;
  584. u32 gtt_mappable_count;
  585. u32 gtt_count;
  586. } mm;
  587. struct sdvo_device_mapping sdvo_mappings[2];
  588. /* indicate whether the LVDS_BORDER should be enabled or not */
  589. unsigned int lvds_border_bits;
  590. /* Panel fitter placement and size for Ironlake+ */
  591. u32 pch_pf_pos, pch_pf_size;
  592. struct drm_crtc *plane_to_crtc_mapping[2];
  593. struct drm_crtc *pipe_to_crtc_mapping[2];
  594. wait_queue_head_t pending_flip_queue;
  595. bool flip_pending_is_done;
  596. /* Reclocking support */
  597. bool render_reclock_avail;
  598. bool lvds_downclock_avail;
  599. /* indicates the reduced downclock for LVDS*/
  600. int lvds_downclock;
  601. struct work_struct idle_work;
  602. struct timer_list idle_timer;
  603. bool busy;
  604. u16 orig_clock;
  605. int child_dev_num;
  606. struct child_device_config *child_dev;
  607. struct drm_connector *int_lvds_connector;
  608. bool mchbar_need_disable;
  609. u8 cur_delay;
  610. u8 min_delay;
  611. u8 max_delay;
  612. u8 fmax;
  613. u8 fstart;
  614. u64 last_count1;
  615. unsigned long last_time1;
  616. u64 last_count2;
  617. struct timespec last_time2;
  618. unsigned long gfx_power;
  619. int c_m;
  620. int r_t;
  621. u8 corr;
  622. spinlock_t *mchdev_lock;
  623. enum no_fbc_reason no_fbc_reason;
  624. struct drm_mm_node *compressed_fb;
  625. struct drm_mm_node *compressed_llb;
  626. unsigned long last_gpu_reset;
  627. /* list of fbdev register on this device */
  628. struct intel_fbdev *fbdev;
  629. } drm_i915_private_t;
  630. /** driver private structure attached to each drm_gem_object */
  631. struct drm_i915_gem_object {
  632. struct drm_gem_object base;
  633. /** Current space allocated to this object in the GTT, if any. */
  634. struct drm_mm_node *gtt_space;
  635. /** This object's place on the active/flushing/inactive lists */
  636. struct list_head ring_list;
  637. struct list_head mm_list;
  638. /** This object's place on GPU write list */
  639. struct list_head gpu_write_list;
  640. /** This object's place on eviction list */
  641. struct list_head evict_list;
  642. /**
  643. * This is set if the object is on the active or flushing lists
  644. * (has pending rendering), and is not set if it's on inactive (ready
  645. * to be unbound).
  646. */
  647. unsigned int active : 1;
  648. /**
  649. * This is set if the object has been written to since last bound
  650. * to the GTT
  651. */
  652. unsigned int dirty : 1;
  653. /**
  654. * Fence register bits (if any) for this object. Will be set
  655. * as needed when mapped into the GTT.
  656. * Protected by dev->struct_mutex.
  657. *
  658. * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
  659. */
  660. signed int fence_reg : 5;
  661. /**
  662. * Used for checking the object doesn't appear more than once
  663. * in an execbuffer object list.
  664. */
  665. unsigned int in_execbuffer : 1;
  666. /**
  667. * Advice: are the backing pages purgeable?
  668. */
  669. unsigned int madv : 2;
  670. /**
  671. * Current tiling mode for the object.
  672. */
  673. unsigned int tiling_mode : 2;
  674. /** How many users have pinned this object in GTT space. The following
  675. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  676. * (via user_pin_count), execbuffer (objects are not allowed multiple
  677. * times for the same batchbuffer), and the framebuffer code. When
  678. * switching/pageflipping, the framebuffer code has at most two buffers
  679. * pinned per crtc.
  680. *
  681. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  682. * bits with absolutely no headroom. So use 4 bits. */
  683. unsigned int pin_count : 4;
  684. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  685. /**
  686. * Is the object at the current location in the gtt mappable and
  687. * fenceable? Used to avoid costly recalculations.
  688. */
  689. unsigned int map_and_fenceable : 1;
  690. /**
  691. * Whether the current gtt mapping needs to be mappable (and isn't just
  692. * mappable by accident). Track pin and fault separate for a more
  693. * accurate mappable working set.
  694. */
  695. unsigned int fault_mappable : 1;
  696. unsigned int pin_mappable : 1;
  697. /** AGP memory structure for our GTT binding. */
  698. DRM_AGP_MEM *agp_mem;
  699. struct page **pages;
  700. /**
  701. * Current offset of the object in GTT space.
  702. *
  703. * This is the same as gtt_space->start
  704. */
  705. uint32_t gtt_offset;
  706. /* Which ring is refering to is this object */
  707. struct intel_ring_buffer *ring;
  708. /** Breadcrumb of last rendering to the buffer. */
  709. uint32_t last_rendering_seqno;
  710. /** Current tiling stride for the object, if it's tiled. */
  711. uint32_t stride;
  712. /** Record of address bit 17 of each page at last unbind. */
  713. unsigned long *bit_17;
  714. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  715. uint32_t agp_type;
  716. /**
  717. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  718. * flags which individual pages are valid.
  719. */
  720. uint8_t *page_cpu_valid;
  721. /** User space pin count and filp owning the pin */
  722. uint32_t user_pin_count;
  723. struct drm_file *pin_filp;
  724. /** for phy allocated objects */
  725. struct drm_i915_gem_phys_object *phys_obj;
  726. /**
  727. * Number of crtcs where this object is currently the fb, but
  728. * will be page flipped away on the next vblank. When it
  729. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  730. */
  731. atomic_t pending_flip;
  732. };
  733. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  734. /**
  735. * Request queue structure.
  736. *
  737. * The request queue allows us to note sequence numbers that have been emitted
  738. * and may be associated with active buffers to be retired.
  739. *
  740. * By keeping this list, we can avoid having to do questionable
  741. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  742. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  743. */
  744. struct drm_i915_gem_request {
  745. /** On Which ring this request was generated */
  746. struct intel_ring_buffer *ring;
  747. /** GEM sequence number associated with this request. */
  748. uint32_t seqno;
  749. /** Time at which this request was emitted, in jiffies. */
  750. unsigned long emitted_jiffies;
  751. /** global list entry for this request */
  752. struct list_head list;
  753. struct drm_i915_file_private *file_priv;
  754. /** file_priv list entry for this request */
  755. struct list_head client_list;
  756. };
  757. struct drm_i915_file_private {
  758. struct {
  759. struct spinlock lock;
  760. struct list_head request_list;
  761. } mm;
  762. };
  763. enum intel_chip_family {
  764. CHIP_I8XX = 0x01,
  765. CHIP_I9XX = 0x02,
  766. CHIP_I915 = 0x04,
  767. CHIP_I965 = 0x08,
  768. };
  769. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  770. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  771. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  772. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  773. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  774. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  775. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  776. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  777. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  778. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  779. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  780. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  781. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  782. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  783. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  784. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  785. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  786. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  787. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  788. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  789. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  790. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  791. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  792. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  793. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  794. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  795. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  796. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  797. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  798. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  799. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  800. * rows, which changed the alignment requirements and fence programming.
  801. */
  802. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  803. IS_I915GM(dev)))
  804. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  805. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  806. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  807. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  808. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  809. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  810. /* dsparb controlled by hw only */
  811. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  812. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  813. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  814. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  815. #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
  816. #define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
  817. #define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
  818. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  819. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  820. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  821. extern struct drm_ioctl_desc i915_ioctls[];
  822. extern int i915_max_ioctl;
  823. extern unsigned int i915_fbpercrtc;
  824. extern unsigned int i915_powersave;
  825. extern unsigned int i915_lvds_downclock;
  826. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  827. extern int i915_resume(struct drm_device *dev);
  828. extern void i915_save_display(struct drm_device *dev);
  829. extern void i915_restore_display(struct drm_device *dev);
  830. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  831. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  832. /* i915_dma.c */
  833. extern void i915_kernel_lost_context(struct drm_device * dev);
  834. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  835. extern int i915_driver_unload(struct drm_device *);
  836. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  837. extern void i915_driver_lastclose(struct drm_device * dev);
  838. extern void i915_driver_preclose(struct drm_device *dev,
  839. struct drm_file *file_priv);
  840. extern void i915_driver_postclose(struct drm_device *dev,
  841. struct drm_file *file_priv);
  842. extern int i915_driver_device_is_agp(struct drm_device * dev);
  843. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  844. unsigned long arg);
  845. extern int i915_emit_box(struct drm_device *dev,
  846. struct drm_clip_rect *boxes,
  847. int i, int DR1, int DR4);
  848. extern int i915_reset(struct drm_device *dev, u8 flags);
  849. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  850. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  851. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  852. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  853. /* i915_irq.c */
  854. void i915_hangcheck_elapsed(unsigned long data);
  855. void i915_handle_error(struct drm_device *dev, bool wedged);
  856. extern int i915_irq_emit(struct drm_device *dev, void *data,
  857. struct drm_file *file_priv);
  858. extern int i915_irq_wait(struct drm_device *dev, void *data,
  859. struct drm_file *file_priv);
  860. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  861. extern void i915_enable_interrupt (struct drm_device *dev);
  862. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  863. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  864. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  865. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  866. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  867. struct drm_file *file_priv);
  868. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  869. struct drm_file *file_priv);
  870. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  871. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  872. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  873. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  874. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  875. struct drm_file *file_priv);
  876. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  877. extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
  878. extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
  879. u32 mask);
  880. extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
  881. u32 mask);
  882. void
  883. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  884. void
  885. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  886. void intel_enable_asle (struct drm_device *dev);
  887. #ifdef CONFIG_DEBUG_FS
  888. extern void i915_destroy_error_state(struct drm_device *dev);
  889. #else
  890. #define i915_destroy_error_state(x)
  891. #endif
  892. /* i915_mem.c */
  893. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  894. struct drm_file *file_priv);
  895. extern int i915_mem_free(struct drm_device *dev, void *data,
  896. struct drm_file *file_priv);
  897. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  898. struct drm_file *file_priv);
  899. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  900. struct drm_file *file_priv);
  901. extern void i915_mem_takedown(struct mem_block **heap);
  902. extern void i915_mem_release(struct drm_device * dev,
  903. struct drm_file *file_priv, struct mem_block *heap);
  904. /* i915_gem.c */
  905. int i915_gem_check_is_wedged(struct drm_device *dev);
  906. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  907. struct drm_file *file_priv);
  908. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  909. struct drm_file *file_priv);
  910. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  911. struct drm_file *file_priv);
  912. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  913. struct drm_file *file_priv);
  914. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  915. struct drm_file *file_priv);
  916. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  917. struct drm_file *file_priv);
  918. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  919. struct drm_file *file_priv);
  920. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  921. struct drm_file *file_priv);
  922. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  923. struct drm_file *file_priv);
  924. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  925. struct drm_file *file_priv);
  926. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  927. struct drm_file *file_priv);
  928. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  929. struct drm_file *file_priv);
  930. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  931. struct drm_file *file_priv);
  932. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  933. struct drm_file *file_priv);
  934. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  935. struct drm_file *file_priv);
  936. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  937. struct drm_file *file_priv);
  938. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  939. struct drm_file *file_priv);
  940. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  941. struct drm_file *file_priv);
  942. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  943. struct drm_file *file_priv);
  944. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  945. struct drm_file *file_priv);
  946. void i915_gem_load(struct drm_device *dev);
  947. int i915_gem_init_object(struct drm_gem_object *obj);
  948. struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
  949. size_t size);
  950. void i915_gem_free_object(struct drm_gem_object *obj);
  951. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment,
  952. bool map_and_fenceable);
  953. void i915_gem_object_unpin(struct drm_gem_object *obj);
  954. int i915_gem_object_unbind(struct drm_gem_object *obj);
  955. void i915_gem_release_mmap(struct drm_gem_object *obj);
  956. void i915_gem_lastclose(struct drm_device *dev);
  957. /**
  958. * Returns true if seq1 is later than seq2.
  959. */
  960. static inline bool
  961. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  962. {
  963. return (int32_t)(seq1 - seq2) >= 0;
  964. }
  965. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
  966. bool interruptible);
  967. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
  968. bool interruptible);
  969. void i915_gem_retire_requests(struct drm_device *dev);
  970. void i915_gem_reset(struct drm_device *dev);
  971. void i915_gem_clflush_object(struct drm_gem_object *obj);
  972. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  973. uint32_t read_domains,
  974. uint32_t write_domain);
  975. int i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
  976. bool interruptible);
  977. int i915_gem_init_ringbuffer(struct drm_device *dev);
  978. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  979. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  980. unsigned long mappable_end, unsigned long end);
  981. int i915_gpu_idle(struct drm_device *dev);
  982. int i915_gem_idle(struct drm_device *dev);
  983. int i915_add_request(struct drm_device *dev,
  984. struct drm_file *file_priv,
  985. struct drm_i915_gem_request *request,
  986. struct intel_ring_buffer *ring);
  987. int i915_do_wait_request(struct drm_device *dev,
  988. uint32_t seqno,
  989. bool interruptible,
  990. struct intel_ring_buffer *ring);
  991. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  992. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  993. int write);
  994. int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
  995. bool pipelined);
  996. int i915_gem_attach_phys_object(struct drm_device *dev,
  997. struct drm_gem_object *obj,
  998. int id,
  999. int align);
  1000. void i915_gem_detach_phys_object(struct drm_device *dev,
  1001. struct drm_gem_object *obj);
  1002. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1003. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  1004. /* i915_gem_evict.c */
  1005. int i915_gem_evict_something(struct drm_device *dev, int min_size,
  1006. unsigned alignment, bool mappable);
  1007. int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
  1008. int i915_gem_evict_inactive(struct drm_device *dev, bool purgeable_only);
  1009. /* i915_gem_tiling.c */
  1010. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1011. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  1012. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  1013. /* i915_gem_debug.c */
  1014. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  1015. const char *where, uint32_t mark);
  1016. #if WATCH_LISTS
  1017. int i915_verify_lists(struct drm_device *dev);
  1018. #else
  1019. #define i915_verify_lists(dev) 0
  1020. #endif
  1021. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  1022. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  1023. const char *where, uint32_t mark);
  1024. /* i915_debugfs.c */
  1025. int i915_debugfs_init(struct drm_minor *minor);
  1026. void i915_debugfs_cleanup(struct drm_minor *minor);
  1027. /* i915_suspend.c */
  1028. extern int i915_save_state(struct drm_device *dev);
  1029. extern int i915_restore_state(struct drm_device *dev);
  1030. /* i915_suspend.c */
  1031. extern int i915_save_state(struct drm_device *dev);
  1032. extern int i915_restore_state(struct drm_device *dev);
  1033. /* intel_i2c.c */
  1034. extern int intel_setup_gmbus(struct drm_device *dev);
  1035. extern void intel_teardown_gmbus(struct drm_device *dev);
  1036. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1037. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1038. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1039. {
  1040. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1041. }
  1042. extern void intel_i2c_reset(struct drm_device *dev);
  1043. /* intel_opregion.c */
  1044. extern int intel_opregion_setup(struct drm_device *dev);
  1045. #ifdef CONFIG_ACPI
  1046. extern void intel_opregion_init(struct drm_device *dev);
  1047. extern void intel_opregion_fini(struct drm_device *dev);
  1048. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1049. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1050. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1051. #else
  1052. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1053. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1054. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1055. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1056. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1057. #endif
  1058. /* intel_acpi.c */
  1059. #ifdef CONFIG_ACPI
  1060. extern void intel_register_dsm_handler(void);
  1061. extern void intel_unregister_dsm_handler(void);
  1062. #else
  1063. static inline void intel_register_dsm_handler(void) { return; }
  1064. static inline void intel_unregister_dsm_handler(void) { return; }
  1065. #endif /* CONFIG_ACPI */
  1066. /* modesetting */
  1067. extern void intel_modeset_init(struct drm_device *dev);
  1068. extern void intel_modeset_cleanup(struct drm_device *dev);
  1069. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1070. extern void i8xx_disable_fbc(struct drm_device *dev);
  1071. extern void g4x_disable_fbc(struct drm_device *dev);
  1072. extern void ironlake_disable_fbc(struct drm_device *dev);
  1073. extern void intel_disable_fbc(struct drm_device *dev);
  1074. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  1075. extern bool intel_fbc_enabled(struct drm_device *dev);
  1076. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1077. extern void intel_detect_pch (struct drm_device *dev);
  1078. extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
  1079. /* overlay */
  1080. #ifdef CONFIG_DEBUG_FS
  1081. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1082. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1083. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1084. extern void intel_display_print_error_state(struct seq_file *m,
  1085. struct drm_device *dev,
  1086. struct intel_display_error_state *error);
  1087. #endif
  1088. /**
  1089. * Lock test for when it's just for synchronization of ring access.
  1090. *
  1091. * In that case, we don't need to do it when GEM is initialized as nobody else
  1092. * has access to the ring.
  1093. */
  1094. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  1095. if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
  1096. == NULL) \
  1097. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  1098. } while (0)
  1099. #define I915_READ(reg) i915_read(dev_priv, (reg), 4)
  1100. #define I915_WRITE(reg, val) i915_write(dev_priv, (reg), (val), 4)
  1101. #define I915_READ16(reg) i915_read(dev_priv, (reg), 2)
  1102. #define I915_WRITE16(reg, val) i915_write(dev_priv, (reg), (val), 2)
  1103. #define I915_READ8(reg) i915_read(dev_priv, (reg), 1)
  1104. #define I915_WRITE8(reg, val) i915_write(dev_priv, (reg), (val), 1)
  1105. #define I915_WRITE64(reg, val) i915_write(dev_priv, (reg), (val), 8)
  1106. #define I915_READ64(reg) i915_read(dev_priv, (reg), 8)
  1107. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1108. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1109. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1110. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1111. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1112. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1113. static inline u32 i915_read(struct drm_i915_private *dev_priv, u32 reg, int len)
  1114. {
  1115. u64 val = 0;
  1116. switch (len) {
  1117. case 8:
  1118. val = readq(dev_priv->regs + reg);
  1119. break;
  1120. case 4:
  1121. val = readl(dev_priv->regs + reg);
  1122. break;
  1123. case 2:
  1124. val = readw(dev_priv->regs + reg);
  1125. break;
  1126. case 1:
  1127. val = readb(dev_priv->regs + reg);
  1128. break;
  1129. }
  1130. trace_i915_reg_rw('R', reg, val, len);
  1131. return val;
  1132. }
  1133. /* On SNB platform, before reading ring registers forcewake bit
  1134. * must be set to prevent GT core from power down and stale values being
  1135. * returned.
  1136. */
  1137. static inline u32 i915_safe_read(struct drm_i915_private *dev_priv, u32 reg)
  1138. {
  1139. if (IS_GEN6(dev_priv->dev)) {
  1140. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  1141. POSTING_READ(FORCEWAKE);
  1142. /* XXX How long do we really need to wait here?
  1143. * Will different registers/engines require different periods?
  1144. */
  1145. udelay(100);
  1146. }
  1147. return I915_READ(reg);
  1148. }
  1149. static inline void
  1150. i915_write(struct drm_i915_private *dev_priv, u32 reg, u64 val, int len)
  1151. {
  1152. /* Trace down the write operation before the real write */
  1153. trace_i915_reg_rw('W', reg, val, len);
  1154. switch (len) {
  1155. case 8:
  1156. writeq(val, dev_priv->regs + reg);
  1157. break;
  1158. case 4:
  1159. writel(val, dev_priv->regs + reg);
  1160. break;
  1161. case 2:
  1162. writew(val, dev_priv->regs + reg);
  1163. break;
  1164. case 1:
  1165. writeb(val, dev_priv->regs + reg);
  1166. break;
  1167. }
  1168. }
  1169. #define BEGIN_LP_RING(n) \
  1170. intel_ring_begin(&dev_priv->render_ring, (n))
  1171. #define OUT_RING(x) \
  1172. intel_ring_emit(&dev_priv->render_ring, x)
  1173. #define ADVANCE_LP_RING() \
  1174. intel_ring_advance(&dev_priv->render_ring)
  1175. /**
  1176. * Reads a dword out of the status page, which is written to from the command
  1177. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  1178. * MI_STORE_DATA_IMM.
  1179. *
  1180. * The following dwords have a reserved meaning:
  1181. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  1182. * 0x04: ring 0 head pointer
  1183. * 0x05: ring 1 head pointer (915-class)
  1184. * 0x06: ring 2 head pointer (915-class)
  1185. * 0x10-0x1b: Context status DWords (GM45)
  1186. * 0x1f: Last written status offset. (GM45)
  1187. *
  1188. * The area from dword 0x20 to 0x3ff is available for driver usage.
  1189. */
  1190. #define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
  1191. (dev_priv->render_ring.status_page.page_addr))[reg])
  1192. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  1193. #define I915_GEM_HWS_INDEX 0x20
  1194. #define I915_BREADCRUMB_INDEX 0x21
  1195. #endif