winbond-cir.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172
  1. /*
  2. * winbond-cir.c - Driver for the Consumer IR functionality of Winbond
  3. * SuperI/O chips.
  4. *
  5. * Currently supports the Winbond WPCD376i chip (PNP id WEC1022), but
  6. * could probably support others (Winbond WEC102X, NatSemi, etc)
  7. * with minor modifications.
  8. *
  9. * Original Author: David Härdeman <david@hardeman.nu>
  10. * Copyright (C) 2009 - 2011 David Härdeman <david@hardeman.nu>
  11. *
  12. * Dedicated to my daughter Matilda, without whose loving attention this
  13. * driver would have been finished in half the time and with a fraction
  14. * of the bugs.
  15. *
  16. * Written using:
  17. * o Winbond WPCD376I datasheet helpfully provided by Jesse Barnes at Intel
  18. * o NatSemi PC87338/PC97338 datasheet (for the serial port stuff)
  19. * o DSDT dumps
  20. *
  21. * Supported features:
  22. * o IR Receive
  23. * o IR Transmit
  24. * o Wake-On-CIR functionality
  25. *
  26. * To do:
  27. * o Learning
  28. *
  29. * This program is free software; you can redistribute it and/or modify
  30. * it under the terms of the GNU General Public License as published by
  31. * the Free Software Foundation; either version 2 of the License, or
  32. * (at your option) any later version.
  33. *
  34. * This program is distributed in the hope that it will be useful,
  35. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  36. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  37. * GNU General Public License for more details.
  38. *
  39. * You should have received a copy of the GNU General Public License
  40. * along with this program; if not, write to the Free Software
  41. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  42. */
  43. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  44. #include <linux/module.h>
  45. #include <linux/pnp.h>
  46. #include <linux/interrupt.h>
  47. #include <linux/timer.h>
  48. #include <linux/leds.h>
  49. #include <linux/spinlock.h>
  50. #include <linux/pci_ids.h>
  51. #include <linux/io.h>
  52. #include <linux/bitrev.h>
  53. #include <linux/slab.h>
  54. #include <linux/wait.h>
  55. #include <linux/sched.h>
  56. #include <media/rc-core.h>
  57. #define DRVNAME "winbond-cir"
  58. /* CEIR Wake-Up Registers, relative to data->wbase */
  59. #define WBCIR_REG_WCEIR_CTL 0x03 /* CEIR Receiver Control */
  60. #define WBCIR_REG_WCEIR_STS 0x04 /* CEIR Receiver Status */
  61. #define WBCIR_REG_WCEIR_EV_EN 0x05 /* CEIR Receiver Event Enable */
  62. #define WBCIR_REG_WCEIR_CNTL 0x06 /* CEIR Receiver Counter Low */
  63. #define WBCIR_REG_WCEIR_CNTH 0x07 /* CEIR Receiver Counter High */
  64. #define WBCIR_REG_WCEIR_INDEX 0x08 /* CEIR Receiver Index */
  65. #define WBCIR_REG_WCEIR_DATA 0x09 /* CEIR Receiver Data */
  66. #define WBCIR_REG_WCEIR_CSL 0x0A /* CEIR Re. Compare Strlen */
  67. #define WBCIR_REG_WCEIR_CFG1 0x0B /* CEIR Re. Configuration 1 */
  68. #define WBCIR_REG_WCEIR_CFG2 0x0C /* CEIR Re. Configuration 2 */
  69. /* CEIR Enhanced Functionality Registers, relative to data->ebase */
  70. #define WBCIR_REG_ECEIR_CTS 0x00 /* Enhanced IR Control Status */
  71. #define WBCIR_REG_ECEIR_CCTL 0x01 /* Infrared Counter Control */
  72. #define WBCIR_REG_ECEIR_CNT_LO 0x02 /* Infrared Counter LSB */
  73. #define WBCIR_REG_ECEIR_CNT_HI 0x03 /* Infrared Counter MSB */
  74. #define WBCIR_REG_ECEIR_IREM 0x04 /* Infrared Emitter Status */
  75. /* SP3 Banked Registers, relative to data->sbase */
  76. #define WBCIR_REG_SP3_BSR 0x03 /* Bank Select, all banks */
  77. /* Bank 0 */
  78. #define WBCIR_REG_SP3_RXDATA 0x00 /* FIFO RX data (r) */
  79. #define WBCIR_REG_SP3_TXDATA 0x00 /* FIFO TX data (w) */
  80. #define WBCIR_REG_SP3_IER 0x01 /* Interrupt Enable */
  81. #define WBCIR_REG_SP3_EIR 0x02 /* Event Identification (r) */
  82. #define WBCIR_REG_SP3_FCR 0x02 /* FIFO Control (w) */
  83. #define WBCIR_REG_SP3_MCR 0x04 /* Mode Control */
  84. #define WBCIR_REG_SP3_LSR 0x05 /* Link Status */
  85. #define WBCIR_REG_SP3_MSR 0x06 /* Modem Status */
  86. #define WBCIR_REG_SP3_ASCR 0x07 /* Aux Status and Control */
  87. /* Bank 2 */
  88. #define WBCIR_REG_SP3_BGDL 0x00 /* Baud Divisor LSB */
  89. #define WBCIR_REG_SP3_BGDH 0x01 /* Baud Divisor MSB */
  90. #define WBCIR_REG_SP3_EXCR1 0x02 /* Extended Control 1 */
  91. #define WBCIR_REG_SP3_EXCR2 0x04 /* Extended Control 2 */
  92. #define WBCIR_REG_SP3_TXFLV 0x06 /* TX FIFO Level */
  93. #define WBCIR_REG_SP3_RXFLV 0x07 /* RX FIFO Level */
  94. /* Bank 3 */
  95. #define WBCIR_REG_SP3_MRID 0x00 /* Module Identification */
  96. #define WBCIR_REG_SP3_SH_LCR 0x01 /* LCR Shadow */
  97. #define WBCIR_REG_SP3_SH_FCR 0x02 /* FCR Shadow */
  98. /* Bank 4 */
  99. #define WBCIR_REG_SP3_IRCR1 0x02 /* Infrared Control 1 */
  100. /* Bank 5 */
  101. #define WBCIR_REG_SP3_IRCR2 0x04 /* Infrared Control 2 */
  102. /* Bank 6 */
  103. #define WBCIR_REG_SP3_IRCR3 0x00 /* Infrared Control 3 */
  104. #define WBCIR_REG_SP3_SIR_PW 0x02 /* SIR Pulse Width */
  105. /* Bank 7 */
  106. #define WBCIR_REG_SP3_IRRXDC 0x00 /* IR RX Demod Control */
  107. #define WBCIR_REG_SP3_IRTXMC 0x01 /* IR TX Mod Control */
  108. #define WBCIR_REG_SP3_RCCFG 0x02 /* CEIR Config */
  109. #define WBCIR_REG_SP3_IRCFG1 0x04 /* Infrared Config 1 */
  110. #define WBCIR_REG_SP3_IRCFG4 0x07 /* Infrared Config 4 */
  111. /*
  112. * Magic values follow
  113. */
  114. /* No interrupts for WBCIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
  115. #define WBCIR_IRQ_NONE 0x00
  116. /* RX data bit for WBCIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
  117. #define WBCIR_IRQ_RX 0x01
  118. /* TX data low bit for WBCIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
  119. #define WBCIR_IRQ_TX_LOW 0x02
  120. /* Over/Under-flow bit for WBCIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
  121. #define WBCIR_IRQ_ERR 0x04
  122. /* TX data empty bit for WBCEIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
  123. #define WBCIR_IRQ_TX_EMPTY 0x20
  124. /* Led enable/disable bit for WBCIR_REG_ECEIR_CTS */
  125. #define WBCIR_LED_ENABLE 0x80
  126. /* RX data available bit for WBCIR_REG_SP3_LSR */
  127. #define WBCIR_RX_AVAIL 0x01
  128. /* RX data overrun error bit for WBCIR_REG_SP3_LSR */
  129. #define WBCIR_RX_OVERRUN 0x02
  130. /* TX End-Of-Transmission bit for WBCIR_REG_SP3_ASCR */
  131. #define WBCIR_TX_EOT 0x04
  132. /* RX disable bit for WBCIR_REG_SP3_ASCR */
  133. #define WBCIR_RX_DISABLE 0x20
  134. /* TX data underrun error bit for WBCIR_REG_SP3_ASCR */
  135. #define WBCIR_TX_UNDERRUN 0x40
  136. /* Extended mode enable bit for WBCIR_REG_SP3_EXCR1 */
  137. #define WBCIR_EXT_ENABLE 0x01
  138. /* Select compare register in WBCIR_REG_WCEIR_INDEX (bits 5 & 6) */
  139. #define WBCIR_REGSEL_COMPARE 0x10
  140. /* Select mask register in WBCIR_REG_WCEIR_INDEX (bits 5 & 6) */
  141. #define WBCIR_REGSEL_MASK 0x20
  142. /* Starting address of selected register in WBCIR_REG_WCEIR_INDEX */
  143. #define WBCIR_REG_ADDR0 0x00
  144. /* Valid banks for the SP3 UART */
  145. enum wbcir_bank {
  146. WBCIR_BANK_0 = 0x00,
  147. WBCIR_BANK_1 = 0x80,
  148. WBCIR_BANK_2 = 0xE0,
  149. WBCIR_BANK_3 = 0xE4,
  150. WBCIR_BANK_4 = 0xE8,
  151. WBCIR_BANK_5 = 0xEC,
  152. WBCIR_BANK_6 = 0xF0,
  153. WBCIR_BANK_7 = 0xF4,
  154. };
  155. /* Supported power-on IR Protocols */
  156. enum wbcir_protocol {
  157. IR_PROTOCOL_RC5 = 0x0,
  158. IR_PROTOCOL_NEC = 0x1,
  159. IR_PROTOCOL_RC6 = 0x2,
  160. };
  161. /* Possible states for IR reception */
  162. enum wbcir_rxstate {
  163. WBCIR_RXSTATE_INACTIVE = 0,
  164. WBCIR_RXSTATE_ACTIVE,
  165. WBCIR_RXSTATE_ERROR
  166. };
  167. /* Possible states for IR transmission */
  168. enum wbcir_txstate {
  169. WBCIR_TXSTATE_INACTIVE = 0,
  170. WBCIR_TXSTATE_ACTIVE,
  171. WBCIR_TXSTATE_ERROR
  172. };
  173. /* Misc */
  174. #define WBCIR_NAME "Winbond CIR"
  175. #define WBCIR_ID_FAMILY 0xF1 /* Family ID for the WPCD376I */
  176. #define WBCIR_ID_CHIP 0x04 /* Chip ID for the WPCD376I */
  177. #define INVALID_SCANCODE 0x7FFFFFFF /* Invalid with all protos */
  178. #define WAKEUP_IOMEM_LEN 0x10 /* Wake-Up I/O Reg Len */
  179. #define EHFUNC_IOMEM_LEN 0x10 /* Enhanced Func I/O Reg Len */
  180. #define SP_IOMEM_LEN 0x08 /* Serial Port 3 (IR) Reg Len */
  181. /* Per-device data */
  182. struct wbcir_data {
  183. spinlock_t spinlock;
  184. struct rc_dev *dev;
  185. struct led_classdev led;
  186. unsigned long wbase; /* Wake-Up Baseaddr */
  187. unsigned long ebase; /* Enhanced Func. Baseaddr */
  188. unsigned long sbase; /* Serial Port Baseaddr */
  189. unsigned int irq; /* Serial Port IRQ */
  190. u8 irqmask;
  191. /* RX state */
  192. enum wbcir_rxstate rxstate;
  193. struct led_trigger *rxtrigger;
  194. /* TX state */
  195. enum wbcir_txstate txstate;
  196. struct led_trigger *txtrigger;
  197. u32 txlen;
  198. u32 txoff;
  199. u32 *txbuf;
  200. u8 txmask;
  201. u32 txcarrier;
  202. };
  203. static enum wbcir_protocol protocol = IR_PROTOCOL_RC6;
  204. module_param(protocol, uint, 0444);
  205. MODULE_PARM_DESC(protocol, "IR protocol to use for the power-on command "
  206. "(0 = RC5, 1 = NEC, 2 = RC6A, default)");
  207. static bool invert; /* default = 0 */
  208. module_param(invert, bool, 0444);
  209. MODULE_PARM_DESC(invert, "Invert the signal from the IR receiver");
  210. static bool txandrx; /* default = 0 */
  211. module_param(txandrx, bool, 0444);
  212. MODULE_PARM_DESC(txandrx, "Allow simultaneous TX and RX");
  213. static unsigned int wake_sc = 0x800F040C;
  214. module_param(wake_sc, uint, 0644);
  215. MODULE_PARM_DESC(wake_sc, "Scancode of the power-on IR command");
  216. static unsigned int wake_rc6mode = 6;
  217. module_param(wake_rc6mode, uint, 0644);
  218. MODULE_PARM_DESC(wake_rc6mode, "RC6 mode for the power-on command "
  219. "(0 = 0, 6 = 6A, default)");
  220. /*****************************************************************************
  221. *
  222. * UTILITY FUNCTIONS
  223. *
  224. *****************************************************************************/
  225. /* Caller needs to hold wbcir_lock */
  226. static void
  227. wbcir_set_bits(unsigned long addr, u8 bits, u8 mask)
  228. {
  229. u8 val;
  230. val = inb(addr);
  231. val = ((val & ~mask) | (bits & mask));
  232. outb(val, addr);
  233. }
  234. /* Selects the register bank for the serial port */
  235. static inline void
  236. wbcir_select_bank(struct wbcir_data *data, enum wbcir_bank bank)
  237. {
  238. outb(bank, data->sbase + WBCIR_REG_SP3_BSR);
  239. }
  240. static inline void
  241. wbcir_set_irqmask(struct wbcir_data *data, u8 irqmask)
  242. {
  243. if (data->irqmask == irqmask)
  244. return;
  245. wbcir_select_bank(data, WBCIR_BANK_0);
  246. outb(irqmask, data->sbase + WBCIR_REG_SP3_IER);
  247. data->irqmask = irqmask;
  248. }
  249. static enum led_brightness
  250. wbcir_led_brightness_get(struct led_classdev *led_cdev)
  251. {
  252. struct wbcir_data *data = container_of(led_cdev,
  253. struct wbcir_data,
  254. led);
  255. if (inb(data->ebase + WBCIR_REG_ECEIR_CTS) & WBCIR_LED_ENABLE)
  256. return LED_FULL;
  257. else
  258. return LED_OFF;
  259. }
  260. static void
  261. wbcir_led_brightness_set(struct led_classdev *led_cdev,
  262. enum led_brightness brightness)
  263. {
  264. struct wbcir_data *data = container_of(led_cdev,
  265. struct wbcir_data,
  266. led);
  267. wbcir_set_bits(data->ebase + WBCIR_REG_ECEIR_CTS,
  268. brightness == LED_OFF ? 0x00 : WBCIR_LED_ENABLE,
  269. WBCIR_LED_ENABLE);
  270. }
  271. /* Manchester encodes bits to RC6 message cells (see wbcir_shutdown) */
  272. static u8
  273. wbcir_to_rc6cells(u8 val)
  274. {
  275. u8 coded = 0x00;
  276. int i;
  277. val &= 0x0F;
  278. for (i = 0; i < 4; i++) {
  279. if (val & 0x01)
  280. coded |= 0x02 << (i * 2);
  281. else
  282. coded |= 0x01 << (i * 2);
  283. val >>= 1;
  284. }
  285. return coded;
  286. }
  287. /*****************************************************************************
  288. *
  289. * INTERRUPT FUNCTIONS
  290. *
  291. *****************************************************************************/
  292. static void
  293. wbcir_idle_rx(struct rc_dev *dev, bool idle)
  294. {
  295. struct wbcir_data *data = dev->priv;
  296. if (!idle && data->rxstate == WBCIR_RXSTATE_INACTIVE) {
  297. data->rxstate = WBCIR_RXSTATE_ACTIVE;
  298. led_trigger_event(data->rxtrigger, LED_FULL);
  299. }
  300. if (idle && data->rxstate != WBCIR_RXSTATE_INACTIVE) {
  301. data->rxstate = WBCIR_RXSTATE_INACTIVE;
  302. led_trigger_event(data->rxtrigger, LED_OFF);
  303. /* Tell hardware to go idle by setting RXINACTIVE */
  304. outb(WBCIR_RX_DISABLE, data->sbase + WBCIR_REG_SP3_ASCR);
  305. }
  306. }
  307. static void
  308. wbcir_irq_rx(struct wbcir_data *data, struct pnp_dev *device)
  309. {
  310. u8 irdata;
  311. DEFINE_IR_RAW_EVENT(rawir);
  312. /* Since RXHDLEV is set, at least 8 bytes are in the FIFO */
  313. while (inb(data->sbase + WBCIR_REG_SP3_LSR) & WBCIR_RX_AVAIL) {
  314. irdata = inb(data->sbase + WBCIR_REG_SP3_RXDATA);
  315. if (data->rxstate == WBCIR_RXSTATE_ERROR)
  316. continue;
  317. rawir.pulse = irdata & 0x80 ? false : true;
  318. rawir.duration = US_TO_NS(((irdata & 0x7F) + 1) * 2);
  319. ir_raw_event_store_with_filter(data->dev, &rawir);
  320. }
  321. ir_raw_event_handle(data->dev);
  322. }
  323. static void
  324. wbcir_irq_tx(struct wbcir_data *data)
  325. {
  326. unsigned int space;
  327. unsigned int used;
  328. u8 bytes[16];
  329. u8 byte;
  330. if (!data->txbuf)
  331. return;
  332. switch (data->txstate) {
  333. case WBCIR_TXSTATE_INACTIVE:
  334. /* TX FIFO empty */
  335. space = 16;
  336. led_trigger_event(data->txtrigger, LED_FULL);
  337. break;
  338. case WBCIR_TXSTATE_ACTIVE:
  339. /* TX FIFO low (3 bytes or less) */
  340. space = 13;
  341. break;
  342. case WBCIR_TXSTATE_ERROR:
  343. space = 0;
  344. break;
  345. default:
  346. return;
  347. }
  348. /*
  349. * TX data is run-length coded in bytes: YXXXXXXX
  350. * Y = space (1) or pulse (0)
  351. * X = duration, encoded as (X + 1) * 10us (i.e 10 to 1280 us)
  352. */
  353. for (used = 0; used < space && data->txoff != data->txlen; used++) {
  354. if (data->txbuf[data->txoff] == 0) {
  355. data->txoff++;
  356. continue;
  357. }
  358. byte = min((u32)0x80, data->txbuf[data->txoff]);
  359. data->txbuf[data->txoff] -= byte;
  360. byte--;
  361. byte |= (data->txoff % 2 ? 0x80 : 0x00); /* pulse/space */
  362. bytes[used] = byte;
  363. }
  364. while (data->txbuf[data->txoff] == 0 && data->txoff != data->txlen)
  365. data->txoff++;
  366. if (used == 0) {
  367. /* Finished */
  368. if (data->txstate == WBCIR_TXSTATE_ERROR)
  369. /* Clear TX underrun bit */
  370. outb(WBCIR_TX_UNDERRUN, data->sbase + WBCIR_REG_SP3_ASCR);
  371. wbcir_set_irqmask(data, WBCIR_IRQ_RX | WBCIR_IRQ_ERR);
  372. led_trigger_event(data->txtrigger, LED_OFF);
  373. kfree(data->txbuf);
  374. data->txbuf = NULL;
  375. data->txstate = WBCIR_TXSTATE_INACTIVE;
  376. } else if (data->txoff == data->txlen) {
  377. /* At the end of transmission, tell the hw before last byte */
  378. outsb(data->sbase + WBCIR_REG_SP3_TXDATA, bytes, used - 1);
  379. outb(WBCIR_TX_EOT, data->sbase + WBCIR_REG_SP3_ASCR);
  380. outb(bytes[used - 1], data->sbase + WBCIR_REG_SP3_TXDATA);
  381. wbcir_set_irqmask(data, WBCIR_IRQ_RX | WBCIR_IRQ_ERR |
  382. WBCIR_IRQ_TX_EMPTY);
  383. } else {
  384. /* More data to follow... */
  385. outsb(data->sbase + WBCIR_REG_SP3_RXDATA, bytes, used);
  386. if (data->txstate == WBCIR_TXSTATE_INACTIVE) {
  387. wbcir_set_irqmask(data, WBCIR_IRQ_RX | WBCIR_IRQ_ERR |
  388. WBCIR_IRQ_TX_LOW);
  389. data->txstate = WBCIR_TXSTATE_ACTIVE;
  390. }
  391. }
  392. }
  393. static irqreturn_t
  394. wbcir_irq_handler(int irqno, void *cookie)
  395. {
  396. struct pnp_dev *device = cookie;
  397. struct wbcir_data *data = pnp_get_drvdata(device);
  398. unsigned long flags;
  399. u8 status;
  400. spin_lock_irqsave(&data->spinlock, flags);
  401. wbcir_select_bank(data, WBCIR_BANK_0);
  402. status = inb(data->sbase + WBCIR_REG_SP3_EIR);
  403. status &= data->irqmask;
  404. if (!status) {
  405. spin_unlock_irqrestore(&data->spinlock, flags);
  406. return IRQ_NONE;
  407. }
  408. if (status & WBCIR_IRQ_ERR) {
  409. /* RX overflow? (read clears bit) */
  410. if (inb(data->sbase + WBCIR_REG_SP3_LSR) & WBCIR_RX_OVERRUN) {
  411. data->rxstate = WBCIR_RXSTATE_ERROR;
  412. ir_raw_event_reset(data->dev);
  413. }
  414. /* TX underflow? */
  415. if (inb(data->sbase + WBCIR_REG_SP3_ASCR) & WBCIR_TX_UNDERRUN)
  416. data->txstate = WBCIR_TXSTATE_ERROR;
  417. }
  418. if (status & WBCIR_IRQ_RX)
  419. wbcir_irq_rx(data, device);
  420. if (status & (WBCIR_IRQ_TX_LOW | WBCIR_IRQ_TX_EMPTY))
  421. wbcir_irq_tx(data);
  422. spin_unlock_irqrestore(&data->spinlock, flags);
  423. return IRQ_HANDLED;
  424. }
  425. /*****************************************************************************
  426. *
  427. * RC-CORE INTERFACE FUNCTIONS
  428. *
  429. *****************************************************************************/
  430. static int
  431. wbcir_txcarrier(struct rc_dev *dev, u32 carrier)
  432. {
  433. struct wbcir_data *data = dev->priv;
  434. unsigned long flags;
  435. u8 val;
  436. u32 freq;
  437. freq = DIV_ROUND_CLOSEST(carrier, 1000);
  438. if (freq < 30 || freq > 60)
  439. return -EINVAL;
  440. switch (freq) {
  441. case 58:
  442. case 59:
  443. case 60:
  444. val = freq - 58;
  445. freq *= 1000;
  446. break;
  447. case 57:
  448. val = freq - 27;
  449. freq = 56900;
  450. break;
  451. default:
  452. val = freq - 27;
  453. freq *= 1000;
  454. break;
  455. }
  456. spin_lock_irqsave(&data->spinlock, flags);
  457. if (data->txstate != WBCIR_TXSTATE_INACTIVE) {
  458. spin_unlock_irqrestore(&data->spinlock, flags);
  459. return -EBUSY;
  460. }
  461. if (data->txcarrier != freq) {
  462. wbcir_select_bank(data, WBCIR_BANK_7);
  463. wbcir_set_bits(data->sbase + WBCIR_REG_SP3_IRTXMC, val, 0x1F);
  464. data->txcarrier = freq;
  465. }
  466. spin_unlock_irqrestore(&data->spinlock, flags);
  467. return 0;
  468. }
  469. static int
  470. wbcir_txmask(struct rc_dev *dev, u32 mask)
  471. {
  472. struct wbcir_data *data = dev->priv;
  473. unsigned long flags;
  474. u8 val;
  475. /* Four outputs, only one output can be enabled at a time */
  476. switch (mask) {
  477. case 0x1:
  478. val = 0x0;
  479. break;
  480. case 0x2:
  481. val = 0x1;
  482. break;
  483. case 0x4:
  484. val = 0x2;
  485. break;
  486. case 0x8:
  487. val = 0x3;
  488. break;
  489. default:
  490. return -EINVAL;
  491. }
  492. spin_lock_irqsave(&data->spinlock, flags);
  493. if (data->txstate != WBCIR_TXSTATE_INACTIVE) {
  494. spin_unlock_irqrestore(&data->spinlock, flags);
  495. return -EBUSY;
  496. }
  497. if (data->txmask != mask) {
  498. wbcir_set_bits(data->ebase + WBCIR_REG_ECEIR_CTS, val, 0x0c);
  499. data->txmask = mask;
  500. }
  501. spin_unlock_irqrestore(&data->spinlock, flags);
  502. return 0;
  503. }
  504. static int
  505. wbcir_tx(struct rc_dev *dev, unsigned *b, unsigned count)
  506. {
  507. struct wbcir_data *data = dev->priv;
  508. unsigned *buf;
  509. unsigned i;
  510. unsigned long flags;
  511. buf = kmalloc(count * sizeof(*b), GFP_KERNEL);
  512. if (!buf)
  513. return -ENOMEM;
  514. /* Convert values to multiples of 10us */
  515. for (i = 0; i < count; i++)
  516. buf[i] = DIV_ROUND_CLOSEST(b[i], 10);
  517. /* Not sure if this is possible, but better safe than sorry */
  518. spin_lock_irqsave(&data->spinlock, flags);
  519. if (data->txstate != WBCIR_TXSTATE_INACTIVE) {
  520. spin_unlock_irqrestore(&data->spinlock, flags);
  521. kfree(buf);
  522. return -EBUSY;
  523. }
  524. /* Fill the TX fifo once, the irq handler will do the rest */
  525. data->txbuf = buf;
  526. data->txlen = count;
  527. data->txoff = 0;
  528. wbcir_irq_tx(data);
  529. /* We're done */
  530. spin_unlock_irqrestore(&data->spinlock, flags);
  531. return count;
  532. }
  533. /*****************************************************************************
  534. *
  535. * SETUP/INIT/SUSPEND/RESUME FUNCTIONS
  536. *
  537. *****************************************************************************/
  538. static void
  539. wbcir_shutdown(struct pnp_dev *device)
  540. {
  541. struct device *dev = &device->dev;
  542. struct wbcir_data *data = pnp_get_drvdata(device);
  543. bool do_wake = true;
  544. u8 match[11];
  545. u8 mask[11];
  546. u8 rc6_csl = 0;
  547. int i;
  548. memset(match, 0, sizeof(match));
  549. memset(mask, 0, sizeof(mask));
  550. if (wake_sc == INVALID_SCANCODE || !device_may_wakeup(dev)) {
  551. do_wake = false;
  552. goto finish;
  553. }
  554. switch (protocol) {
  555. case IR_PROTOCOL_RC5:
  556. if (wake_sc > 0xFFF) {
  557. do_wake = false;
  558. dev_err(dev, "RC5 - Invalid wake scancode\n");
  559. break;
  560. }
  561. /* Mask = 13 bits, ex toggle */
  562. mask[0] = 0xFF;
  563. mask[1] = 0x17;
  564. match[0] = (wake_sc & 0x003F); /* 6 command bits */
  565. match[0] |= (wake_sc & 0x0180) >> 1; /* 2 address bits */
  566. match[1] = (wake_sc & 0x0E00) >> 9; /* 3 address bits */
  567. if (!(wake_sc & 0x0040)) /* 2nd start bit */
  568. match[1] |= 0x10;
  569. break;
  570. case IR_PROTOCOL_NEC:
  571. if (wake_sc > 0xFFFFFF) {
  572. do_wake = false;
  573. dev_err(dev, "NEC - Invalid wake scancode\n");
  574. break;
  575. }
  576. mask[0] = mask[1] = mask[2] = mask[3] = 0xFF;
  577. match[1] = bitrev8((wake_sc & 0xFF));
  578. match[0] = ~match[1];
  579. match[3] = bitrev8((wake_sc & 0xFF00) >> 8);
  580. if (wake_sc > 0xFFFF)
  581. match[2] = bitrev8((wake_sc & 0xFF0000) >> 16);
  582. else
  583. match[2] = ~match[3];
  584. break;
  585. case IR_PROTOCOL_RC6:
  586. if (wake_rc6mode == 0) {
  587. if (wake_sc > 0xFFFF) {
  588. do_wake = false;
  589. dev_err(dev, "RC6 - Invalid wake scancode\n");
  590. break;
  591. }
  592. /* Command */
  593. match[0] = wbcir_to_rc6cells(wake_sc >> 0);
  594. mask[0] = 0xFF;
  595. match[1] = wbcir_to_rc6cells(wake_sc >> 4);
  596. mask[1] = 0xFF;
  597. /* Address */
  598. match[2] = wbcir_to_rc6cells(wake_sc >> 8);
  599. mask[2] = 0xFF;
  600. match[3] = wbcir_to_rc6cells(wake_sc >> 12);
  601. mask[3] = 0xFF;
  602. /* Header */
  603. match[4] = 0x50; /* mode1 = mode0 = 0, ignore toggle */
  604. mask[4] = 0xF0;
  605. match[5] = 0x09; /* start bit = 1, mode2 = 0 */
  606. mask[5] = 0x0F;
  607. rc6_csl = 44;
  608. } else if (wake_rc6mode == 6) {
  609. i = 0;
  610. /* Command */
  611. match[i] = wbcir_to_rc6cells(wake_sc >> 0);
  612. mask[i++] = 0xFF;
  613. match[i] = wbcir_to_rc6cells(wake_sc >> 4);
  614. mask[i++] = 0xFF;
  615. /* Address + Toggle */
  616. match[i] = wbcir_to_rc6cells(wake_sc >> 8);
  617. mask[i++] = 0xFF;
  618. match[i] = wbcir_to_rc6cells(wake_sc >> 12);
  619. mask[i++] = 0x3F;
  620. /* Customer bits 7 - 0 */
  621. match[i] = wbcir_to_rc6cells(wake_sc >> 16);
  622. mask[i++] = 0xFF;
  623. match[i] = wbcir_to_rc6cells(wake_sc >> 20);
  624. mask[i++] = 0xFF;
  625. if (wake_sc & 0x80000000) {
  626. /* Customer range bit and bits 15 - 8 */
  627. match[i] = wbcir_to_rc6cells(wake_sc >> 24);
  628. mask[i++] = 0xFF;
  629. match[i] = wbcir_to_rc6cells(wake_sc >> 28);
  630. mask[i++] = 0xFF;
  631. rc6_csl = 76;
  632. } else if (wake_sc <= 0x007FFFFF) {
  633. rc6_csl = 60;
  634. } else {
  635. do_wake = false;
  636. dev_err(dev, "RC6 - Invalid wake scancode\n");
  637. break;
  638. }
  639. /* Header */
  640. match[i] = 0x93; /* mode1 = mode0 = 1, submode = 0 */
  641. mask[i++] = 0xFF;
  642. match[i] = 0x0A; /* start bit = 1, mode2 = 1 */
  643. mask[i++] = 0x0F;
  644. } else {
  645. do_wake = false;
  646. dev_err(dev, "RC6 - Invalid wake mode\n");
  647. }
  648. break;
  649. default:
  650. do_wake = false;
  651. break;
  652. }
  653. finish:
  654. if (do_wake) {
  655. /* Set compare and compare mask */
  656. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_INDEX,
  657. WBCIR_REGSEL_COMPARE | WBCIR_REG_ADDR0,
  658. 0x3F);
  659. outsb(data->wbase + WBCIR_REG_WCEIR_DATA, match, 11);
  660. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_INDEX,
  661. WBCIR_REGSEL_MASK | WBCIR_REG_ADDR0,
  662. 0x3F);
  663. outsb(data->wbase + WBCIR_REG_WCEIR_DATA, mask, 11);
  664. /* RC6 Compare String Len */
  665. outb(rc6_csl, data->wbase + WBCIR_REG_WCEIR_CSL);
  666. /* Clear status bits NEC_REP, BUFF, MSG_END, MATCH */
  667. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_STS, 0x17, 0x17);
  668. /* Clear BUFF_EN, Clear END_EN, Set MATCH_EN */
  669. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_EV_EN, 0x01, 0x07);
  670. /* Set CEIR_EN */
  671. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_CTL, 0x01, 0x01);
  672. } else {
  673. /* Clear BUFF_EN, Clear END_EN, Clear MATCH_EN */
  674. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_EV_EN, 0x00, 0x07);
  675. /* Clear CEIR_EN */
  676. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_CTL, 0x00, 0x01);
  677. }
  678. /*
  679. * ACPI will set the HW disable bit for SP3 which means that the
  680. * output signals are left in an undefined state which may cause
  681. * spurious interrupts which we need to ignore until the hardware
  682. * is reinitialized.
  683. */
  684. wbcir_set_irqmask(data, WBCIR_IRQ_NONE);
  685. disable_irq(data->irq);
  686. /* Disable LED */
  687. led_trigger_event(data->rxtrigger, LED_OFF);
  688. led_trigger_event(data->txtrigger, LED_OFF);
  689. }
  690. static int
  691. wbcir_suspend(struct pnp_dev *device, pm_message_t state)
  692. {
  693. wbcir_shutdown(device);
  694. return 0;
  695. }
  696. static void
  697. wbcir_init_hw(struct wbcir_data *data)
  698. {
  699. u8 tmp;
  700. /* Disable interrupts */
  701. wbcir_set_irqmask(data, WBCIR_IRQ_NONE);
  702. /* Set PROT_SEL, RX_INV, Clear CEIR_EN (needed for the led) */
  703. tmp = protocol << 4;
  704. if (invert)
  705. tmp |= 0x08;
  706. outb(tmp, data->wbase + WBCIR_REG_WCEIR_CTL);
  707. /* Clear status bits NEC_REP, BUFF, MSG_END, MATCH */
  708. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_STS, 0x17, 0x17);
  709. /* Clear BUFF_EN, Clear END_EN, Clear MATCH_EN */
  710. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_EV_EN, 0x00, 0x07);
  711. /* Set RC5 cell time to correspond to 36 kHz */
  712. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_CFG1, 0x4A, 0x7F);
  713. /* Set IRTX_INV */
  714. if (invert)
  715. outb(0x04, data->ebase + WBCIR_REG_ECEIR_CCTL);
  716. else
  717. outb(0x00, data->ebase + WBCIR_REG_ECEIR_CCTL);
  718. /*
  719. * Clear IR LED, set SP3 clock to 24Mhz, set TX mask to IRTX1,
  720. * set SP3_IRRX_SW to binary 01, helpfully not documented
  721. */
  722. outb(0x10, data->ebase + WBCIR_REG_ECEIR_CTS);
  723. data->txmask = 0x1;
  724. /* Enable extended mode */
  725. wbcir_select_bank(data, WBCIR_BANK_2);
  726. outb(WBCIR_EXT_ENABLE, data->sbase + WBCIR_REG_SP3_EXCR1);
  727. /*
  728. * Configure baud generator, IR data will be sampled at
  729. * a bitrate of: (24Mhz * prescaler) / (divisor * 16).
  730. *
  731. * The ECIR registers include a flag to change the
  732. * 24Mhz clock freq to 48Mhz.
  733. *
  734. * It's not documented in the specs, but fifo levels
  735. * other than 16 seems to be unsupported.
  736. */
  737. /* prescaler 1.0, tx/rx fifo lvl 16 */
  738. outb(0x30, data->sbase + WBCIR_REG_SP3_EXCR2);
  739. /* Set baud divisor to sample every 2 ns */
  740. outb(0x03, data->sbase + WBCIR_REG_SP3_BGDL);
  741. outb(0x00, data->sbase + WBCIR_REG_SP3_BGDH);
  742. /* Set CEIR mode */
  743. wbcir_select_bank(data, WBCIR_BANK_0);
  744. outb(0xC0, data->sbase + WBCIR_REG_SP3_MCR);
  745. inb(data->sbase + WBCIR_REG_SP3_LSR); /* Clear LSR */
  746. inb(data->sbase + WBCIR_REG_SP3_MSR); /* Clear MSR */
  747. /*
  748. * Disable RX demod, enable run-length enc/dec, set freq span and
  749. * enable over-sampling
  750. */
  751. wbcir_select_bank(data, WBCIR_BANK_7);
  752. outb(0xd0, data->sbase + WBCIR_REG_SP3_RCCFG);
  753. /* Disable timer */
  754. wbcir_select_bank(data, WBCIR_BANK_4);
  755. outb(0x00, data->sbase + WBCIR_REG_SP3_IRCR1);
  756. /* Disable MSR interrupt, clear AUX_IRX, mask RX during TX? */
  757. wbcir_select_bank(data, WBCIR_BANK_5);
  758. outb(txandrx ? 0x03 : 0x02, data->sbase + WBCIR_REG_SP3_IRCR2);
  759. /* Disable CRC */
  760. wbcir_select_bank(data, WBCIR_BANK_6);
  761. outb(0x20, data->sbase + WBCIR_REG_SP3_IRCR3);
  762. /* Set RX demodulation freq, not really used */
  763. wbcir_select_bank(data, WBCIR_BANK_7);
  764. outb(0xF2, data->sbase + WBCIR_REG_SP3_IRRXDC);
  765. /* Set TX modulation, 36kHz, 7us pulse width */
  766. outb(0x69, data->sbase + WBCIR_REG_SP3_IRTXMC);
  767. data->txcarrier = 36000;
  768. /* Set invert and pin direction */
  769. if (invert)
  770. outb(0x10, data->sbase + WBCIR_REG_SP3_IRCFG4);
  771. else
  772. outb(0x00, data->sbase + WBCIR_REG_SP3_IRCFG4);
  773. /* Set FIFO thresholds (RX = 8, TX = 3), reset RX/TX */
  774. wbcir_select_bank(data, WBCIR_BANK_0);
  775. outb(0x97, data->sbase + WBCIR_REG_SP3_FCR);
  776. /* Clear AUX status bits */
  777. outb(0xE0, data->sbase + WBCIR_REG_SP3_ASCR);
  778. /* Clear RX state */
  779. data->rxstate = WBCIR_RXSTATE_INACTIVE;
  780. ir_raw_event_reset(data->dev);
  781. ir_raw_event_set_idle(data->dev, true);
  782. /* Clear TX state */
  783. if (data->txstate == WBCIR_TXSTATE_ACTIVE) {
  784. kfree(data->txbuf);
  785. data->txbuf = NULL;
  786. data->txstate = WBCIR_TXSTATE_INACTIVE;
  787. }
  788. /* Enable interrupts */
  789. wbcir_set_irqmask(data, WBCIR_IRQ_RX | WBCIR_IRQ_ERR);
  790. }
  791. static int
  792. wbcir_resume(struct pnp_dev *device)
  793. {
  794. struct wbcir_data *data = pnp_get_drvdata(device);
  795. wbcir_init_hw(data);
  796. enable_irq(data->irq);
  797. return 0;
  798. }
  799. static int __devinit
  800. wbcir_probe(struct pnp_dev *device, const struct pnp_device_id *dev_id)
  801. {
  802. struct device *dev = &device->dev;
  803. struct wbcir_data *data;
  804. int err;
  805. if (!(pnp_port_len(device, 0) == EHFUNC_IOMEM_LEN &&
  806. pnp_port_len(device, 1) == WAKEUP_IOMEM_LEN &&
  807. pnp_port_len(device, 2) == SP_IOMEM_LEN)) {
  808. dev_err(dev, "Invalid resources\n");
  809. return -ENODEV;
  810. }
  811. data = kzalloc(sizeof(*data), GFP_KERNEL);
  812. if (!data) {
  813. err = -ENOMEM;
  814. goto exit;
  815. }
  816. pnp_set_drvdata(device, data);
  817. spin_lock_init(&data->spinlock);
  818. data->ebase = pnp_port_start(device, 0);
  819. data->wbase = pnp_port_start(device, 1);
  820. data->sbase = pnp_port_start(device, 2);
  821. data->irq = pnp_irq(device, 0);
  822. if (data->wbase == 0 || data->ebase == 0 ||
  823. data->sbase == 0 || data->irq == 0) {
  824. err = -ENODEV;
  825. dev_err(dev, "Invalid resources\n");
  826. goto exit_free_data;
  827. }
  828. dev_dbg(&device->dev, "Found device "
  829. "(w: 0x%lX, e: 0x%lX, s: 0x%lX, i: %u)\n",
  830. data->wbase, data->ebase, data->sbase, data->irq);
  831. led_trigger_register_simple("cir-tx", &data->txtrigger);
  832. if (!data->txtrigger) {
  833. err = -ENOMEM;
  834. goto exit_free_data;
  835. }
  836. led_trigger_register_simple("cir-rx", &data->rxtrigger);
  837. if (!data->rxtrigger) {
  838. err = -ENOMEM;
  839. goto exit_unregister_txtrigger;
  840. }
  841. data->led.name = "cir::activity";
  842. data->led.default_trigger = "cir-rx";
  843. data->led.brightness_set = wbcir_led_brightness_set;
  844. data->led.brightness_get = wbcir_led_brightness_get;
  845. err = led_classdev_register(&device->dev, &data->led);
  846. if (err)
  847. goto exit_unregister_rxtrigger;
  848. data->dev = rc_allocate_device();
  849. if (!data->dev) {
  850. err = -ENOMEM;
  851. goto exit_unregister_led;
  852. }
  853. data->dev->driver_type = RC_DRIVER_IR_RAW;
  854. data->dev->driver_name = DRVNAME;
  855. data->dev->input_name = WBCIR_NAME;
  856. data->dev->input_phys = "wbcir/cir0";
  857. data->dev->input_id.bustype = BUS_HOST;
  858. data->dev->input_id.vendor = PCI_VENDOR_ID_WINBOND;
  859. data->dev->input_id.product = WBCIR_ID_FAMILY;
  860. data->dev->input_id.version = WBCIR_ID_CHIP;
  861. data->dev->map_name = RC_MAP_RC6_MCE;
  862. data->dev->s_idle = wbcir_idle_rx;
  863. data->dev->s_tx_mask = wbcir_txmask;
  864. data->dev->s_tx_carrier = wbcir_txcarrier;
  865. data->dev->tx_ir = wbcir_tx;
  866. data->dev->priv = data;
  867. data->dev->dev.parent = &device->dev;
  868. data->dev->timeout = MS_TO_NS(100);
  869. data->dev->rx_resolution = US_TO_NS(2);
  870. data->dev->allowed_protos = RC_BIT_ALL;
  871. if (!request_region(data->wbase, WAKEUP_IOMEM_LEN, DRVNAME)) {
  872. dev_err(dev, "Region 0x%lx-0x%lx already in use!\n",
  873. data->wbase, data->wbase + WAKEUP_IOMEM_LEN - 1);
  874. err = -EBUSY;
  875. goto exit_free_rc;
  876. }
  877. if (!request_region(data->ebase, EHFUNC_IOMEM_LEN, DRVNAME)) {
  878. dev_err(dev, "Region 0x%lx-0x%lx already in use!\n",
  879. data->ebase, data->ebase + EHFUNC_IOMEM_LEN - 1);
  880. err = -EBUSY;
  881. goto exit_release_wbase;
  882. }
  883. if (!request_region(data->sbase, SP_IOMEM_LEN, DRVNAME)) {
  884. dev_err(dev, "Region 0x%lx-0x%lx already in use!\n",
  885. data->sbase, data->sbase + SP_IOMEM_LEN - 1);
  886. err = -EBUSY;
  887. goto exit_release_ebase;
  888. }
  889. err = request_irq(data->irq, wbcir_irq_handler,
  890. IRQF_DISABLED, DRVNAME, device);
  891. if (err) {
  892. dev_err(dev, "Failed to claim IRQ %u\n", data->irq);
  893. err = -EBUSY;
  894. goto exit_release_sbase;
  895. }
  896. err = rc_register_device(data->dev);
  897. if (err)
  898. goto exit_free_irq;
  899. device_init_wakeup(&device->dev, 1);
  900. wbcir_init_hw(data);
  901. return 0;
  902. exit_free_irq:
  903. free_irq(data->irq, device);
  904. exit_release_sbase:
  905. release_region(data->sbase, SP_IOMEM_LEN);
  906. exit_release_ebase:
  907. release_region(data->ebase, EHFUNC_IOMEM_LEN);
  908. exit_release_wbase:
  909. release_region(data->wbase, WAKEUP_IOMEM_LEN);
  910. exit_free_rc:
  911. rc_free_device(data->dev);
  912. exit_unregister_led:
  913. led_classdev_unregister(&data->led);
  914. exit_unregister_rxtrigger:
  915. led_trigger_unregister_simple(data->rxtrigger);
  916. exit_unregister_txtrigger:
  917. led_trigger_unregister_simple(data->txtrigger);
  918. exit_free_data:
  919. kfree(data);
  920. pnp_set_drvdata(device, NULL);
  921. exit:
  922. return err;
  923. }
  924. static void __devexit
  925. wbcir_remove(struct pnp_dev *device)
  926. {
  927. struct wbcir_data *data = pnp_get_drvdata(device);
  928. /* Disable interrupts */
  929. wbcir_set_irqmask(data, WBCIR_IRQ_NONE);
  930. free_irq(data->irq, device);
  931. /* Clear status bits NEC_REP, BUFF, MSG_END, MATCH */
  932. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_STS, 0x17, 0x17);
  933. /* Clear CEIR_EN */
  934. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_CTL, 0x00, 0x01);
  935. /* Clear BUFF_EN, END_EN, MATCH_EN */
  936. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_EV_EN, 0x00, 0x07);
  937. rc_unregister_device(data->dev);
  938. led_trigger_unregister_simple(data->rxtrigger);
  939. led_trigger_unregister_simple(data->txtrigger);
  940. led_classdev_unregister(&data->led);
  941. /* This is ok since &data->led isn't actually used */
  942. wbcir_led_brightness_set(&data->led, LED_OFF);
  943. release_region(data->wbase, WAKEUP_IOMEM_LEN);
  944. release_region(data->ebase, EHFUNC_IOMEM_LEN);
  945. release_region(data->sbase, SP_IOMEM_LEN);
  946. kfree(data);
  947. pnp_set_drvdata(device, NULL);
  948. }
  949. static const struct pnp_device_id wbcir_ids[] = {
  950. { "WEC1022", 0 },
  951. { "", 0 }
  952. };
  953. MODULE_DEVICE_TABLE(pnp, wbcir_ids);
  954. static struct pnp_driver wbcir_driver = {
  955. .name = WBCIR_NAME,
  956. .id_table = wbcir_ids,
  957. .probe = wbcir_probe,
  958. .remove = __devexit_p(wbcir_remove),
  959. .suspend = wbcir_suspend,
  960. .resume = wbcir_resume,
  961. .shutdown = wbcir_shutdown
  962. };
  963. static int __init
  964. wbcir_init(void)
  965. {
  966. int ret;
  967. switch (protocol) {
  968. case IR_PROTOCOL_RC5:
  969. case IR_PROTOCOL_NEC:
  970. case IR_PROTOCOL_RC6:
  971. break;
  972. default:
  973. pr_err("Invalid power-on protocol\n");
  974. }
  975. ret = pnp_register_driver(&wbcir_driver);
  976. if (ret)
  977. pr_err("Unable to register driver\n");
  978. return ret;
  979. }
  980. static void __exit
  981. wbcir_exit(void)
  982. {
  983. pnp_unregister_driver(&wbcir_driver);
  984. }
  985. module_init(wbcir_init);
  986. module_exit(wbcir_exit);
  987. MODULE_AUTHOR("David Härdeman <david@hardeman.nu>");
  988. MODULE_DESCRIPTION("Winbond SuperI/O Consumer IR Driver");
  989. MODULE_LICENSE("GPL");