emulate.c 94 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstMask (7<<1)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. /* Misc flags */
  82. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  83. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  84. #define Undefined (1<<25) /* No Such Instruction */
  85. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  86. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  87. #define No64 (1<<28)
  88. /* Source 2 operand type */
  89. #define Src2None (0<<29)
  90. #define Src2CL (1<<29)
  91. #define Src2ImmByte (2<<29)
  92. #define Src2One (3<<29)
  93. #define Src2Mask (7<<29)
  94. #define X2(x...) x, x
  95. #define X3(x...) X2(x), x
  96. #define X4(x...) X2(x), X2(x)
  97. #define X5(x...) X4(x), x
  98. #define X6(x...) X4(x), X2(x)
  99. #define X7(x...) X4(x), X3(x)
  100. #define X8(x...) X4(x), X4(x)
  101. #define X16(x...) X8(x), X8(x)
  102. struct opcode {
  103. u32 flags;
  104. union {
  105. int (*execute)(struct x86_emulate_ctxt *ctxt);
  106. struct opcode *group;
  107. struct group_dual *gdual;
  108. } u;
  109. };
  110. struct group_dual {
  111. struct opcode mod012[8];
  112. struct opcode mod3[8];
  113. };
  114. /* EFLAGS bit definitions. */
  115. #define EFLG_ID (1<<21)
  116. #define EFLG_VIP (1<<20)
  117. #define EFLG_VIF (1<<19)
  118. #define EFLG_AC (1<<18)
  119. #define EFLG_VM (1<<17)
  120. #define EFLG_RF (1<<16)
  121. #define EFLG_IOPL (3<<12)
  122. #define EFLG_NT (1<<14)
  123. #define EFLG_OF (1<<11)
  124. #define EFLG_DF (1<<10)
  125. #define EFLG_IF (1<<9)
  126. #define EFLG_TF (1<<8)
  127. #define EFLG_SF (1<<7)
  128. #define EFLG_ZF (1<<6)
  129. #define EFLG_AF (1<<4)
  130. #define EFLG_PF (1<<2)
  131. #define EFLG_CF (1<<0)
  132. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  133. #define EFLG_RESERVED_ONE_MASK 2
  134. /*
  135. * Instruction emulation:
  136. * Most instructions are emulated directly via a fragment of inline assembly
  137. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  138. * any modified flags.
  139. */
  140. #if defined(CONFIG_X86_64)
  141. #define _LO32 "k" /* force 32-bit operand */
  142. #define _STK "%%rsp" /* stack pointer */
  143. #elif defined(__i386__)
  144. #define _LO32 "" /* force 32-bit operand */
  145. #define _STK "%%esp" /* stack pointer */
  146. #endif
  147. /*
  148. * These EFLAGS bits are restored from saved value during emulation, and
  149. * any changes are written back to the saved value after emulation.
  150. */
  151. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  152. /* Before executing instruction: restore necessary bits in EFLAGS. */
  153. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  154. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  155. "movl %"_sav",%"_LO32 _tmp"; " \
  156. "push %"_tmp"; " \
  157. "push %"_tmp"; " \
  158. "movl %"_msk",%"_LO32 _tmp"; " \
  159. "andl %"_LO32 _tmp",("_STK"); " \
  160. "pushf; " \
  161. "notl %"_LO32 _tmp"; " \
  162. "andl %"_LO32 _tmp",("_STK"); " \
  163. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  164. "pop %"_tmp"; " \
  165. "orl %"_LO32 _tmp",("_STK"); " \
  166. "popf; " \
  167. "pop %"_sav"; "
  168. /* After executing instruction: write-back necessary bits in EFLAGS. */
  169. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  170. /* _sav |= EFLAGS & _msk; */ \
  171. "pushf; " \
  172. "pop %"_tmp"; " \
  173. "andl %"_msk",%"_LO32 _tmp"; " \
  174. "orl %"_LO32 _tmp",%"_sav"; "
  175. #ifdef CONFIG_X86_64
  176. #define ON64(x) x
  177. #else
  178. #define ON64(x)
  179. #endif
  180. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  181. do { \
  182. __asm__ __volatile__ ( \
  183. _PRE_EFLAGS("0", "4", "2") \
  184. _op _suffix " %"_x"3,%1; " \
  185. _POST_EFLAGS("0", "4", "2") \
  186. : "=m" (_eflags), "=m" ((_dst).val), \
  187. "=&r" (_tmp) \
  188. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  189. } while (0)
  190. /* Raw emulation: instruction has two explicit operands. */
  191. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  192. do { \
  193. unsigned long _tmp; \
  194. \
  195. switch ((_dst).bytes) { \
  196. case 2: \
  197. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  198. break; \
  199. case 4: \
  200. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  201. break; \
  202. case 8: \
  203. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  204. break; \
  205. } \
  206. } while (0)
  207. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  208. do { \
  209. unsigned long _tmp; \
  210. switch ((_dst).bytes) { \
  211. case 1: \
  212. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  213. break; \
  214. default: \
  215. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  216. _wx, _wy, _lx, _ly, _qx, _qy); \
  217. break; \
  218. } \
  219. } while (0)
  220. /* Source operand is byte-sized and may be restricted to just %cl. */
  221. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  222. __emulate_2op(_op, _src, _dst, _eflags, \
  223. "b", "c", "b", "c", "b", "c", "b", "c")
  224. /* Source operand is byte, word, long or quad sized. */
  225. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  226. __emulate_2op(_op, _src, _dst, _eflags, \
  227. "b", "q", "w", "r", _LO32, "r", "", "r")
  228. /* Source operand is word, long or quad sized. */
  229. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  230. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  231. "w", "r", _LO32, "r", "", "r")
  232. /* Instruction has three operands and one operand is stored in ECX register */
  233. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  234. do { \
  235. unsigned long _tmp; \
  236. _type _clv = (_cl).val; \
  237. _type _srcv = (_src).val; \
  238. _type _dstv = (_dst).val; \
  239. \
  240. __asm__ __volatile__ ( \
  241. _PRE_EFLAGS("0", "5", "2") \
  242. _op _suffix " %4,%1 \n" \
  243. _POST_EFLAGS("0", "5", "2") \
  244. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  245. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  246. ); \
  247. \
  248. (_cl).val = (unsigned long) _clv; \
  249. (_src).val = (unsigned long) _srcv; \
  250. (_dst).val = (unsigned long) _dstv; \
  251. } while (0)
  252. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  253. do { \
  254. switch ((_dst).bytes) { \
  255. case 2: \
  256. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  257. "w", unsigned short); \
  258. break; \
  259. case 4: \
  260. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  261. "l", unsigned int); \
  262. break; \
  263. case 8: \
  264. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  265. "q", unsigned long)); \
  266. break; \
  267. } \
  268. } while (0)
  269. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  270. do { \
  271. unsigned long _tmp; \
  272. \
  273. __asm__ __volatile__ ( \
  274. _PRE_EFLAGS("0", "3", "2") \
  275. _op _suffix " %1; " \
  276. _POST_EFLAGS("0", "3", "2") \
  277. : "=m" (_eflags), "+m" ((_dst).val), \
  278. "=&r" (_tmp) \
  279. : "i" (EFLAGS_MASK)); \
  280. } while (0)
  281. /* Instruction has only one explicit operand (no source operand). */
  282. #define emulate_1op(_op, _dst, _eflags) \
  283. do { \
  284. switch ((_dst).bytes) { \
  285. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  286. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  287. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  288. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  289. } \
  290. } while (0)
  291. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  292. do { \
  293. unsigned long _tmp; \
  294. \
  295. __asm__ __volatile__ ( \
  296. _PRE_EFLAGS("0", "4", "1") \
  297. _op _suffix " %5; " \
  298. _POST_EFLAGS("0", "4", "1") \
  299. : "=m" (_eflags), "=&r" (_tmp), \
  300. "+a" (_rax), "+d" (_rdx) \
  301. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  302. "a" (_rax), "d" (_rdx)); \
  303. } while (0)
  304. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  305. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  306. do { \
  307. switch((_src).bytes) { \
  308. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  309. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  310. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  311. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  312. } \
  313. } while (0)
  314. /* Fetch next part of the instruction being emulated. */
  315. #define insn_fetch(_type, _size, _eip) \
  316. ({ unsigned long _x; \
  317. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  318. if (rc != X86EMUL_CONTINUE) \
  319. goto done; \
  320. (_eip) += (_size); \
  321. (_type)_x; \
  322. })
  323. #define insn_fetch_arr(_arr, _size, _eip) \
  324. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  325. if (rc != X86EMUL_CONTINUE) \
  326. goto done; \
  327. (_eip) += (_size); \
  328. })
  329. static inline unsigned long ad_mask(struct decode_cache *c)
  330. {
  331. return (1UL << (c->ad_bytes << 3)) - 1;
  332. }
  333. /* Access/update address held in a register, based on addressing mode. */
  334. static inline unsigned long
  335. address_mask(struct decode_cache *c, unsigned long reg)
  336. {
  337. if (c->ad_bytes == sizeof(unsigned long))
  338. return reg;
  339. else
  340. return reg & ad_mask(c);
  341. }
  342. static inline unsigned long
  343. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  344. {
  345. return base + address_mask(c, reg);
  346. }
  347. static inline void
  348. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  349. {
  350. if (c->ad_bytes == sizeof(unsigned long))
  351. *reg += inc;
  352. else
  353. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  354. }
  355. static inline void jmp_rel(struct decode_cache *c, int rel)
  356. {
  357. register_address_increment(c, &c->eip, rel);
  358. }
  359. static void set_seg_override(struct decode_cache *c, int seg)
  360. {
  361. c->has_seg_override = true;
  362. c->seg_override = seg;
  363. }
  364. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  365. struct x86_emulate_ops *ops, int seg)
  366. {
  367. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  368. return 0;
  369. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  370. }
  371. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  372. struct x86_emulate_ops *ops,
  373. struct decode_cache *c)
  374. {
  375. if (!c->has_seg_override)
  376. return 0;
  377. return seg_base(ctxt, ops, c->seg_override);
  378. }
  379. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  380. struct x86_emulate_ops *ops)
  381. {
  382. return seg_base(ctxt, ops, VCPU_SREG_ES);
  383. }
  384. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  385. struct x86_emulate_ops *ops)
  386. {
  387. return seg_base(ctxt, ops, VCPU_SREG_SS);
  388. }
  389. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  390. u32 error, bool valid)
  391. {
  392. ctxt->exception = vec;
  393. ctxt->error_code = error;
  394. ctxt->error_code_valid = valid;
  395. ctxt->restart = false;
  396. }
  397. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  398. {
  399. emulate_exception(ctxt, GP_VECTOR, err, true);
  400. }
  401. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  402. int err)
  403. {
  404. ctxt->cr2 = addr;
  405. emulate_exception(ctxt, PF_VECTOR, err, true);
  406. }
  407. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  408. {
  409. emulate_exception(ctxt, UD_VECTOR, 0, false);
  410. }
  411. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  412. {
  413. emulate_exception(ctxt, TS_VECTOR, err, true);
  414. }
  415. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  416. struct x86_emulate_ops *ops,
  417. unsigned long eip, u8 *dest)
  418. {
  419. struct fetch_cache *fc = &ctxt->decode.fetch;
  420. int rc;
  421. int size, cur_size;
  422. if (eip == fc->end) {
  423. cur_size = fc->end - fc->start;
  424. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  425. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  426. size, ctxt->vcpu, NULL);
  427. if (rc != X86EMUL_CONTINUE)
  428. return rc;
  429. fc->end += size;
  430. }
  431. *dest = fc->data[eip - fc->start];
  432. return X86EMUL_CONTINUE;
  433. }
  434. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  435. struct x86_emulate_ops *ops,
  436. unsigned long eip, void *dest, unsigned size)
  437. {
  438. int rc;
  439. /* x86 instructions are limited to 15 bytes. */
  440. if (eip + size - ctxt->eip > 15)
  441. return X86EMUL_UNHANDLEABLE;
  442. while (size--) {
  443. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  444. if (rc != X86EMUL_CONTINUE)
  445. return rc;
  446. }
  447. return X86EMUL_CONTINUE;
  448. }
  449. /*
  450. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  451. * pointer into the block that addresses the relevant register.
  452. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  453. */
  454. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  455. int highbyte_regs)
  456. {
  457. void *p;
  458. p = &regs[modrm_reg];
  459. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  460. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  461. return p;
  462. }
  463. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  464. struct x86_emulate_ops *ops,
  465. ulong addr,
  466. u16 *size, unsigned long *address, int op_bytes)
  467. {
  468. int rc;
  469. if (op_bytes == 2)
  470. op_bytes = 3;
  471. *address = 0;
  472. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  473. if (rc != X86EMUL_CONTINUE)
  474. return rc;
  475. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  476. return rc;
  477. }
  478. static int test_cc(unsigned int condition, unsigned int flags)
  479. {
  480. int rc = 0;
  481. switch ((condition & 15) >> 1) {
  482. case 0: /* o */
  483. rc |= (flags & EFLG_OF);
  484. break;
  485. case 1: /* b/c/nae */
  486. rc |= (flags & EFLG_CF);
  487. break;
  488. case 2: /* z/e */
  489. rc |= (flags & EFLG_ZF);
  490. break;
  491. case 3: /* be/na */
  492. rc |= (flags & (EFLG_CF|EFLG_ZF));
  493. break;
  494. case 4: /* s */
  495. rc |= (flags & EFLG_SF);
  496. break;
  497. case 5: /* p/pe */
  498. rc |= (flags & EFLG_PF);
  499. break;
  500. case 7: /* le/ng */
  501. rc |= (flags & EFLG_ZF);
  502. /* fall through */
  503. case 6: /* l/nge */
  504. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  505. break;
  506. }
  507. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  508. return (!!rc ^ (condition & 1));
  509. }
  510. static void fetch_register_operand(struct operand *op)
  511. {
  512. switch (op->bytes) {
  513. case 1:
  514. op->val = *(u8 *)op->addr.reg;
  515. break;
  516. case 2:
  517. op->val = *(u16 *)op->addr.reg;
  518. break;
  519. case 4:
  520. op->val = *(u32 *)op->addr.reg;
  521. break;
  522. case 8:
  523. op->val = *(u64 *)op->addr.reg;
  524. break;
  525. }
  526. }
  527. static void decode_register_operand(struct operand *op,
  528. struct decode_cache *c,
  529. int inhibit_bytereg)
  530. {
  531. unsigned reg = c->modrm_reg;
  532. int highbyte_regs = c->rex_prefix == 0;
  533. if (!(c->d & ModRM))
  534. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  535. op->type = OP_REG;
  536. if ((c->d & ByteOp) && !inhibit_bytereg) {
  537. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  538. op->bytes = 1;
  539. } else {
  540. op->addr.reg = decode_register(reg, c->regs, 0);
  541. op->bytes = c->op_bytes;
  542. }
  543. fetch_register_operand(op);
  544. op->orig_val = op->val;
  545. }
  546. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  547. struct x86_emulate_ops *ops,
  548. struct operand *op)
  549. {
  550. struct decode_cache *c = &ctxt->decode;
  551. u8 sib;
  552. int index_reg = 0, base_reg = 0, scale;
  553. int rc = X86EMUL_CONTINUE;
  554. ulong modrm_ea = 0;
  555. if (c->rex_prefix) {
  556. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  557. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  558. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  559. }
  560. c->modrm = insn_fetch(u8, 1, c->eip);
  561. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  562. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  563. c->modrm_rm |= (c->modrm & 0x07);
  564. c->modrm_seg = VCPU_SREG_DS;
  565. if (c->modrm_mod == 3) {
  566. op->type = OP_REG;
  567. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  568. op->addr.reg = decode_register(c->modrm_rm,
  569. c->regs, c->d & ByteOp);
  570. fetch_register_operand(op);
  571. return rc;
  572. }
  573. op->type = OP_MEM;
  574. if (c->ad_bytes == 2) {
  575. unsigned bx = c->regs[VCPU_REGS_RBX];
  576. unsigned bp = c->regs[VCPU_REGS_RBP];
  577. unsigned si = c->regs[VCPU_REGS_RSI];
  578. unsigned di = c->regs[VCPU_REGS_RDI];
  579. /* 16-bit ModR/M decode. */
  580. switch (c->modrm_mod) {
  581. case 0:
  582. if (c->modrm_rm == 6)
  583. modrm_ea += insn_fetch(u16, 2, c->eip);
  584. break;
  585. case 1:
  586. modrm_ea += insn_fetch(s8, 1, c->eip);
  587. break;
  588. case 2:
  589. modrm_ea += insn_fetch(u16, 2, c->eip);
  590. break;
  591. }
  592. switch (c->modrm_rm) {
  593. case 0:
  594. modrm_ea += bx + si;
  595. break;
  596. case 1:
  597. modrm_ea += bx + di;
  598. break;
  599. case 2:
  600. modrm_ea += bp + si;
  601. break;
  602. case 3:
  603. modrm_ea += bp + di;
  604. break;
  605. case 4:
  606. modrm_ea += si;
  607. break;
  608. case 5:
  609. modrm_ea += di;
  610. break;
  611. case 6:
  612. if (c->modrm_mod != 0)
  613. modrm_ea += bp;
  614. break;
  615. case 7:
  616. modrm_ea += bx;
  617. break;
  618. }
  619. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  620. (c->modrm_rm == 6 && c->modrm_mod != 0))
  621. c->modrm_seg = VCPU_SREG_SS;
  622. modrm_ea = (u16)modrm_ea;
  623. } else {
  624. /* 32/64-bit ModR/M decode. */
  625. if ((c->modrm_rm & 7) == 4) {
  626. sib = insn_fetch(u8, 1, c->eip);
  627. index_reg |= (sib >> 3) & 7;
  628. base_reg |= sib & 7;
  629. scale = sib >> 6;
  630. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  631. modrm_ea += insn_fetch(s32, 4, c->eip);
  632. else
  633. modrm_ea += c->regs[base_reg];
  634. if (index_reg != 4)
  635. modrm_ea += c->regs[index_reg] << scale;
  636. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  637. if (ctxt->mode == X86EMUL_MODE_PROT64)
  638. c->rip_relative = 1;
  639. } else
  640. modrm_ea += c->regs[c->modrm_rm];
  641. switch (c->modrm_mod) {
  642. case 0:
  643. if (c->modrm_rm == 5)
  644. modrm_ea += insn_fetch(s32, 4, c->eip);
  645. break;
  646. case 1:
  647. modrm_ea += insn_fetch(s8, 1, c->eip);
  648. break;
  649. case 2:
  650. modrm_ea += insn_fetch(s32, 4, c->eip);
  651. break;
  652. }
  653. }
  654. op->addr.mem = modrm_ea;
  655. done:
  656. return rc;
  657. }
  658. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  659. struct x86_emulate_ops *ops,
  660. struct operand *op)
  661. {
  662. struct decode_cache *c = &ctxt->decode;
  663. int rc = X86EMUL_CONTINUE;
  664. op->type = OP_MEM;
  665. switch (c->ad_bytes) {
  666. case 2:
  667. op->addr.mem = insn_fetch(u16, 2, c->eip);
  668. break;
  669. case 4:
  670. op->addr.mem = insn_fetch(u32, 4, c->eip);
  671. break;
  672. case 8:
  673. op->addr.mem = insn_fetch(u64, 8, c->eip);
  674. break;
  675. }
  676. done:
  677. return rc;
  678. }
  679. static void fetch_bit_operand(struct decode_cache *c)
  680. {
  681. long sv, mask;
  682. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  683. mask = ~(c->dst.bytes * 8 - 1);
  684. if (c->src.bytes == 2)
  685. sv = (s16)c->src.val & (s16)mask;
  686. else if (c->src.bytes == 4)
  687. sv = (s32)c->src.val & (s32)mask;
  688. c->dst.addr.mem += (sv >> 3);
  689. }
  690. /* only subword offset */
  691. c->src.val &= (c->dst.bytes << 3) - 1;
  692. }
  693. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  694. struct x86_emulate_ops *ops,
  695. unsigned long addr, void *dest, unsigned size)
  696. {
  697. int rc;
  698. struct read_cache *mc = &ctxt->decode.mem_read;
  699. u32 err;
  700. while (size) {
  701. int n = min(size, 8u);
  702. size -= n;
  703. if (mc->pos < mc->end)
  704. goto read_cached;
  705. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  706. ctxt->vcpu);
  707. if (rc == X86EMUL_PROPAGATE_FAULT)
  708. emulate_pf(ctxt, addr, err);
  709. if (rc != X86EMUL_CONTINUE)
  710. return rc;
  711. mc->end += n;
  712. read_cached:
  713. memcpy(dest, mc->data + mc->pos, n);
  714. mc->pos += n;
  715. dest += n;
  716. addr += n;
  717. }
  718. return X86EMUL_CONTINUE;
  719. }
  720. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  721. struct x86_emulate_ops *ops,
  722. unsigned int size, unsigned short port,
  723. void *dest)
  724. {
  725. struct read_cache *rc = &ctxt->decode.io_read;
  726. if (rc->pos == rc->end) { /* refill pio read ahead */
  727. struct decode_cache *c = &ctxt->decode;
  728. unsigned int in_page, n;
  729. unsigned int count = c->rep_prefix ?
  730. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  731. in_page = (ctxt->eflags & EFLG_DF) ?
  732. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  733. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  734. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  735. count);
  736. if (n == 0)
  737. n = 1;
  738. rc->pos = rc->end = 0;
  739. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  740. return 0;
  741. rc->end = n * size;
  742. }
  743. memcpy(dest, rc->data + rc->pos, size);
  744. rc->pos += size;
  745. return 1;
  746. }
  747. static u32 desc_limit_scaled(struct desc_struct *desc)
  748. {
  749. u32 limit = get_desc_limit(desc);
  750. return desc->g ? (limit << 12) | 0xfff : limit;
  751. }
  752. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  753. struct x86_emulate_ops *ops,
  754. u16 selector, struct desc_ptr *dt)
  755. {
  756. if (selector & 1 << 2) {
  757. struct desc_struct desc;
  758. memset (dt, 0, sizeof *dt);
  759. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  760. return;
  761. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  762. dt->address = get_desc_base(&desc);
  763. } else
  764. ops->get_gdt(dt, ctxt->vcpu);
  765. }
  766. /* allowed just for 8 bytes segments */
  767. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  768. struct x86_emulate_ops *ops,
  769. u16 selector, struct desc_struct *desc)
  770. {
  771. struct desc_ptr dt;
  772. u16 index = selector >> 3;
  773. int ret;
  774. u32 err;
  775. ulong addr;
  776. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  777. if (dt.size < index * 8 + 7) {
  778. emulate_gp(ctxt, selector & 0xfffc);
  779. return X86EMUL_PROPAGATE_FAULT;
  780. }
  781. addr = dt.address + index * 8;
  782. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  783. if (ret == X86EMUL_PROPAGATE_FAULT)
  784. emulate_pf(ctxt, addr, err);
  785. return ret;
  786. }
  787. /* allowed just for 8 bytes segments */
  788. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  789. struct x86_emulate_ops *ops,
  790. u16 selector, struct desc_struct *desc)
  791. {
  792. struct desc_ptr dt;
  793. u16 index = selector >> 3;
  794. u32 err;
  795. ulong addr;
  796. int ret;
  797. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  798. if (dt.size < index * 8 + 7) {
  799. emulate_gp(ctxt, selector & 0xfffc);
  800. return X86EMUL_PROPAGATE_FAULT;
  801. }
  802. addr = dt.address + index * 8;
  803. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  804. if (ret == X86EMUL_PROPAGATE_FAULT)
  805. emulate_pf(ctxt, addr, err);
  806. return ret;
  807. }
  808. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  809. struct x86_emulate_ops *ops,
  810. u16 selector, int seg)
  811. {
  812. struct desc_struct seg_desc;
  813. u8 dpl, rpl, cpl;
  814. unsigned err_vec = GP_VECTOR;
  815. u32 err_code = 0;
  816. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  817. int ret;
  818. memset(&seg_desc, 0, sizeof seg_desc);
  819. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  820. || ctxt->mode == X86EMUL_MODE_REAL) {
  821. /* set real mode segment descriptor */
  822. set_desc_base(&seg_desc, selector << 4);
  823. set_desc_limit(&seg_desc, 0xffff);
  824. seg_desc.type = 3;
  825. seg_desc.p = 1;
  826. seg_desc.s = 1;
  827. goto load;
  828. }
  829. /* NULL selector is not valid for TR, CS and SS */
  830. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  831. && null_selector)
  832. goto exception;
  833. /* TR should be in GDT only */
  834. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  835. goto exception;
  836. if (null_selector) /* for NULL selector skip all following checks */
  837. goto load;
  838. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  839. if (ret != X86EMUL_CONTINUE)
  840. return ret;
  841. err_code = selector & 0xfffc;
  842. err_vec = GP_VECTOR;
  843. /* can't load system descriptor into segment selecor */
  844. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  845. goto exception;
  846. if (!seg_desc.p) {
  847. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  848. goto exception;
  849. }
  850. rpl = selector & 3;
  851. dpl = seg_desc.dpl;
  852. cpl = ops->cpl(ctxt->vcpu);
  853. switch (seg) {
  854. case VCPU_SREG_SS:
  855. /*
  856. * segment is not a writable data segment or segment
  857. * selector's RPL != CPL or segment selector's RPL != CPL
  858. */
  859. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  860. goto exception;
  861. break;
  862. case VCPU_SREG_CS:
  863. if (!(seg_desc.type & 8))
  864. goto exception;
  865. if (seg_desc.type & 4) {
  866. /* conforming */
  867. if (dpl > cpl)
  868. goto exception;
  869. } else {
  870. /* nonconforming */
  871. if (rpl > cpl || dpl != cpl)
  872. goto exception;
  873. }
  874. /* CS(RPL) <- CPL */
  875. selector = (selector & 0xfffc) | cpl;
  876. break;
  877. case VCPU_SREG_TR:
  878. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  879. goto exception;
  880. break;
  881. case VCPU_SREG_LDTR:
  882. if (seg_desc.s || seg_desc.type != 2)
  883. goto exception;
  884. break;
  885. default: /* DS, ES, FS, or GS */
  886. /*
  887. * segment is not a data or readable code segment or
  888. * ((segment is a data or nonconforming code segment)
  889. * and (both RPL and CPL > DPL))
  890. */
  891. if ((seg_desc.type & 0xa) == 0x8 ||
  892. (((seg_desc.type & 0xc) != 0xc) &&
  893. (rpl > dpl && cpl > dpl)))
  894. goto exception;
  895. break;
  896. }
  897. if (seg_desc.s) {
  898. /* mark segment as accessed */
  899. seg_desc.type |= 1;
  900. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  901. if (ret != X86EMUL_CONTINUE)
  902. return ret;
  903. }
  904. load:
  905. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  906. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  907. return X86EMUL_CONTINUE;
  908. exception:
  909. emulate_exception(ctxt, err_vec, err_code, true);
  910. return X86EMUL_PROPAGATE_FAULT;
  911. }
  912. static void write_register_operand(struct operand *op)
  913. {
  914. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  915. switch (op->bytes) {
  916. case 1:
  917. *(u8 *)op->addr.reg = (u8)op->val;
  918. break;
  919. case 2:
  920. *(u16 *)op->addr.reg = (u16)op->val;
  921. break;
  922. case 4:
  923. *op->addr.reg = (u32)op->val;
  924. break; /* 64b: zero-extend */
  925. case 8:
  926. *op->addr.reg = op->val;
  927. break;
  928. }
  929. }
  930. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  931. struct x86_emulate_ops *ops)
  932. {
  933. int rc;
  934. struct decode_cache *c = &ctxt->decode;
  935. u32 err;
  936. switch (c->dst.type) {
  937. case OP_REG:
  938. write_register_operand(&c->dst);
  939. break;
  940. case OP_MEM:
  941. if (c->lock_prefix)
  942. rc = ops->cmpxchg_emulated(
  943. c->dst.addr.mem,
  944. &c->dst.orig_val,
  945. &c->dst.val,
  946. c->dst.bytes,
  947. &err,
  948. ctxt->vcpu);
  949. else
  950. rc = ops->write_emulated(
  951. c->dst.addr.mem,
  952. &c->dst.val,
  953. c->dst.bytes,
  954. &err,
  955. ctxt->vcpu);
  956. if (rc == X86EMUL_PROPAGATE_FAULT)
  957. emulate_pf(ctxt, c->dst.addr.mem, err);
  958. if (rc != X86EMUL_CONTINUE)
  959. return rc;
  960. break;
  961. case OP_NONE:
  962. /* no writeback */
  963. break;
  964. default:
  965. break;
  966. }
  967. return X86EMUL_CONTINUE;
  968. }
  969. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  970. struct x86_emulate_ops *ops)
  971. {
  972. struct decode_cache *c = &ctxt->decode;
  973. c->dst.type = OP_MEM;
  974. c->dst.bytes = c->op_bytes;
  975. c->dst.val = c->src.val;
  976. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  977. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  978. c->regs[VCPU_REGS_RSP]);
  979. }
  980. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  981. struct x86_emulate_ops *ops,
  982. void *dest, int len)
  983. {
  984. struct decode_cache *c = &ctxt->decode;
  985. int rc;
  986. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  987. c->regs[VCPU_REGS_RSP]),
  988. dest, len);
  989. if (rc != X86EMUL_CONTINUE)
  990. return rc;
  991. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  992. return rc;
  993. }
  994. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  995. struct x86_emulate_ops *ops,
  996. void *dest, int len)
  997. {
  998. int rc;
  999. unsigned long val, change_mask;
  1000. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1001. int cpl = ops->cpl(ctxt->vcpu);
  1002. rc = emulate_pop(ctxt, ops, &val, len);
  1003. if (rc != X86EMUL_CONTINUE)
  1004. return rc;
  1005. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1006. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1007. switch(ctxt->mode) {
  1008. case X86EMUL_MODE_PROT64:
  1009. case X86EMUL_MODE_PROT32:
  1010. case X86EMUL_MODE_PROT16:
  1011. if (cpl == 0)
  1012. change_mask |= EFLG_IOPL;
  1013. if (cpl <= iopl)
  1014. change_mask |= EFLG_IF;
  1015. break;
  1016. case X86EMUL_MODE_VM86:
  1017. if (iopl < 3) {
  1018. emulate_gp(ctxt, 0);
  1019. return X86EMUL_PROPAGATE_FAULT;
  1020. }
  1021. change_mask |= EFLG_IF;
  1022. break;
  1023. default: /* real mode */
  1024. change_mask |= (EFLG_IOPL | EFLG_IF);
  1025. break;
  1026. }
  1027. *(unsigned long *)dest =
  1028. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1029. return rc;
  1030. }
  1031. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1032. struct x86_emulate_ops *ops, int seg)
  1033. {
  1034. struct decode_cache *c = &ctxt->decode;
  1035. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1036. emulate_push(ctxt, ops);
  1037. }
  1038. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1039. struct x86_emulate_ops *ops, int seg)
  1040. {
  1041. struct decode_cache *c = &ctxt->decode;
  1042. unsigned long selector;
  1043. int rc;
  1044. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1045. if (rc != X86EMUL_CONTINUE)
  1046. return rc;
  1047. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1048. return rc;
  1049. }
  1050. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1051. struct x86_emulate_ops *ops)
  1052. {
  1053. struct decode_cache *c = &ctxt->decode;
  1054. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1055. int rc = X86EMUL_CONTINUE;
  1056. int reg = VCPU_REGS_RAX;
  1057. while (reg <= VCPU_REGS_RDI) {
  1058. (reg == VCPU_REGS_RSP) ?
  1059. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1060. emulate_push(ctxt, ops);
  1061. rc = writeback(ctxt, ops);
  1062. if (rc != X86EMUL_CONTINUE)
  1063. return rc;
  1064. ++reg;
  1065. }
  1066. /* Disable writeback. */
  1067. c->dst.type = OP_NONE;
  1068. return rc;
  1069. }
  1070. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1071. struct x86_emulate_ops *ops)
  1072. {
  1073. struct decode_cache *c = &ctxt->decode;
  1074. int rc = X86EMUL_CONTINUE;
  1075. int reg = VCPU_REGS_RDI;
  1076. while (reg >= VCPU_REGS_RAX) {
  1077. if (reg == VCPU_REGS_RSP) {
  1078. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1079. c->op_bytes);
  1080. --reg;
  1081. }
  1082. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1083. if (rc != X86EMUL_CONTINUE)
  1084. break;
  1085. --reg;
  1086. }
  1087. return rc;
  1088. }
  1089. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1090. struct x86_emulate_ops *ops, int irq)
  1091. {
  1092. struct decode_cache *c = &ctxt->decode;
  1093. int rc = X86EMUL_CONTINUE;
  1094. struct desc_ptr dt;
  1095. gva_t cs_addr;
  1096. gva_t eip_addr;
  1097. u16 cs, eip;
  1098. u32 err;
  1099. /* TODO: Add limit checks */
  1100. c->src.val = ctxt->eflags;
  1101. emulate_push(ctxt, ops);
  1102. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1103. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1104. emulate_push(ctxt, ops);
  1105. c->src.val = c->eip;
  1106. emulate_push(ctxt, ops);
  1107. ops->get_idt(&dt, ctxt->vcpu);
  1108. eip_addr = dt.address + (irq << 2);
  1109. cs_addr = dt.address + (irq << 2) + 2;
  1110. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
  1111. if (rc != X86EMUL_CONTINUE)
  1112. return rc;
  1113. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
  1114. if (rc != X86EMUL_CONTINUE)
  1115. return rc;
  1116. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1117. if (rc != X86EMUL_CONTINUE)
  1118. return rc;
  1119. c->eip = eip;
  1120. return rc;
  1121. }
  1122. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1123. struct x86_emulate_ops *ops, int irq)
  1124. {
  1125. switch(ctxt->mode) {
  1126. case X86EMUL_MODE_REAL:
  1127. return emulate_int_real(ctxt, ops, irq);
  1128. case X86EMUL_MODE_VM86:
  1129. case X86EMUL_MODE_PROT16:
  1130. case X86EMUL_MODE_PROT32:
  1131. case X86EMUL_MODE_PROT64:
  1132. default:
  1133. /* Protected mode interrupts unimplemented yet */
  1134. return X86EMUL_UNHANDLEABLE;
  1135. }
  1136. }
  1137. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1138. struct x86_emulate_ops *ops)
  1139. {
  1140. struct decode_cache *c = &ctxt->decode;
  1141. int rc = X86EMUL_CONTINUE;
  1142. unsigned long temp_eip = 0;
  1143. unsigned long temp_eflags = 0;
  1144. unsigned long cs = 0;
  1145. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1146. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1147. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1148. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1149. /* TODO: Add stack limit check */
  1150. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1151. if (rc != X86EMUL_CONTINUE)
  1152. return rc;
  1153. if (temp_eip & ~0xffff) {
  1154. emulate_gp(ctxt, 0);
  1155. return X86EMUL_PROPAGATE_FAULT;
  1156. }
  1157. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1158. if (rc != X86EMUL_CONTINUE)
  1159. return rc;
  1160. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1161. if (rc != X86EMUL_CONTINUE)
  1162. return rc;
  1163. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1164. if (rc != X86EMUL_CONTINUE)
  1165. return rc;
  1166. c->eip = temp_eip;
  1167. if (c->op_bytes == 4)
  1168. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1169. else if (c->op_bytes == 2) {
  1170. ctxt->eflags &= ~0xffff;
  1171. ctxt->eflags |= temp_eflags;
  1172. }
  1173. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1174. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1175. return rc;
  1176. }
  1177. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1178. struct x86_emulate_ops* ops)
  1179. {
  1180. switch(ctxt->mode) {
  1181. case X86EMUL_MODE_REAL:
  1182. return emulate_iret_real(ctxt, ops);
  1183. case X86EMUL_MODE_VM86:
  1184. case X86EMUL_MODE_PROT16:
  1185. case X86EMUL_MODE_PROT32:
  1186. case X86EMUL_MODE_PROT64:
  1187. default:
  1188. /* iret from protected mode unimplemented yet */
  1189. return X86EMUL_UNHANDLEABLE;
  1190. }
  1191. }
  1192. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1193. struct x86_emulate_ops *ops)
  1194. {
  1195. struct decode_cache *c = &ctxt->decode;
  1196. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1197. }
  1198. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1199. {
  1200. struct decode_cache *c = &ctxt->decode;
  1201. switch (c->modrm_reg) {
  1202. case 0: /* rol */
  1203. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1204. break;
  1205. case 1: /* ror */
  1206. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1207. break;
  1208. case 2: /* rcl */
  1209. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1210. break;
  1211. case 3: /* rcr */
  1212. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1213. break;
  1214. case 4: /* sal/shl */
  1215. case 6: /* sal/shl */
  1216. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1217. break;
  1218. case 5: /* shr */
  1219. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1220. break;
  1221. case 7: /* sar */
  1222. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1223. break;
  1224. }
  1225. }
  1226. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1227. struct x86_emulate_ops *ops)
  1228. {
  1229. struct decode_cache *c = &ctxt->decode;
  1230. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1231. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1232. switch (c->modrm_reg) {
  1233. case 0 ... 1: /* test */
  1234. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1235. break;
  1236. case 2: /* not */
  1237. c->dst.val = ~c->dst.val;
  1238. break;
  1239. case 3: /* neg */
  1240. emulate_1op("neg", c->dst, ctxt->eflags);
  1241. break;
  1242. case 4: /* mul */
  1243. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1244. break;
  1245. case 5: /* imul */
  1246. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1247. break;
  1248. case 6: /* div */
  1249. emulate_1op_rax_rdx("div", c->src, *rax, *rdx, ctxt->eflags);
  1250. break;
  1251. case 7: /* idiv */
  1252. emulate_1op_rax_rdx("idiv", c->src, *rax, *rdx, ctxt->eflags);
  1253. break;
  1254. default:
  1255. return X86EMUL_UNHANDLEABLE;
  1256. }
  1257. return X86EMUL_CONTINUE;
  1258. }
  1259. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1260. struct x86_emulate_ops *ops)
  1261. {
  1262. struct decode_cache *c = &ctxt->decode;
  1263. switch (c->modrm_reg) {
  1264. case 0: /* inc */
  1265. emulate_1op("inc", c->dst, ctxt->eflags);
  1266. break;
  1267. case 1: /* dec */
  1268. emulate_1op("dec", c->dst, ctxt->eflags);
  1269. break;
  1270. case 2: /* call near abs */ {
  1271. long int old_eip;
  1272. old_eip = c->eip;
  1273. c->eip = c->src.val;
  1274. c->src.val = old_eip;
  1275. emulate_push(ctxt, ops);
  1276. break;
  1277. }
  1278. case 4: /* jmp abs */
  1279. c->eip = c->src.val;
  1280. break;
  1281. case 6: /* push */
  1282. emulate_push(ctxt, ops);
  1283. break;
  1284. }
  1285. return X86EMUL_CONTINUE;
  1286. }
  1287. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1288. struct x86_emulate_ops *ops)
  1289. {
  1290. struct decode_cache *c = &ctxt->decode;
  1291. u64 old = c->dst.orig_val64;
  1292. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1293. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1294. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1295. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1296. ctxt->eflags &= ~EFLG_ZF;
  1297. } else {
  1298. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1299. (u32) c->regs[VCPU_REGS_RBX];
  1300. ctxt->eflags |= EFLG_ZF;
  1301. }
  1302. return X86EMUL_CONTINUE;
  1303. }
  1304. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1305. struct x86_emulate_ops *ops)
  1306. {
  1307. struct decode_cache *c = &ctxt->decode;
  1308. int rc;
  1309. unsigned long cs;
  1310. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1311. if (rc != X86EMUL_CONTINUE)
  1312. return rc;
  1313. if (c->op_bytes == 4)
  1314. c->eip = (u32)c->eip;
  1315. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1316. if (rc != X86EMUL_CONTINUE)
  1317. return rc;
  1318. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1319. return rc;
  1320. }
  1321. static inline void
  1322. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1323. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1324. struct desc_struct *ss)
  1325. {
  1326. memset(cs, 0, sizeof(struct desc_struct));
  1327. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1328. memset(ss, 0, sizeof(struct desc_struct));
  1329. cs->l = 0; /* will be adjusted later */
  1330. set_desc_base(cs, 0); /* flat segment */
  1331. cs->g = 1; /* 4kb granularity */
  1332. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1333. cs->type = 0x0b; /* Read, Execute, Accessed */
  1334. cs->s = 1;
  1335. cs->dpl = 0; /* will be adjusted later */
  1336. cs->p = 1;
  1337. cs->d = 1;
  1338. set_desc_base(ss, 0); /* flat segment */
  1339. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1340. ss->g = 1; /* 4kb granularity */
  1341. ss->s = 1;
  1342. ss->type = 0x03; /* Read/Write, Accessed */
  1343. ss->d = 1; /* 32bit stack segment */
  1344. ss->dpl = 0;
  1345. ss->p = 1;
  1346. }
  1347. static int
  1348. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1349. {
  1350. struct decode_cache *c = &ctxt->decode;
  1351. struct desc_struct cs, ss;
  1352. u64 msr_data;
  1353. u16 cs_sel, ss_sel;
  1354. /* syscall is not available in real mode */
  1355. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1356. ctxt->mode == X86EMUL_MODE_VM86) {
  1357. emulate_ud(ctxt);
  1358. return X86EMUL_PROPAGATE_FAULT;
  1359. }
  1360. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1361. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1362. msr_data >>= 32;
  1363. cs_sel = (u16)(msr_data & 0xfffc);
  1364. ss_sel = (u16)(msr_data + 8);
  1365. if (is_long_mode(ctxt->vcpu)) {
  1366. cs.d = 0;
  1367. cs.l = 1;
  1368. }
  1369. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1370. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1371. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1372. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1373. c->regs[VCPU_REGS_RCX] = c->eip;
  1374. if (is_long_mode(ctxt->vcpu)) {
  1375. #ifdef CONFIG_X86_64
  1376. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1377. ops->get_msr(ctxt->vcpu,
  1378. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1379. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1380. c->eip = msr_data;
  1381. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1382. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1383. #endif
  1384. } else {
  1385. /* legacy mode */
  1386. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1387. c->eip = (u32)msr_data;
  1388. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1389. }
  1390. return X86EMUL_CONTINUE;
  1391. }
  1392. static int
  1393. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1394. {
  1395. struct decode_cache *c = &ctxt->decode;
  1396. struct desc_struct cs, ss;
  1397. u64 msr_data;
  1398. u16 cs_sel, ss_sel;
  1399. /* inject #GP if in real mode */
  1400. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1401. emulate_gp(ctxt, 0);
  1402. return X86EMUL_PROPAGATE_FAULT;
  1403. }
  1404. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1405. * Therefore, we inject an #UD.
  1406. */
  1407. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1408. emulate_ud(ctxt);
  1409. return X86EMUL_PROPAGATE_FAULT;
  1410. }
  1411. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1412. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1413. switch (ctxt->mode) {
  1414. case X86EMUL_MODE_PROT32:
  1415. if ((msr_data & 0xfffc) == 0x0) {
  1416. emulate_gp(ctxt, 0);
  1417. return X86EMUL_PROPAGATE_FAULT;
  1418. }
  1419. break;
  1420. case X86EMUL_MODE_PROT64:
  1421. if (msr_data == 0x0) {
  1422. emulate_gp(ctxt, 0);
  1423. return X86EMUL_PROPAGATE_FAULT;
  1424. }
  1425. break;
  1426. }
  1427. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1428. cs_sel = (u16)msr_data;
  1429. cs_sel &= ~SELECTOR_RPL_MASK;
  1430. ss_sel = cs_sel + 8;
  1431. ss_sel &= ~SELECTOR_RPL_MASK;
  1432. if (ctxt->mode == X86EMUL_MODE_PROT64
  1433. || is_long_mode(ctxt->vcpu)) {
  1434. cs.d = 0;
  1435. cs.l = 1;
  1436. }
  1437. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1438. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1439. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1440. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1441. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1442. c->eip = msr_data;
  1443. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1444. c->regs[VCPU_REGS_RSP] = msr_data;
  1445. return X86EMUL_CONTINUE;
  1446. }
  1447. static int
  1448. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1449. {
  1450. struct decode_cache *c = &ctxt->decode;
  1451. struct desc_struct cs, ss;
  1452. u64 msr_data;
  1453. int usermode;
  1454. u16 cs_sel, ss_sel;
  1455. /* inject #GP if in real mode or Virtual 8086 mode */
  1456. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1457. ctxt->mode == X86EMUL_MODE_VM86) {
  1458. emulate_gp(ctxt, 0);
  1459. return X86EMUL_PROPAGATE_FAULT;
  1460. }
  1461. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1462. if ((c->rex_prefix & 0x8) != 0x0)
  1463. usermode = X86EMUL_MODE_PROT64;
  1464. else
  1465. usermode = X86EMUL_MODE_PROT32;
  1466. cs.dpl = 3;
  1467. ss.dpl = 3;
  1468. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1469. switch (usermode) {
  1470. case X86EMUL_MODE_PROT32:
  1471. cs_sel = (u16)(msr_data + 16);
  1472. if ((msr_data & 0xfffc) == 0x0) {
  1473. emulate_gp(ctxt, 0);
  1474. return X86EMUL_PROPAGATE_FAULT;
  1475. }
  1476. ss_sel = (u16)(msr_data + 24);
  1477. break;
  1478. case X86EMUL_MODE_PROT64:
  1479. cs_sel = (u16)(msr_data + 32);
  1480. if (msr_data == 0x0) {
  1481. emulate_gp(ctxt, 0);
  1482. return X86EMUL_PROPAGATE_FAULT;
  1483. }
  1484. ss_sel = cs_sel + 8;
  1485. cs.d = 0;
  1486. cs.l = 1;
  1487. break;
  1488. }
  1489. cs_sel |= SELECTOR_RPL_MASK;
  1490. ss_sel |= SELECTOR_RPL_MASK;
  1491. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1492. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1493. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1494. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1495. c->eip = c->regs[VCPU_REGS_RDX];
  1496. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1497. return X86EMUL_CONTINUE;
  1498. }
  1499. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1500. struct x86_emulate_ops *ops)
  1501. {
  1502. int iopl;
  1503. if (ctxt->mode == X86EMUL_MODE_REAL)
  1504. return false;
  1505. if (ctxt->mode == X86EMUL_MODE_VM86)
  1506. return true;
  1507. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1508. return ops->cpl(ctxt->vcpu) > iopl;
  1509. }
  1510. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1511. struct x86_emulate_ops *ops,
  1512. u16 port, u16 len)
  1513. {
  1514. struct desc_struct tr_seg;
  1515. int r;
  1516. u16 io_bitmap_ptr;
  1517. u8 perm, bit_idx = port & 0x7;
  1518. unsigned mask = (1 << len) - 1;
  1519. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1520. if (!tr_seg.p)
  1521. return false;
  1522. if (desc_limit_scaled(&tr_seg) < 103)
  1523. return false;
  1524. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1525. ctxt->vcpu, NULL);
  1526. if (r != X86EMUL_CONTINUE)
  1527. return false;
  1528. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1529. return false;
  1530. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1531. &perm, 1, ctxt->vcpu, NULL);
  1532. if (r != X86EMUL_CONTINUE)
  1533. return false;
  1534. if ((perm >> bit_idx) & mask)
  1535. return false;
  1536. return true;
  1537. }
  1538. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1539. struct x86_emulate_ops *ops,
  1540. u16 port, u16 len)
  1541. {
  1542. if (ctxt->perm_ok)
  1543. return true;
  1544. if (emulator_bad_iopl(ctxt, ops))
  1545. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1546. return false;
  1547. ctxt->perm_ok = true;
  1548. return true;
  1549. }
  1550. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1551. struct x86_emulate_ops *ops,
  1552. struct tss_segment_16 *tss)
  1553. {
  1554. struct decode_cache *c = &ctxt->decode;
  1555. tss->ip = c->eip;
  1556. tss->flag = ctxt->eflags;
  1557. tss->ax = c->regs[VCPU_REGS_RAX];
  1558. tss->cx = c->regs[VCPU_REGS_RCX];
  1559. tss->dx = c->regs[VCPU_REGS_RDX];
  1560. tss->bx = c->regs[VCPU_REGS_RBX];
  1561. tss->sp = c->regs[VCPU_REGS_RSP];
  1562. tss->bp = c->regs[VCPU_REGS_RBP];
  1563. tss->si = c->regs[VCPU_REGS_RSI];
  1564. tss->di = c->regs[VCPU_REGS_RDI];
  1565. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1566. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1567. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1568. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1569. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1570. }
  1571. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1572. struct x86_emulate_ops *ops,
  1573. struct tss_segment_16 *tss)
  1574. {
  1575. struct decode_cache *c = &ctxt->decode;
  1576. int ret;
  1577. c->eip = tss->ip;
  1578. ctxt->eflags = tss->flag | 2;
  1579. c->regs[VCPU_REGS_RAX] = tss->ax;
  1580. c->regs[VCPU_REGS_RCX] = tss->cx;
  1581. c->regs[VCPU_REGS_RDX] = tss->dx;
  1582. c->regs[VCPU_REGS_RBX] = tss->bx;
  1583. c->regs[VCPU_REGS_RSP] = tss->sp;
  1584. c->regs[VCPU_REGS_RBP] = tss->bp;
  1585. c->regs[VCPU_REGS_RSI] = tss->si;
  1586. c->regs[VCPU_REGS_RDI] = tss->di;
  1587. /*
  1588. * SDM says that segment selectors are loaded before segment
  1589. * descriptors
  1590. */
  1591. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1592. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1593. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1594. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1595. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1596. /*
  1597. * Now load segment descriptors. If fault happenes at this stage
  1598. * it is handled in a context of new task
  1599. */
  1600. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1601. if (ret != X86EMUL_CONTINUE)
  1602. return ret;
  1603. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1604. if (ret != X86EMUL_CONTINUE)
  1605. return ret;
  1606. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1607. if (ret != X86EMUL_CONTINUE)
  1608. return ret;
  1609. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1610. if (ret != X86EMUL_CONTINUE)
  1611. return ret;
  1612. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1613. if (ret != X86EMUL_CONTINUE)
  1614. return ret;
  1615. return X86EMUL_CONTINUE;
  1616. }
  1617. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1618. struct x86_emulate_ops *ops,
  1619. u16 tss_selector, u16 old_tss_sel,
  1620. ulong old_tss_base, struct desc_struct *new_desc)
  1621. {
  1622. struct tss_segment_16 tss_seg;
  1623. int ret;
  1624. u32 err, new_tss_base = get_desc_base(new_desc);
  1625. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1626. &err);
  1627. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1628. /* FIXME: need to provide precise fault address */
  1629. emulate_pf(ctxt, old_tss_base, err);
  1630. return ret;
  1631. }
  1632. save_state_to_tss16(ctxt, ops, &tss_seg);
  1633. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1634. &err);
  1635. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1636. /* FIXME: need to provide precise fault address */
  1637. emulate_pf(ctxt, old_tss_base, err);
  1638. return ret;
  1639. }
  1640. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1641. &err);
  1642. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1643. /* FIXME: need to provide precise fault address */
  1644. emulate_pf(ctxt, new_tss_base, err);
  1645. return ret;
  1646. }
  1647. if (old_tss_sel != 0xffff) {
  1648. tss_seg.prev_task_link = old_tss_sel;
  1649. ret = ops->write_std(new_tss_base,
  1650. &tss_seg.prev_task_link,
  1651. sizeof tss_seg.prev_task_link,
  1652. ctxt->vcpu, &err);
  1653. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1654. /* FIXME: need to provide precise fault address */
  1655. emulate_pf(ctxt, new_tss_base, err);
  1656. return ret;
  1657. }
  1658. }
  1659. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1660. }
  1661. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1662. struct x86_emulate_ops *ops,
  1663. struct tss_segment_32 *tss)
  1664. {
  1665. struct decode_cache *c = &ctxt->decode;
  1666. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1667. tss->eip = c->eip;
  1668. tss->eflags = ctxt->eflags;
  1669. tss->eax = c->regs[VCPU_REGS_RAX];
  1670. tss->ecx = c->regs[VCPU_REGS_RCX];
  1671. tss->edx = c->regs[VCPU_REGS_RDX];
  1672. tss->ebx = c->regs[VCPU_REGS_RBX];
  1673. tss->esp = c->regs[VCPU_REGS_RSP];
  1674. tss->ebp = c->regs[VCPU_REGS_RBP];
  1675. tss->esi = c->regs[VCPU_REGS_RSI];
  1676. tss->edi = c->regs[VCPU_REGS_RDI];
  1677. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1678. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1679. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1680. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1681. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1682. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1683. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1684. }
  1685. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1686. struct x86_emulate_ops *ops,
  1687. struct tss_segment_32 *tss)
  1688. {
  1689. struct decode_cache *c = &ctxt->decode;
  1690. int ret;
  1691. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1692. emulate_gp(ctxt, 0);
  1693. return X86EMUL_PROPAGATE_FAULT;
  1694. }
  1695. c->eip = tss->eip;
  1696. ctxt->eflags = tss->eflags | 2;
  1697. c->regs[VCPU_REGS_RAX] = tss->eax;
  1698. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1699. c->regs[VCPU_REGS_RDX] = tss->edx;
  1700. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1701. c->regs[VCPU_REGS_RSP] = tss->esp;
  1702. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1703. c->regs[VCPU_REGS_RSI] = tss->esi;
  1704. c->regs[VCPU_REGS_RDI] = tss->edi;
  1705. /*
  1706. * SDM says that segment selectors are loaded before segment
  1707. * descriptors
  1708. */
  1709. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1710. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1711. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1712. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1713. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1714. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1715. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1716. /*
  1717. * Now load segment descriptors. If fault happenes at this stage
  1718. * it is handled in a context of new task
  1719. */
  1720. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1721. if (ret != X86EMUL_CONTINUE)
  1722. return ret;
  1723. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1724. if (ret != X86EMUL_CONTINUE)
  1725. return ret;
  1726. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1727. if (ret != X86EMUL_CONTINUE)
  1728. return ret;
  1729. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1730. if (ret != X86EMUL_CONTINUE)
  1731. return ret;
  1732. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1733. if (ret != X86EMUL_CONTINUE)
  1734. return ret;
  1735. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1736. if (ret != X86EMUL_CONTINUE)
  1737. return ret;
  1738. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1739. if (ret != X86EMUL_CONTINUE)
  1740. return ret;
  1741. return X86EMUL_CONTINUE;
  1742. }
  1743. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1744. struct x86_emulate_ops *ops,
  1745. u16 tss_selector, u16 old_tss_sel,
  1746. ulong old_tss_base, struct desc_struct *new_desc)
  1747. {
  1748. struct tss_segment_32 tss_seg;
  1749. int ret;
  1750. u32 err, new_tss_base = get_desc_base(new_desc);
  1751. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1752. &err);
  1753. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1754. /* FIXME: need to provide precise fault address */
  1755. emulate_pf(ctxt, old_tss_base, err);
  1756. return ret;
  1757. }
  1758. save_state_to_tss32(ctxt, ops, &tss_seg);
  1759. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1760. &err);
  1761. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1762. /* FIXME: need to provide precise fault address */
  1763. emulate_pf(ctxt, old_tss_base, err);
  1764. return ret;
  1765. }
  1766. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1767. &err);
  1768. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1769. /* FIXME: need to provide precise fault address */
  1770. emulate_pf(ctxt, new_tss_base, err);
  1771. return ret;
  1772. }
  1773. if (old_tss_sel != 0xffff) {
  1774. tss_seg.prev_task_link = old_tss_sel;
  1775. ret = ops->write_std(new_tss_base,
  1776. &tss_seg.prev_task_link,
  1777. sizeof tss_seg.prev_task_link,
  1778. ctxt->vcpu, &err);
  1779. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1780. /* FIXME: need to provide precise fault address */
  1781. emulate_pf(ctxt, new_tss_base, err);
  1782. return ret;
  1783. }
  1784. }
  1785. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1786. }
  1787. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1788. struct x86_emulate_ops *ops,
  1789. u16 tss_selector, int reason,
  1790. bool has_error_code, u32 error_code)
  1791. {
  1792. struct desc_struct curr_tss_desc, next_tss_desc;
  1793. int ret;
  1794. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1795. ulong old_tss_base =
  1796. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1797. u32 desc_limit;
  1798. /* FIXME: old_tss_base == ~0 ? */
  1799. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1800. if (ret != X86EMUL_CONTINUE)
  1801. return ret;
  1802. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1803. if (ret != X86EMUL_CONTINUE)
  1804. return ret;
  1805. /* FIXME: check that next_tss_desc is tss */
  1806. if (reason != TASK_SWITCH_IRET) {
  1807. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1808. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1809. emulate_gp(ctxt, 0);
  1810. return X86EMUL_PROPAGATE_FAULT;
  1811. }
  1812. }
  1813. desc_limit = desc_limit_scaled(&next_tss_desc);
  1814. if (!next_tss_desc.p ||
  1815. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1816. desc_limit < 0x2b)) {
  1817. emulate_ts(ctxt, tss_selector & 0xfffc);
  1818. return X86EMUL_PROPAGATE_FAULT;
  1819. }
  1820. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1821. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1822. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1823. &curr_tss_desc);
  1824. }
  1825. if (reason == TASK_SWITCH_IRET)
  1826. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1827. /* set back link to prev task only if NT bit is set in eflags
  1828. note that old_tss_sel is not used afetr this point */
  1829. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1830. old_tss_sel = 0xffff;
  1831. if (next_tss_desc.type & 8)
  1832. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1833. old_tss_base, &next_tss_desc);
  1834. else
  1835. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1836. old_tss_base, &next_tss_desc);
  1837. if (ret != X86EMUL_CONTINUE)
  1838. return ret;
  1839. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1840. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1841. if (reason != TASK_SWITCH_IRET) {
  1842. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1843. write_segment_descriptor(ctxt, ops, tss_selector,
  1844. &next_tss_desc);
  1845. }
  1846. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1847. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1848. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1849. if (has_error_code) {
  1850. struct decode_cache *c = &ctxt->decode;
  1851. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1852. c->lock_prefix = 0;
  1853. c->src.val = (unsigned long) error_code;
  1854. emulate_push(ctxt, ops);
  1855. }
  1856. return ret;
  1857. }
  1858. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1859. u16 tss_selector, int reason,
  1860. bool has_error_code, u32 error_code)
  1861. {
  1862. struct x86_emulate_ops *ops = ctxt->ops;
  1863. struct decode_cache *c = &ctxt->decode;
  1864. int rc;
  1865. c->eip = ctxt->eip;
  1866. c->dst.type = OP_NONE;
  1867. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1868. has_error_code, error_code);
  1869. if (rc == X86EMUL_CONTINUE) {
  1870. rc = writeback(ctxt, ops);
  1871. if (rc == X86EMUL_CONTINUE)
  1872. ctxt->eip = c->eip;
  1873. }
  1874. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1875. }
  1876. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1877. int reg, struct operand *op)
  1878. {
  1879. struct decode_cache *c = &ctxt->decode;
  1880. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1881. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1882. op->addr.mem = register_address(c, base, c->regs[reg]);
  1883. }
  1884. static int em_push(struct x86_emulate_ctxt *ctxt)
  1885. {
  1886. emulate_push(ctxt, ctxt->ops);
  1887. return X86EMUL_CONTINUE;
  1888. }
  1889. #define D(_y) { .flags = (_y) }
  1890. #define N D(0)
  1891. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  1892. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  1893. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  1894. static struct opcode group1[] = {
  1895. X7(D(Lock)), N
  1896. };
  1897. static struct opcode group1A[] = {
  1898. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  1899. };
  1900. static struct opcode group3[] = {
  1901. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  1902. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1903. X4(D(SrcMem | ModRM)),
  1904. };
  1905. static struct opcode group4[] = {
  1906. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  1907. N, N, N, N, N, N,
  1908. };
  1909. static struct opcode group5[] = {
  1910. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1911. D(SrcMem | ModRM | Stack), N,
  1912. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  1913. D(SrcMem | ModRM | Stack), N,
  1914. };
  1915. static struct group_dual group7 = { {
  1916. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  1917. D(SrcNone | ModRM | DstMem | Mov), N,
  1918. D(SrcMem16 | ModRM | Mov | Priv),
  1919. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  1920. }, {
  1921. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  1922. D(SrcNone | ModRM | DstMem | Mov), N,
  1923. D(SrcMem16 | ModRM | Mov | Priv), N,
  1924. } };
  1925. static struct opcode group8[] = {
  1926. N, N, N, N,
  1927. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  1928. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  1929. };
  1930. static struct group_dual group9 = { {
  1931. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  1932. }, {
  1933. N, N, N, N, N, N, N, N,
  1934. } };
  1935. static struct opcode opcode_table[256] = {
  1936. /* 0x00 - 0x07 */
  1937. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1938. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1939. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1940. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1941. /* 0x08 - 0x0F */
  1942. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1943. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1944. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1945. D(ImplicitOps | Stack | No64), N,
  1946. /* 0x10 - 0x17 */
  1947. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1948. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1949. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1950. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1951. /* 0x18 - 0x1F */
  1952. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1953. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1954. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1955. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1956. /* 0x20 - 0x27 */
  1957. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1958. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1959. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1960. /* 0x28 - 0x2F */
  1961. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1962. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1963. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1964. /* 0x30 - 0x37 */
  1965. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1966. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1967. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1968. /* 0x38 - 0x3F */
  1969. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1970. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1971. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1972. N, N,
  1973. /* 0x40 - 0x4F */
  1974. X16(D(DstReg)),
  1975. /* 0x50 - 0x57 */
  1976. X8(I(SrcReg | Stack, em_push)),
  1977. /* 0x58 - 0x5F */
  1978. X8(D(DstReg | Stack)),
  1979. /* 0x60 - 0x67 */
  1980. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1981. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  1982. N, N, N, N,
  1983. /* 0x68 - 0x6F */
  1984. I(SrcImm | Mov | Stack, em_push), N,
  1985. I(SrcImmByte | Mov | Stack, em_push), N,
  1986. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  1987. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  1988. /* 0x70 - 0x7F */
  1989. X16(D(SrcImmByte)),
  1990. /* 0x80 - 0x87 */
  1991. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  1992. G(DstMem | SrcImm | ModRM | Group, group1),
  1993. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  1994. G(DstMem | SrcImmByte | ModRM | Group, group1),
  1995. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1996. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1997. /* 0x88 - 0x8F */
  1998. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  1999. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  2000. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2001. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2002. /* 0x90 - 0x97 */
  2003. X8(D(SrcAcc | DstReg)),
  2004. /* 0x98 - 0x9F */
  2005. N, N, D(SrcImmFAddr | No64), N,
  2006. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2007. /* 0xA0 - 0xA7 */
  2008. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  2009. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  2010. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  2011. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  2012. /* 0xA8 - 0xAF */
  2013. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm),
  2014. D(ByteOp | SrcAcc | DstDI | Mov | String), D(SrcAcc | DstDI | Mov | String),
  2015. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  2016. D(ByteOp | DstDI | String), D(DstDI | String),
  2017. /* 0xB0 - 0xB7 */
  2018. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  2019. /* 0xB8 - 0xBF */
  2020. X8(D(DstReg | SrcImm | Mov)),
  2021. /* 0xC0 - 0xC7 */
  2022. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  2023. N, D(ImplicitOps | Stack), N, N,
  2024. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  2025. /* 0xC8 - 0xCF */
  2026. N, N, N, D(ImplicitOps | Stack),
  2027. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2028. /* 0xD0 - 0xD7 */
  2029. D(ByteOp | DstMem | SrcOne | ModRM), D(DstMem | SrcOne | ModRM),
  2030. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  2031. N, N, N, N,
  2032. /* 0xD8 - 0xDF */
  2033. N, N, N, N, N, N, N, N,
  2034. /* 0xE0 - 0xE7 */
  2035. N, N, N, N,
  2036. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  2037. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  2038. /* 0xE8 - 0xEF */
  2039. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2040. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2041. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  2042. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  2043. /* 0xF0 - 0xF7 */
  2044. N, N, N, N,
  2045. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2046. /* 0xF8 - 0xFF */
  2047. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2048. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2049. };
  2050. static struct opcode twobyte_table[256] = {
  2051. /* 0x00 - 0x0F */
  2052. N, GD(0, &group7), N, N,
  2053. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2054. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2055. N, D(ImplicitOps | ModRM), N, N,
  2056. /* 0x10 - 0x1F */
  2057. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2058. /* 0x20 - 0x2F */
  2059. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2060. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2061. N, N, N, N,
  2062. N, N, N, N, N, N, N, N,
  2063. /* 0x30 - 0x3F */
  2064. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  2065. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2066. N, N, N, N, N, N, N, N,
  2067. /* 0x40 - 0x4F */
  2068. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2069. /* 0x50 - 0x5F */
  2070. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2071. /* 0x60 - 0x6F */
  2072. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2073. /* 0x70 - 0x7F */
  2074. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2075. /* 0x80 - 0x8F */
  2076. X16(D(SrcImm)),
  2077. /* 0x90 - 0x9F */
  2078. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2079. /* 0xA0 - 0xA7 */
  2080. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2081. N, D(DstMem | SrcReg | ModRM | BitOp),
  2082. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2083. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2084. /* 0xA8 - 0xAF */
  2085. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2086. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2087. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2088. D(DstMem | SrcReg | Src2CL | ModRM),
  2089. D(ModRM), N,
  2090. /* 0xB0 - 0xB7 */
  2091. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2092. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2093. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  2094. D(DstReg | SrcMem16 | ModRM | Mov),
  2095. /* 0xB8 - 0xBF */
  2096. N, N,
  2097. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2098. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2099. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2100. /* 0xC0 - 0xCF */
  2101. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2102. N, D(DstMem | SrcReg | ModRM | Mov),
  2103. N, N, N, GD(0, &group9),
  2104. N, N, N, N, N, N, N, N,
  2105. /* 0xD0 - 0xDF */
  2106. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2107. /* 0xE0 - 0xEF */
  2108. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2109. /* 0xF0 - 0xFF */
  2110. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2111. };
  2112. #undef D
  2113. #undef N
  2114. #undef G
  2115. #undef GD
  2116. #undef I
  2117. int
  2118. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2119. {
  2120. struct x86_emulate_ops *ops = ctxt->ops;
  2121. struct decode_cache *c = &ctxt->decode;
  2122. int rc = X86EMUL_CONTINUE;
  2123. int mode = ctxt->mode;
  2124. int def_op_bytes, def_ad_bytes, dual, goffset;
  2125. struct opcode opcode, *g_mod012, *g_mod3;
  2126. struct operand memop = { .type = OP_NONE };
  2127. /* we cannot decode insn before we complete previous rep insn */
  2128. WARN_ON(ctxt->restart);
  2129. c->eip = ctxt->eip;
  2130. c->fetch.start = c->fetch.end = c->eip;
  2131. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2132. switch (mode) {
  2133. case X86EMUL_MODE_REAL:
  2134. case X86EMUL_MODE_VM86:
  2135. case X86EMUL_MODE_PROT16:
  2136. def_op_bytes = def_ad_bytes = 2;
  2137. break;
  2138. case X86EMUL_MODE_PROT32:
  2139. def_op_bytes = def_ad_bytes = 4;
  2140. break;
  2141. #ifdef CONFIG_X86_64
  2142. case X86EMUL_MODE_PROT64:
  2143. def_op_bytes = 4;
  2144. def_ad_bytes = 8;
  2145. break;
  2146. #endif
  2147. default:
  2148. return -1;
  2149. }
  2150. c->op_bytes = def_op_bytes;
  2151. c->ad_bytes = def_ad_bytes;
  2152. /* Legacy prefixes. */
  2153. for (;;) {
  2154. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2155. case 0x66: /* operand-size override */
  2156. /* switch between 2/4 bytes */
  2157. c->op_bytes = def_op_bytes ^ 6;
  2158. break;
  2159. case 0x67: /* address-size override */
  2160. if (mode == X86EMUL_MODE_PROT64)
  2161. /* switch between 4/8 bytes */
  2162. c->ad_bytes = def_ad_bytes ^ 12;
  2163. else
  2164. /* switch between 2/4 bytes */
  2165. c->ad_bytes = def_ad_bytes ^ 6;
  2166. break;
  2167. case 0x26: /* ES override */
  2168. case 0x2e: /* CS override */
  2169. case 0x36: /* SS override */
  2170. case 0x3e: /* DS override */
  2171. set_seg_override(c, (c->b >> 3) & 3);
  2172. break;
  2173. case 0x64: /* FS override */
  2174. case 0x65: /* GS override */
  2175. set_seg_override(c, c->b & 7);
  2176. break;
  2177. case 0x40 ... 0x4f: /* REX */
  2178. if (mode != X86EMUL_MODE_PROT64)
  2179. goto done_prefixes;
  2180. c->rex_prefix = c->b;
  2181. continue;
  2182. case 0xf0: /* LOCK */
  2183. c->lock_prefix = 1;
  2184. break;
  2185. case 0xf2: /* REPNE/REPNZ */
  2186. c->rep_prefix = REPNE_PREFIX;
  2187. break;
  2188. case 0xf3: /* REP/REPE/REPZ */
  2189. c->rep_prefix = REPE_PREFIX;
  2190. break;
  2191. default:
  2192. goto done_prefixes;
  2193. }
  2194. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2195. c->rex_prefix = 0;
  2196. }
  2197. done_prefixes:
  2198. /* REX prefix. */
  2199. if (c->rex_prefix & 8)
  2200. c->op_bytes = 8; /* REX.W */
  2201. /* Opcode byte(s). */
  2202. opcode = opcode_table[c->b];
  2203. /* Two-byte opcode? */
  2204. if (c->b == 0x0f) {
  2205. c->twobyte = 1;
  2206. c->b = insn_fetch(u8, 1, c->eip);
  2207. opcode = twobyte_table[c->b];
  2208. }
  2209. c->d = opcode.flags;
  2210. if (c->d & Group) {
  2211. dual = c->d & GroupDual;
  2212. c->modrm = insn_fetch(u8, 1, c->eip);
  2213. --c->eip;
  2214. if (c->d & GroupDual) {
  2215. g_mod012 = opcode.u.gdual->mod012;
  2216. g_mod3 = opcode.u.gdual->mod3;
  2217. } else
  2218. g_mod012 = g_mod3 = opcode.u.group;
  2219. c->d &= ~(Group | GroupDual);
  2220. goffset = (c->modrm >> 3) & 7;
  2221. if ((c->modrm >> 6) == 3)
  2222. opcode = g_mod3[goffset];
  2223. else
  2224. opcode = g_mod012[goffset];
  2225. c->d |= opcode.flags;
  2226. }
  2227. c->execute = opcode.u.execute;
  2228. /* Unrecognised? */
  2229. if (c->d == 0 || (c->d & Undefined)) {
  2230. DPRINTF("Cannot emulate %02x\n", c->b);
  2231. return -1;
  2232. }
  2233. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2234. c->op_bytes = 8;
  2235. if (c->d & Op3264) {
  2236. if (mode == X86EMUL_MODE_PROT64)
  2237. c->op_bytes = 8;
  2238. else
  2239. c->op_bytes = 4;
  2240. }
  2241. /* ModRM and SIB bytes. */
  2242. if (c->d & ModRM) {
  2243. rc = decode_modrm(ctxt, ops, &memop);
  2244. if (!c->has_seg_override)
  2245. set_seg_override(c, c->modrm_seg);
  2246. } else if (c->d & MemAbs)
  2247. rc = decode_abs(ctxt, ops, &memop);
  2248. if (rc != X86EMUL_CONTINUE)
  2249. goto done;
  2250. if (!c->has_seg_override)
  2251. set_seg_override(c, VCPU_SREG_DS);
  2252. if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
  2253. memop.addr.mem += seg_override_base(ctxt, ops, c);
  2254. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2255. memop.addr.mem = (u32)memop.addr.mem;
  2256. if (memop.type == OP_MEM && c->rip_relative)
  2257. memop.addr.mem += c->eip;
  2258. /*
  2259. * Decode and fetch the source operand: register, memory
  2260. * or immediate.
  2261. */
  2262. switch (c->d & SrcMask) {
  2263. case SrcNone:
  2264. break;
  2265. case SrcReg:
  2266. decode_register_operand(&c->src, c, 0);
  2267. break;
  2268. case SrcMem16:
  2269. memop.bytes = 2;
  2270. goto srcmem_common;
  2271. case SrcMem32:
  2272. memop.bytes = 4;
  2273. goto srcmem_common;
  2274. case SrcMem:
  2275. memop.bytes = (c->d & ByteOp) ? 1 :
  2276. c->op_bytes;
  2277. srcmem_common:
  2278. c->src = memop;
  2279. break;
  2280. case SrcImm:
  2281. case SrcImmU:
  2282. c->src.type = OP_IMM;
  2283. c->src.addr.mem = c->eip;
  2284. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2285. if (c->src.bytes == 8)
  2286. c->src.bytes = 4;
  2287. /* NB. Immediates are sign-extended as necessary. */
  2288. switch (c->src.bytes) {
  2289. case 1:
  2290. c->src.val = insn_fetch(s8, 1, c->eip);
  2291. break;
  2292. case 2:
  2293. c->src.val = insn_fetch(s16, 2, c->eip);
  2294. break;
  2295. case 4:
  2296. c->src.val = insn_fetch(s32, 4, c->eip);
  2297. break;
  2298. }
  2299. if ((c->d & SrcMask) == SrcImmU) {
  2300. switch (c->src.bytes) {
  2301. case 1:
  2302. c->src.val &= 0xff;
  2303. break;
  2304. case 2:
  2305. c->src.val &= 0xffff;
  2306. break;
  2307. case 4:
  2308. c->src.val &= 0xffffffff;
  2309. break;
  2310. }
  2311. }
  2312. break;
  2313. case SrcImmByte:
  2314. case SrcImmUByte:
  2315. c->src.type = OP_IMM;
  2316. c->src.addr.mem = c->eip;
  2317. c->src.bytes = 1;
  2318. if ((c->d & SrcMask) == SrcImmByte)
  2319. c->src.val = insn_fetch(s8, 1, c->eip);
  2320. else
  2321. c->src.val = insn_fetch(u8, 1, c->eip);
  2322. break;
  2323. case SrcAcc:
  2324. c->src.type = OP_REG;
  2325. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2326. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2327. fetch_register_operand(&c->src);
  2328. break;
  2329. case SrcOne:
  2330. c->src.bytes = 1;
  2331. c->src.val = 1;
  2332. break;
  2333. case SrcSI:
  2334. c->src.type = OP_MEM;
  2335. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2336. c->src.addr.mem =
  2337. register_address(c, seg_override_base(ctxt, ops, c),
  2338. c->regs[VCPU_REGS_RSI]);
  2339. c->src.val = 0;
  2340. break;
  2341. case SrcImmFAddr:
  2342. c->src.type = OP_IMM;
  2343. c->src.addr.mem = c->eip;
  2344. c->src.bytes = c->op_bytes + 2;
  2345. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2346. break;
  2347. case SrcMemFAddr:
  2348. memop.bytes = c->op_bytes + 2;
  2349. goto srcmem_common;
  2350. break;
  2351. }
  2352. /*
  2353. * Decode and fetch the second source operand: register, memory
  2354. * or immediate.
  2355. */
  2356. switch (c->d & Src2Mask) {
  2357. case Src2None:
  2358. break;
  2359. case Src2CL:
  2360. c->src2.bytes = 1;
  2361. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2362. break;
  2363. case Src2ImmByte:
  2364. c->src2.type = OP_IMM;
  2365. c->src2.addr.mem = c->eip;
  2366. c->src2.bytes = 1;
  2367. c->src2.val = insn_fetch(u8, 1, c->eip);
  2368. break;
  2369. case Src2One:
  2370. c->src2.bytes = 1;
  2371. c->src2.val = 1;
  2372. break;
  2373. }
  2374. /* Decode and fetch the destination operand: register or memory. */
  2375. switch (c->d & DstMask) {
  2376. case DstReg:
  2377. decode_register_operand(&c->dst, c,
  2378. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2379. break;
  2380. case DstMem:
  2381. case DstMem64:
  2382. c->dst = memop;
  2383. if ((c->d & DstMask) == DstMem64)
  2384. c->dst.bytes = 8;
  2385. else
  2386. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2387. if (c->d & BitOp)
  2388. fetch_bit_operand(c);
  2389. c->dst.orig_val = c->dst.val;
  2390. break;
  2391. case DstAcc:
  2392. c->dst.type = OP_REG;
  2393. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2394. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2395. fetch_register_operand(&c->dst);
  2396. c->dst.orig_val = c->dst.val;
  2397. break;
  2398. case DstDI:
  2399. c->dst.type = OP_MEM;
  2400. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2401. c->dst.addr.mem =
  2402. register_address(c, es_base(ctxt, ops),
  2403. c->regs[VCPU_REGS_RDI]);
  2404. c->dst.val = 0;
  2405. break;
  2406. case ImplicitOps:
  2407. /* Special instructions do their own operand decoding. */
  2408. default:
  2409. c->dst.type = OP_NONE; /* Disable writeback. */
  2410. return 0;
  2411. }
  2412. done:
  2413. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2414. }
  2415. int
  2416. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2417. {
  2418. struct x86_emulate_ops *ops = ctxt->ops;
  2419. u64 msr_data;
  2420. struct decode_cache *c = &ctxt->decode;
  2421. int rc = X86EMUL_CONTINUE;
  2422. int saved_dst_type = c->dst.type;
  2423. int irq; /* Used for int 3, int, and into */
  2424. ctxt->decode.mem_read.pos = 0;
  2425. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2426. emulate_ud(ctxt);
  2427. goto done;
  2428. }
  2429. /* LOCK prefix is allowed only with some instructions */
  2430. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2431. emulate_ud(ctxt);
  2432. goto done;
  2433. }
  2434. /* Privileged instruction can be executed only in CPL=0 */
  2435. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2436. emulate_gp(ctxt, 0);
  2437. goto done;
  2438. }
  2439. if (c->rep_prefix && (c->d & String)) {
  2440. ctxt->restart = true;
  2441. /* All REP prefixes have the same first termination condition */
  2442. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2443. string_done:
  2444. ctxt->restart = false;
  2445. ctxt->eip = c->eip;
  2446. goto done;
  2447. }
  2448. /* The second termination condition only applies for REPE
  2449. * and REPNE. Test if the repeat string operation prefix is
  2450. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2451. * corresponding termination condition according to:
  2452. * - if REPE/REPZ and ZF = 0 then done
  2453. * - if REPNE/REPNZ and ZF = 1 then done
  2454. */
  2455. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2456. (c->b == 0xae) || (c->b == 0xaf)) {
  2457. if ((c->rep_prefix == REPE_PREFIX) &&
  2458. ((ctxt->eflags & EFLG_ZF) == 0))
  2459. goto string_done;
  2460. if ((c->rep_prefix == REPNE_PREFIX) &&
  2461. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2462. goto string_done;
  2463. }
  2464. c->eip = ctxt->eip;
  2465. }
  2466. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2467. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2468. c->src.valptr, c->src.bytes);
  2469. if (rc != X86EMUL_CONTINUE)
  2470. goto done;
  2471. c->src.orig_val64 = c->src.val64;
  2472. }
  2473. if (c->src2.type == OP_MEM) {
  2474. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2475. &c->src2.val, c->src2.bytes);
  2476. if (rc != X86EMUL_CONTINUE)
  2477. goto done;
  2478. }
  2479. if ((c->d & DstMask) == ImplicitOps)
  2480. goto special_insn;
  2481. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2482. /* optimisation - avoid slow emulated read if Mov */
  2483. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2484. &c->dst.val, c->dst.bytes);
  2485. if (rc != X86EMUL_CONTINUE)
  2486. goto done;
  2487. }
  2488. c->dst.orig_val = c->dst.val;
  2489. special_insn:
  2490. if (c->execute) {
  2491. rc = c->execute(ctxt);
  2492. if (rc != X86EMUL_CONTINUE)
  2493. goto done;
  2494. goto writeback;
  2495. }
  2496. if (c->twobyte)
  2497. goto twobyte_insn;
  2498. switch (c->b) {
  2499. case 0x00 ... 0x05:
  2500. add: /* add */
  2501. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2502. break;
  2503. case 0x06: /* push es */
  2504. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2505. break;
  2506. case 0x07: /* pop es */
  2507. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2508. if (rc != X86EMUL_CONTINUE)
  2509. goto done;
  2510. break;
  2511. case 0x08 ... 0x0d:
  2512. or: /* or */
  2513. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2514. break;
  2515. case 0x0e: /* push cs */
  2516. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2517. break;
  2518. case 0x10 ... 0x15:
  2519. adc: /* adc */
  2520. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2521. break;
  2522. case 0x16: /* push ss */
  2523. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2524. break;
  2525. case 0x17: /* pop ss */
  2526. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2527. if (rc != X86EMUL_CONTINUE)
  2528. goto done;
  2529. break;
  2530. case 0x18 ... 0x1d:
  2531. sbb: /* sbb */
  2532. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2533. break;
  2534. case 0x1e: /* push ds */
  2535. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2536. break;
  2537. case 0x1f: /* pop ds */
  2538. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2539. if (rc != X86EMUL_CONTINUE)
  2540. goto done;
  2541. break;
  2542. case 0x20 ... 0x25:
  2543. and: /* and */
  2544. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2545. break;
  2546. case 0x28 ... 0x2d:
  2547. sub: /* sub */
  2548. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2549. break;
  2550. case 0x30 ... 0x35:
  2551. xor: /* xor */
  2552. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2553. break;
  2554. case 0x38 ... 0x3d:
  2555. cmp: /* cmp */
  2556. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2557. break;
  2558. case 0x40 ... 0x47: /* inc r16/r32 */
  2559. emulate_1op("inc", c->dst, ctxt->eflags);
  2560. break;
  2561. case 0x48 ... 0x4f: /* dec r16/r32 */
  2562. emulate_1op("dec", c->dst, ctxt->eflags);
  2563. break;
  2564. case 0x58 ... 0x5f: /* pop reg */
  2565. pop_instruction:
  2566. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2567. if (rc != X86EMUL_CONTINUE)
  2568. goto done;
  2569. break;
  2570. case 0x60: /* pusha */
  2571. rc = emulate_pusha(ctxt, ops);
  2572. if (rc != X86EMUL_CONTINUE)
  2573. goto done;
  2574. break;
  2575. case 0x61: /* popa */
  2576. rc = emulate_popa(ctxt, ops);
  2577. if (rc != X86EMUL_CONTINUE)
  2578. goto done;
  2579. break;
  2580. case 0x63: /* movsxd */
  2581. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2582. goto cannot_emulate;
  2583. c->dst.val = (s32) c->src.val;
  2584. break;
  2585. case 0x6c: /* insb */
  2586. case 0x6d: /* insw/insd */
  2587. c->dst.bytes = min(c->dst.bytes, 4u);
  2588. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2589. c->dst.bytes)) {
  2590. emulate_gp(ctxt, 0);
  2591. goto done;
  2592. }
  2593. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2594. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2595. goto done; /* IO is needed, skip writeback */
  2596. break;
  2597. case 0x6e: /* outsb */
  2598. case 0x6f: /* outsw/outsd */
  2599. c->src.bytes = min(c->src.bytes, 4u);
  2600. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2601. c->src.bytes)) {
  2602. emulate_gp(ctxt, 0);
  2603. goto done;
  2604. }
  2605. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2606. &c->src.val, 1, ctxt->vcpu);
  2607. c->dst.type = OP_NONE; /* nothing to writeback */
  2608. break;
  2609. case 0x70 ... 0x7f: /* jcc (short) */
  2610. if (test_cc(c->b, ctxt->eflags))
  2611. jmp_rel(c, c->src.val);
  2612. break;
  2613. case 0x80 ... 0x83: /* Grp1 */
  2614. switch (c->modrm_reg) {
  2615. case 0:
  2616. goto add;
  2617. case 1:
  2618. goto or;
  2619. case 2:
  2620. goto adc;
  2621. case 3:
  2622. goto sbb;
  2623. case 4:
  2624. goto and;
  2625. case 5:
  2626. goto sub;
  2627. case 6:
  2628. goto xor;
  2629. case 7:
  2630. goto cmp;
  2631. }
  2632. break;
  2633. case 0x84 ... 0x85:
  2634. test:
  2635. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2636. break;
  2637. case 0x86 ... 0x87: /* xchg */
  2638. xchg:
  2639. /* Write back the register source. */
  2640. c->src.val = c->dst.val;
  2641. write_register_operand(&c->src);
  2642. /*
  2643. * Write back the memory destination with implicit LOCK
  2644. * prefix.
  2645. */
  2646. c->dst.val = c->src.orig_val;
  2647. c->lock_prefix = 1;
  2648. break;
  2649. case 0x88 ... 0x8b: /* mov */
  2650. goto mov;
  2651. case 0x8c: /* mov r/m, sreg */
  2652. if (c->modrm_reg > VCPU_SREG_GS) {
  2653. emulate_ud(ctxt);
  2654. goto done;
  2655. }
  2656. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2657. break;
  2658. case 0x8d: /* lea r16/r32, m */
  2659. c->dst.val = c->src.addr.mem;
  2660. break;
  2661. case 0x8e: { /* mov seg, r/m16 */
  2662. uint16_t sel;
  2663. sel = c->src.val;
  2664. if (c->modrm_reg == VCPU_SREG_CS ||
  2665. c->modrm_reg > VCPU_SREG_GS) {
  2666. emulate_ud(ctxt);
  2667. goto done;
  2668. }
  2669. if (c->modrm_reg == VCPU_SREG_SS)
  2670. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2671. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2672. c->dst.type = OP_NONE; /* Disable writeback. */
  2673. break;
  2674. }
  2675. case 0x8f: /* pop (sole member of Grp1a) */
  2676. rc = emulate_grp1a(ctxt, ops);
  2677. if (rc != X86EMUL_CONTINUE)
  2678. goto done;
  2679. break;
  2680. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2681. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2682. break;
  2683. goto xchg;
  2684. case 0x9c: /* pushf */
  2685. c->src.val = (unsigned long) ctxt->eflags;
  2686. emulate_push(ctxt, ops);
  2687. break;
  2688. case 0x9d: /* popf */
  2689. c->dst.type = OP_REG;
  2690. c->dst.addr.reg = &ctxt->eflags;
  2691. c->dst.bytes = c->op_bytes;
  2692. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2693. if (rc != X86EMUL_CONTINUE)
  2694. goto done;
  2695. break;
  2696. case 0xa0 ... 0xa3: /* mov */
  2697. case 0xa4 ... 0xa5: /* movs */
  2698. goto mov;
  2699. case 0xa6 ... 0xa7: /* cmps */
  2700. c->dst.type = OP_NONE; /* Disable writeback. */
  2701. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2702. goto cmp;
  2703. case 0xa8 ... 0xa9: /* test ax, imm */
  2704. goto test;
  2705. case 0xaa ... 0xab: /* stos */
  2706. case 0xac ... 0xad: /* lods */
  2707. goto mov;
  2708. case 0xae ... 0xaf: /* scas */
  2709. DPRINTF("Urk! I don't handle SCAS.\n");
  2710. goto cannot_emulate;
  2711. case 0xb0 ... 0xbf: /* mov r, imm */
  2712. goto mov;
  2713. case 0xc0 ... 0xc1:
  2714. emulate_grp2(ctxt);
  2715. break;
  2716. case 0xc3: /* ret */
  2717. c->dst.type = OP_REG;
  2718. c->dst.addr.reg = &c->eip;
  2719. c->dst.bytes = c->op_bytes;
  2720. goto pop_instruction;
  2721. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2722. mov:
  2723. c->dst.val = c->src.val;
  2724. break;
  2725. case 0xcb: /* ret far */
  2726. rc = emulate_ret_far(ctxt, ops);
  2727. if (rc != X86EMUL_CONTINUE)
  2728. goto done;
  2729. break;
  2730. case 0xcc: /* int3 */
  2731. irq = 3;
  2732. goto do_interrupt;
  2733. case 0xcd: /* int n */
  2734. irq = c->src.val;
  2735. do_interrupt:
  2736. rc = emulate_int(ctxt, ops, irq);
  2737. if (rc != X86EMUL_CONTINUE)
  2738. goto done;
  2739. break;
  2740. case 0xce: /* into */
  2741. if (ctxt->eflags & EFLG_OF) {
  2742. irq = 4;
  2743. goto do_interrupt;
  2744. }
  2745. break;
  2746. case 0xcf: /* iret */
  2747. rc = emulate_iret(ctxt, ops);
  2748. if (rc != X86EMUL_CONTINUE)
  2749. goto done;
  2750. break;
  2751. case 0xd0 ... 0xd1: /* Grp2 */
  2752. emulate_grp2(ctxt);
  2753. break;
  2754. case 0xd2 ... 0xd3: /* Grp2 */
  2755. c->src.val = c->regs[VCPU_REGS_RCX];
  2756. emulate_grp2(ctxt);
  2757. break;
  2758. case 0xe4: /* inb */
  2759. case 0xe5: /* in */
  2760. goto do_io_in;
  2761. case 0xe6: /* outb */
  2762. case 0xe7: /* out */
  2763. goto do_io_out;
  2764. case 0xe8: /* call (near) */ {
  2765. long int rel = c->src.val;
  2766. c->src.val = (unsigned long) c->eip;
  2767. jmp_rel(c, rel);
  2768. emulate_push(ctxt, ops);
  2769. break;
  2770. }
  2771. case 0xe9: /* jmp rel */
  2772. goto jmp;
  2773. case 0xea: { /* jmp far */
  2774. unsigned short sel;
  2775. jump_far:
  2776. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2777. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2778. goto done;
  2779. c->eip = 0;
  2780. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2781. break;
  2782. }
  2783. case 0xeb:
  2784. jmp: /* jmp rel short */
  2785. jmp_rel(c, c->src.val);
  2786. c->dst.type = OP_NONE; /* Disable writeback. */
  2787. break;
  2788. case 0xec: /* in al,dx */
  2789. case 0xed: /* in (e/r)ax,dx */
  2790. c->src.val = c->regs[VCPU_REGS_RDX];
  2791. do_io_in:
  2792. c->dst.bytes = min(c->dst.bytes, 4u);
  2793. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2794. emulate_gp(ctxt, 0);
  2795. goto done;
  2796. }
  2797. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2798. &c->dst.val))
  2799. goto done; /* IO is needed */
  2800. break;
  2801. case 0xee: /* out dx,al */
  2802. case 0xef: /* out dx,(e/r)ax */
  2803. c->src.val = c->regs[VCPU_REGS_RDX];
  2804. do_io_out:
  2805. c->dst.bytes = min(c->dst.bytes, 4u);
  2806. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2807. emulate_gp(ctxt, 0);
  2808. goto done;
  2809. }
  2810. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2811. ctxt->vcpu);
  2812. c->dst.type = OP_NONE; /* Disable writeback. */
  2813. break;
  2814. case 0xf4: /* hlt */
  2815. ctxt->vcpu->arch.halt_request = 1;
  2816. break;
  2817. case 0xf5: /* cmc */
  2818. /* complement carry flag from eflags reg */
  2819. ctxt->eflags ^= EFLG_CF;
  2820. break;
  2821. case 0xf6 ... 0xf7: /* Grp3 */
  2822. if (emulate_grp3(ctxt, ops) != X86EMUL_CONTINUE)
  2823. goto cannot_emulate;
  2824. break;
  2825. case 0xf8: /* clc */
  2826. ctxt->eflags &= ~EFLG_CF;
  2827. break;
  2828. case 0xf9: /* stc */
  2829. ctxt->eflags |= EFLG_CF;
  2830. break;
  2831. case 0xfa: /* cli */
  2832. if (emulator_bad_iopl(ctxt, ops)) {
  2833. emulate_gp(ctxt, 0);
  2834. goto done;
  2835. } else
  2836. ctxt->eflags &= ~X86_EFLAGS_IF;
  2837. break;
  2838. case 0xfb: /* sti */
  2839. if (emulator_bad_iopl(ctxt, ops)) {
  2840. emulate_gp(ctxt, 0);
  2841. goto done;
  2842. } else {
  2843. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2844. ctxt->eflags |= X86_EFLAGS_IF;
  2845. }
  2846. break;
  2847. case 0xfc: /* cld */
  2848. ctxt->eflags &= ~EFLG_DF;
  2849. break;
  2850. case 0xfd: /* std */
  2851. ctxt->eflags |= EFLG_DF;
  2852. break;
  2853. case 0xfe: /* Grp4 */
  2854. grp45:
  2855. rc = emulate_grp45(ctxt, ops);
  2856. if (rc != X86EMUL_CONTINUE)
  2857. goto done;
  2858. break;
  2859. case 0xff: /* Grp5 */
  2860. if (c->modrm_reg == 5)
  2861. goto jump_far;
  2862. goto grp45;
  2863. default:
  2864. goto cannot_emulate;
  2865. }
  2866. writeback:
  2867. rc = writeback(ctxt, ops);
  2868. if (rc != X86EMUL_CONTINUE)
  2869. goto done;
  2870. /*
  2871. * restore dst type in case the decoding will be reused
  2872. * (happens for string instruction )
  2873. */
  2874. c->dst.type = saved_dst_type;
  2875. if ((c->d & SrcMask) == SrcSI)
  2876. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2877. VCPU_REGS_RSI, &c->src);
  2878. if ((c->d & DstMask) == DstDI)
  2879. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2880. &c->dst);
  2881. if (c->rep_prefix && (c->d & String)) {
  2882. struct read_cache *rc = &ctxt->decode.io_read;
  2883. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2884. /*
  2885. * Re-enter guest when pio read ahead buffer is empty or,
  2886. * if it is not used, after each 1024 iteration.
  2887. */
  2888. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2889. (rc->end != 0 && rc->end == rc->pos))
  2890. ctxt->restart = false;
  2891. }
  2892. /*
  2893. * reset read cache here in case string instruction is restared
  2894. * without decoding
  2895. */
  2896. ctxt->decode.mem_read.end = 0;
  2897. ctxt->eip = c->eip;
  2898. done:
  2899. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2900. twobyte_insn:
  2901. switch (c->b) {
  2902. case 0x01: /* lgdt, lidt, lmsw */
  2903. switch (c->modrm_reg) {
  2904. u16 size;
  2905. unsigned long address;
  2906. case 0: /* vmcall */
  2907. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2908. goto cannot_emulate;
  2909. rc = kvm_fix_hypercall(ctxt->vcpu);
  2910. if (rc != X86EMUL_CONTINUE)
  2911. goto done;
  2912. /* Let the processor re-execute the fixed hypercall */
  2913. c->eip = ctxt->eip;
  2914. /* Disable writeback. */
  2915. c->dst.type = OP_NONE;
  2916. break;
  2917. case 2: /* lgdt */
  2918. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2919. &size, &address, c->op_bytes);
  2920. if (rc != X86EMUL_CONTINUE)
  2921. goto done;
  2922. realmode_lgdt(ctxt->vcpu, size, address);
  2923. /* Disable writeback. */
  2924. c->dst.type = OP_NONE;
  2925. break;
  2926. case 3: /* lidt/vmmcall */
  2927. if (c->modrm_mod == 3) {
  2928. switch (c->modrm_rm) {
  2929. case 1:
  2930. rc = kvm_fix_hypercall(ctxt->vcpu);
  2931. if (rc != X86EMUL_CONTINUE)
  2932. goto done;
  2933. break;
  2934. default:
  2935. goto cannot_emulate;
  2936. }
  2937. } else {
  2938. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2939. &size, &address,
  2940. c->op_bytes);
  2941. if (rc != X86EMUL_CONTINUE)
  2942. goto done;
  2943. realmode_lidt(ctxt->vcpu, size, address);
  2944. }
  2945. /* Disable writeback. */
  2946. c->dst.type = OP_NONE;
  2947. break;
  2948. case 4: /* smsw */
  2949. c->dst.bytes = 2;
  2950. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2951. break;
  2952. case 6: /* lmsw */
  2953. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  2954. (c->src.val & 0x0f), ctxt->vcpu);
  2955. c->dst.type = OP_NONE;
  2956. break;
  2957. case 5: /* not defined */
  2958. emulate_ud(ctxt);
  2959. goto done;
  2960. case 7: /* invlpg*/
  2961. emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
  2962. /* Disable writeback. */
  2963. c->dst.type = OP_NONE;
  2964. break;
  2965. default:
  2966. goto cannot_emulate;
  2967. }
  2968. break;
  2969. case 0x05: /* syscall */
  2970. rc = emulate_syscall(ctxt, ops);
  2971. if (rc != X86EMUL_CONTINUE)
  2972. goto done;
  2973. else
  2974. goto writeback;
  2975. break;
  2976. case 0x06:
  2977. emulate_clts(ctxt->vcpu);
  2978. break;
  2979. case 0x09: /* wbinvd */
  2980. kvm_emulate_wbinvd(ctxt->vcpu);
  2981. break;
  2982. case 0x08: /* invd */
  2983. case 0x0d: /* GrpP (prefetch) */
  2984. case 0x18: /* Grp16 (prefetch/nop) */
  2985. break;
  2986. case 0x20: /* mov cr, reg */
  2987. switch (c->modrm_reg) {
  2988. case 1:
  2989. case 5 ... 7:
  2990. case 9 ... 15:
  2991. emulate_ud(ctxt);
  2992. goto done;
  2993. }
  2994. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2995. break;
  2996. case 0x21: /* mov from dr to reg */
  2997. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2998. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2999. emulate_ud(ctxt);
  3000. goto done;
  3001. }
  3002. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3003. break;
  3004. case 0x22: /* mov reg, cr */
  3005. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3006. emulate_gp(ctxt, 0);
  3007. goto done;
  3008. }
  3009. c->dst.type = OP_NONE;
  3010. break;
  3011. case 0x23: /* mov from reg to dr */
  3012. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3013. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3014. emulate_ud(ctxt);
  3015. goto done;
  3016. }
  3017. if (ops->set_dr(c->modrm_reg, c->src.val &
  3018. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3019. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3020. /* #UD condition is already handled by the code above */
  3021. emulate_gp(ctxt, 0);
  3022. goto done;
  3023. }
  3024. c->dst.type = OP_NONE; /* no writeback */
  3025. break;
  3026. case 0x30:
  3027. /* wrmsr */
  3028. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3029. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3030. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3031. emulate_gp(ctxt, 0);
  3032. goto done;
  3033. }
  3034. rc = X86EMUL_CONTINUE;
  3035. break;
  3036. case 0x32:
  3037. /* rdmsr */
  3038. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3039. emulate_gp(ctxt, 0);
  3040. goto done;
  3041. } else {
  3042. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3043. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3044. }
  3045. rc = X86EMUL_CONTINUE;
  3046. break;
  3047. case 0x34: /* sysenter */
  3048. rc = emulate_sysenter(ctxt, ops);
  3049. if (rc != X86EMUL_CONTINUE)
  3050. goto done;
  3051. else
  3052. goto writeback;
  3053. break;
  3054. case 0x35: /* sysexit */
  3055. rc = emulate_sysexit(ctxt, ops);
  3056. if (rc != X86EMUL_CONTINUE)
  3057. goto done;
  3058. else
  3059. goto writeback;
  3060. break;
  3061. case 0x40 ... 0x4f: /* cmov */
  3062. c->dst.val = c->dst.orig_val = c->src.val;
  3063. if (!test_cc(c->b, ctxt->eflags))
  3064. c->dst.type = OP_NONE; /* no writeback */
  3065. break;
  3066. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3067. if (test_cc(c->b, ctxt->eflags))
  3068. jmp_rel(c, c->src.val);
  3069. break;
  3070. case 0x90 ... 0x9f: /* setcc r/m8 */
  3071. c->dst.val = test_cc(c->b, ctxt->eflags);
  3072. break;
  3073. case 0xa0: /* push fs */
  3074. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3075. break;
  3076. case 0xa1: /* pop fs */
  3077. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3078. if (rc != X86EMUL_CONTINUE)
  3079. goto done;
  3080. break;
  3081. case 0xa3:
  3082. bt: /* bt */
  3083. c->dst.type = OP_NONE;
  3084. /* only subword offset */
  3085. c->src.val &= (c->dst.bytes << 3) - 1;
  3086. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3087. break;
  3088. case 0xa4: /* shld imm8, r, r/m */
  3089. case 0xa5: /* shld cl, r, r/m */
  3090. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3091. break;
  3092. case 0xa8: /* push gs */
  3093. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3094. break;
  3095. case 0xa9: /* pop gs */
  3096. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3097. if (rc != X86EMUL_CONTINUE)
  3098. goto done;
  3099. break;
  3100. case 0xab:
  3101. bts: /* bts */
  3102. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3103. break;
  3104. case 0xac: /* shrd imm8, r, r/m */
  3105. case 0xad: /* shrd cl, r, r/m */
  3106. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3107. break;
  3108. case 0xae: /* clflush */
  3109. break;
  3110. case 0xb0 ... 0xb1: /* cmpxchg */
  3111. /*
  3112. * Save real source value, then compare EAX against
  3113. * destination.
  3114. */
  3115. c->src.orig_val = c->src.val;
  3116. c->src.val = c->regs[VCPU_REGS_RAX];
  3117. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3118. if (ctxt->eflags & EFLG_ZF) {
  3119. /* Success: write back to memory. */
  3120. c->dst.val = c->src.orig_val;
  3121. } else {
  3122. /* Failure: write the value we saw to EAX. */
  3123. c->dst.type = OP_REG;
  3124. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3125. }
  3126. break;
  3127. case 0xb3:
  3128. btr: /* btr */
  3129. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3130. break;
  3131. case 0xb6 ... 0xb7: /* movzx */
  3132. c->dst.bytes = c->op_bytes;
  3133. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3134. : (u16) c->src.val;
  3135. break;
  3136. case 0xba: /* Grp8 */
  3137. switch (c->modrm_reg & 3) {
  3138. case 0:
  3139. goto bt;
  3140. case 1:
  3141. goto bts;
  3142. case 2:
  3143. goto btr;
  3144. case 3:
  3145. goto btc;
  3146. }
  3147. break;
  3148. case 0xbb:
  3149. btc: /* btc */
  3150. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3151. break;
  3152. case 0xbc: { /* bsf */
  3153. u8 zf;
  3154. __asm__ ("bsf %2, %0; setz %1"
  3155. : "=r"(c->dst.val), "=q"(zf)
  3156. : "r"(c->src.val));
  3157. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3158. if (zf) {
  3159. ctxt->eflags |= X86_EFLAGS_ZF;
  3160. c->dst.type = OP_NONE; /* Disable writeback. */
  3161. }
  3162. break;
  3163. }
  3164. case 0xbd: { /* bsr */
  3165. u8 zf;
  3166. __asm__ ("bsr %2, %0; setz %1"
  3167. : "=r"(c->dst.val), "=q"(zf)
  3168. : "r"(c->src.val));
  3169. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3170. if (zf) {
  3171. ctxt->eflags |= X86_EFLAGS_ZF;
  3172. c->dst.type = OP_NONE; /* Disable writeback. */
  3173. }
  3174. break;
  3175. }
  3176. case 0xbe ... 0xbf: /* movsx */
  3177. c->dst.bytes = c->op_bytes;
  3178. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3179. (s16) c->src.val;
  3180. break;
  3181. case 0xc0 ... 0xc1: /* xadd */
  3182. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3183. /* Write back the register source. */
  3184. c->src.val = c->dst.orig_val;
  3185. write_register_operand(&c->src);
  3186. break;
  3187. case 0xc3: /* movnti */
  3188. c->dst.bytes = c->op_bytes;
  3189. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3190. (u64) c->src.val;
  3191. break;
  3192. case 0xc7: /* Grp9 (cmpxchg8b) */
  3193. rc = emulate_grp9(ctxt, ops);
  3194. if (rc != X86EMUL_CONTINUE)
  3195. goto done;
  3196. break;
  3197. default:
  3198. goto cannot_emulate;
  3199. }
  3200. goto writeback;
  3201. cannot_emulate:
  3202. DPRINTF("Cannot emulate %02x\n", c->b);
  3203. return -1;
  3204. }