i915_dma.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/vgaarb.h>
  37. #include <linux/acpi.h>
  38. #include <linux/pnp.h>
  39. /* Really want an OS-independent resettable timer. Would like to have
  40. * this loop run for (eg) 3 sec, but have the timer reset every time
  41. * the head pointer changes, so that EBUSY only happens if the ring
  42. * actually stalls for (eg) 3 seconds.
  43. */
  44. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  45. {
  46. drm_i915_private_t *dev_priv = dev->dev_private;
  47. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  48. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  49. u32 last_acthd = I915_READ(acthd_reg);
  50. u32 acthd;
  51. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  52. int i;
  53. trace_i915_ring_wait_begin (dev);
  54. for (i = 0; i < 100000; i++) {
  55. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  56. acthd = I915_READ(acthd_reg);
  57. ring->space = ring->head - (ring->tail + 8);
  58. if (ring->space < 0)
  59. ring->space += ring->Size;
  60. if (ring->space >= n) {
  61. trace_i915_ring_wait_end (dev);
  62. return 0;
  63. }
  64. if (dev->primary->master) {
  65. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  66. if (master_priv->sarea_priv)
  67. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  68. }
  69. if (ring->head != last_head)
  70. i = 0;
  71. if (acthd != last_acthd)
  72. i = 0;
  73. last_head = ring->head;
  74. last_acthd = acthd;
  75. msleep_interruptible(10);
  76. }
  77. trace_i915_ring_wait_end (dev);
  78. return -EBUSY;
  79. }
  80. /* As a ringbuffer is only allowed to wrap between instructions, fill
  81. * the tail with NOOPs.
  82. */
  83. int i915_wrap_ring(struct drm_device *dev)
  84. {
  85. drm_i915_private_t *dev_priv = dev->dev_private;
  86. volatile unsigned int *virt;
  87. int rem;
  88. rem = dev_priv->ring.Size - dev_priv->ring.tail;
  89. if (dev_priv->ring.space < rem) {
  90. int ret = i915_wait_ring(dev, rem, __func__);
  91. if (ret)
  92. return ret;
  93. }
  94. dev_priv->ring.space -= rem;
  95. virt = (unsigned int *)
  96. (dev_priv->ring.virtual_start + dev_priv->ring.tail);
  97. rem /= 4;
  98. while (rem--)
  99. *virt++ = MI_NOOP;
  100. dev_priv->ring.tail = 0;
  101. return 0;
  102. }
  103. /**
  104. * Sets up the hardware status page for devices that need a physical address
  105. * in the register.
  106. */
  107. static int i915_init_phys_hws(struct drm_device *dev)
  108. {
  109. drm_i915_private_t *dev_priv = dev->dev_private;
  110. /* Program Hardware Status Page */
  111. dev_priv->status_page_dmah =
  112. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  113. if (!dev_priv->status_page_dmah) {
  114. DRM_ERROR("Can not allocate hardware status page\n");
  115. return -ENOMEM;
  116. }
  117. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  118. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  119. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  120. if (IS_I965G(dev))
  121. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  122. 0xf0;
  123. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  124. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  125. return 0;
  126. }
  127. /**
  128. * Frees the hardware status page, whether it's a physical address or a virtual
  129. * address set up by the X Server.
  130. */
  131. static void i915_free_hws(struct drm_device *dev)
  132. {
  133. drm_i915_private_t *dev_priv = dev->dev_private;
  134. if (dev_priv->status_page_dmah) {
  135. drm_pci_free(dev, dev_priv->status_page_dmah);
  136. dev_priv->status_page_dmah = NULL;
  137. }
  138. if (dev_priv->status_gfx_addr) {
  139. dev_priv->status_gfx_addr = 0;
  140. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  141. }
  142. /* Need to rewrite hardware status page */
  143. I915_WRITE(HWS_PGA, 0x1ffff000);
  144. }
  145. void i915_kernel_lost_context(struct drm_device * dev)
  146. {
  147. drm_i915_private_t *dev_priv = dev->dev_private;
  148. struct drm_i915_master_private *master_priv;
  149. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  150. /*
  151. * We should never lose context on the ring with modesetting
  152. * as we don't expose it to userspace
  153. */
  154. if (drm_core_check_feature(dev, DRIVER_MODESET))
  155. return;
  156. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  157. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  158. ring->space = ring->head - (ring->tail + 8);
  159. if (ring->space < 0)
  160. ring->space += ring->Size;
  161. if (!dev->primary->master)
  162. return;
  163. master_priv = dev->primary->master->driver_priv;
  164. if (ring->head == ring->tail && master_priv->sarea_priv)
  165. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  166. }
  167. static int i915_dma_cleanup(struct drm_device * dev)
  168. {
  169. drm_i915_private_t *dev_priv = dev->dev_private;
  170. /* Make sure interrupts are disabled here because the uninstall ioctl
  171. * may not have been called from userspace and after dev_private
  172. * is freed, it's too late.
  173. */
  174. if (dev->irq_enabled)
  175. drm_irq_uninstall(dev);
  176. if (dev_priv->ring.virtual_start) {
  177. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  178. dev_priv->ring.virtual_start = NULL;
  179. dev_priv->ring.map.handle = NULL;
  180. dev_priv->ring.map.size = 0;
  181. }
  182. /* Clear the HWS virtual address at teardown */
  183. if (I915_NEED_GFX_HWS(dev))
  184. i915_free_hws(dev);
  185. return 0;
  186. }
  187. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  188. {
  189. drm_i915_private_t *dev_priv = dev->dev_private;
  190. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  191. master_priv->sarea = drm_getsarea(dev);
  192. if (master_priv->sarea) {
  193. master_priv->sarea_priv = (drm_i915_sarea_t *)
  194. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  195. } else {
  196. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  197. }
  198. if (init->ring_size != 0) {
  199. if (dev_priv->ring.ring_obj != NULL) {
  200. i915_dma_cleanup(dev);
  201. DRM_ERROR("Client tried to initialize ringbuffer in "
  202. "GEM mode\n");
  203. return -EINVAL;
  204. }
  205. dev_priv->ring.Size = init->ring_size;
  206. dev_priv->ring.map.offset = init->ring_start;
  207. dev_priv->ring.map.size = init->ring_size;
  208. dev_priv->ring.map.type = 0;
  209. dev_priv->ring.map.flags = 0;
  210. dev_priv->ring.map.mtrr = 0;
  211. drm_core_ioremap_wc(&dev_priv->ring.map, dev);
  212. if (dev_priv->ring.map.handle == NULL) {
  213. i915_dma_cleanup(dev);
  214. DRM_ERROR("can not ioremap virtual address for"
  215. " ring buffer\n");
  216. return -ENOMEM;
  217. }
  218. }
  219. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  220. dev_priv->cpp = init->cpp;
  221. dev_priv->back_offset = init->back_offset;
  222. dev_priv->front_offset = init->front_offset;
  223. dev_priv->current_page = 0;
  224. if (master_priv->sarea_priv)
  225. master_priv->sarea_priv->pf_current_page = 0;
  226. /* Allow hardware batchbuffers unless told otherwise.
  227. */
  228. dev_priv->allow_batchbuffer = 1;
  229. return 0;
  230. }
  231. static int i915_dma_resume(struct drm_device * dev)
  232. {
  233. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  234. DRM_DEBUG_DRIVER("%s\n", __func__);
  235. if (dev_priv->ring.map.handle == NULL) {
  236. DRM_ERROR("can not ioremap virtual address for"
  237. " ring buffer\n");
  238. return -ENOMEM;
  239. }
  240. /* Program Hardware Status Page */
  241. if (!dev_priv->hw_status_page) {
  242. DRM_ERROR("Can not find hardware status page\n");
  243. return -EINVAL;
  244. }
  245. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  246. dev_priv->hw_status_page);
  247. if (dev_priv->status_gfx_addr != 0)
  248. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  249. else
  250. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  251. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  252. return 0;
  253. }
  254. static int i915_dma_init(struct drm_device *dev, void *data,
  255. struct drm_file *file_priv)
  256. {
  257. drm_i915_init_t *init = data;
  258. int retcode = 0;
  259. switch (init->func) {
  260. case I915_INIT_DMA:
  261. retcode = i915_initialize(dev, init);
  262. break;
  263. case I915_CLEANUP_DMA:
  264. retcode = i915_dma_cleanup(dev);
  265. break;
  266. case I915_RESUME_DMA:
  267. retcode = i915_dma_resume(dev);
  268. break;
  269. default:
  270. retcode = -EINVAL;
  271. break;
  272. }
  273. return retcode;
  274. }
  275. /* Implement basically the same security restrictions as hardware does
  276. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  277. *
  278. * Most of the calculations below involve calculating the size of a
  279. * particular instruction. It's important to get the size right as
  280. * that tells us where the next instruction to check is. Any illegal
  281. * instruction detected will be given a size of zero, which is a
  282. * signal to abort the rest of the buffer.
  283. */
  284. static int do_validate_cmd(int cmd)
  285. {
  286. switch (((cmd >> 29) & 0x7)) {
  287. case 0x0:
  288. switch ((cmd >> 23) & 0x3f) {
  289. case 0x0:
  290. return 1; /* MI_NOOP */
  291. case 0x4:
  292. return 1; /* MI_FLUSH */
  293. default:
  294. return 0; /* disallow everything else */
  295. }
  296. break;
  297. case 0x1:
  298. return 0; /* reserved */
  299. case 0x2:
  300. return (cmd & 0xff) + 2; /* 2d commands */
  301. case 0x3:
  302. if (((cmd >> 24) & 0x1f) <= 0x18)
  303. return 1;
  304. switch ((cmd >> 24) & 0x1f) {
  305. case 0x1c:
  306. return 1;
  307. case 0x1d:
  308. switch ((cmd >> 16) & 0xff) {
  309. case 0x3:
  310. return (cmd & 0x1f) + 2;
  311. case 0x4:
  312. return (cmd & 0xf) + 2;
  313. default:
  314. return (cmd & 0xffff) + 2;
  315. }
  316. case 0x1e:
  317. if (cmd & (1 << 23))
  318. return (cmd & 0xffff) + 1;
  319. else
  320. return 1;
  321. case 0x1f:
  322. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  323. return (cmd & 0x1ffff) + 2;
  324. else if (cmd & (1 << 17)) /* indirect random */
  325. if ((cmd & 0xffff) == 0)
  326. return 0; /* unknown length, too hard */
  327. else
  328. return (((cmd & 0xffff) + 1) / 2) + 1;
  329. else
  330. return 2; /* indirect sequential */
  331. default:
  332. return 0;
  333. }
  334. default:
  335. return 0;
  336. }
  337. return 0;
  338. }
  339. static int validate_cmd(int cmd)
  340. {
  341. int ret = do_validate_cmd(cmd);
  342. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  343. return ret;
  344. }
  345. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  346. {
  347. drm_i915_private_t *dev_priv = dev->dev_private;
  348. int i;
  349. RING_LOCALS;
  350. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  351. return -EINVAL;
  352. BEGIN_LP_RING((dwords+1)&~1);
  353. for (i = 0; i < dwords;) {
  354. int cmd, sz;
  355. cmd = buffer[i];
  356. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  357. return -EINVAL;
  358. OUT_RING(cmd);
  359. while (++i, --sz) {
  360. OUT_RING(buffer[i]);
  361. }
  362. }
  363. if (dwords & 1)
  364. OUT_RING(0);
  365. ADVANCE_LP_RING();
  366. return 0;
  367. }
  368. int
  369. i915_emit_box(struct drm_device *dev,
  370. struct drm_clip_rect *boxes,
  371. int i, int DR1, int DR4)
  372. {
  373. drm_i915_private_t *dev_priv = dev->dev_private;
  374. struct drm_clip_rect box = boxes[i];
  375. RING_LOCALS;
  376. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  377. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  378. box.x1, box.y1, box.x2, box.y2);
  379. return -EINVAL;
  380. }
  381. if (IS_I965G(dev)) {
  382. BEGIN_LP_RING(4);
  383. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  384. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  385. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  386. OUT_RING(DR4);
  387. ADVANCE_LP_RING();
  388. } else {
  389. BEGIN_LP_RING(6);
  390. OUT_RING(GFX_OP_DRAWRECT_INFO);
  391. OUT_RING(DR1);
  392. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  393. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  394. OUT_RING(DR4);
  395. OUT_RING(0);
  396. ADVANCE_LP_RING();
  397. }
  398. return 0;
  399. }
  400. /* XXX: Emitting the counter should really be moved to part of the IRQ
  401. * emit. For now, do it in both places:
  402. */
  403. static void i915_emit_breadcrumb(struct drm_device *dev)
  404. {
  405. drm_i915_private_t *dev_priv = dev->dev_private;
  406. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  407. RING_LOCALS;
  408. dev_priv->counter++;
  409. if (dev_priv->counter > 0x7FFFFFFFUL)
  410. dev_priv->counter = 0;
  411. if (master_priv->sarea_priv)
  412. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  413. BEGIN_LP_RING(4);
  414. OUT_RING(MI_STORE_DWORD_INDEX);
  415. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  416. OUT_RING(dev_priv->counter);
  417. OUT_RING(0);
  418. ADVANCE_LP_RING();
  419. }
  420. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  421. drm_i915_cmdbuffer_t *cmd,
  422. struct drm_clip_rect *cliprects,
  423. void *cmdbuf)
  424. {
  425. int nbox = cmd->num_cliprects;
  426. int i = 0, count, ret;
  427. if (cmd->sz & 0x3) {
  428. DRM_ERROR("alignment");
  429. return -EINVAL;
  430. }
  431. i915_kernel_lost_context(dev);
  432. count = nbox ? nbox : 1;
  433. for (i = 0; i < count; i++) {
  434. if (i < nbox) {
  435. ret = i915_emit_box(dev, cliprects, i,
  436. cmd->DR1, cmd->DR4);
  437. if (ret)
  438. return ret;
  439. }
  440. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  441. if (ret)
  442. return ret;
  443. }
  444. i915_emit_breadcrumb(dev);
  445. return 0;
  446. }
  447. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  448. drm_i915_batchbuffer_t * batch,
  449. struct drm_clip_rect *cliprects)
  450. {
  451. drm_i915_private_t *dev_priv = dev->dev_private;
  452. int nbox = batch->num_cliprects;
  453. int i = 0, count;
  454. RING_LOCALS;
  455. if ((batch->start | batch->used) & 0x7) {
  456. DRM_ERROR("alignment");
  457. return -EINVAL;
  458. }
  459. i915_kernel_lost_context(dev);
  460. count = nbox ? nbox : 1;
  461. for (i = 0; i < count; i++) {
  462. if (i < nbox) {
  463. int ret = i915_emit_box(dev, cliprects, i,
  464. batch->DR1, batch->DR4);
  465. if (ret)
  466. return ret;
  467. }
  468. if (!IS_I830(dev) && !IS_845G(dev)) {
  469. BEGIN_LP_RING(2);
  470. if (IS_I965G(dev)) {
  471. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  472. OUT_RING(batch->start);
  473. } else {
  474. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  475. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  476. }
  477. ADVANCE_LP_RING();
  478. } else {
  479. BEGIN_LP_RING(4);
  480. OUT_RING(MI_BATCH_BUFFER);
  481. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  482. OUT_RING(batch->start + batch->used - 4);
  483. OUT_RING(0);
  484. ADVANCE_LP_RING();
  485. }
  486. }
  487. i915_emit_breadcrumb(dev);
  488. return 0;
  489. }
  490. static int i915_dispatch_flip(struct drm_device * dev)
  491. {
  492. drm_i915_private_t *dev_priv = dev->dev_private;
  493. struct drm_i915_master_private *master_priv =
  494. dev->primary->master->driver_priv;
  495. RING_LOCALS;
  496. if (!master_priv->sarea_priv)
  497. return -EINVAL;
  498. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  499. __func__,
  500. dev_priv->current_page,
  501. master_priv->sarea_priv->pf_current_page);
  502. i915_kernel_lost_context(dev);
  503. BEGIN_LP_RING(2);
  504. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  505. OUT_RING(0);
  506. ADVANCE_LP_RING();
  507. BEGIN_LP_RING(6);
  508. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  509. OUT_RING(0);
  510. if (dev_priv->current_page == 0) {
  511. OUT_RING(dev_priv->back_offset);
  512. dev_priv->current_page = 1;
  513. } else {
  514. OUT_RING(dev_priv->front_offset);
  515. dev_priv->current_page = 0;
  516. }
  517. OUT_RING(0);
  518. ADVANCE_LP_RING();
  519. BEGIN_LP_RING(2);
  520. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  521. OUT_RING(0);
  522. ADVANCE_LP_RING();
  523. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  524. BEGIN_LP_RING(4);
  525. OUT_RING(MI_STORE_DWORD_INDEX);
  526. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  527. OUT_RING(dev_priv->counter);
  528. OUT_RING(0);
  529. ADVANCE_LP_RING();
  530. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  531. return 0;
  532. }
  533. static int i915_quiescent(struct drm_device * dev)
  534. {
  535. drm_i915_private_t *dev_priv = dev->dev_private;
  536. i915_kernel_lost_context(dev);
  537. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  538. }
  539. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  540. struct drm_file *file_priv)
  541. {
  542. int ret;
  543. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  544. mutex_lock(&dev->struct_mutex);
  545. ret = i915_quiescent(dev);
  546. mutex_unlock(&dev->struct_mutex);
  547. return ret;
  548. }
  549. static int i915_batchbuffer(struct drm_device *dev, void *data,
  550. struct drm_file *file_priv)
  551. {
  552. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  553. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  554. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  555. master_priv->sarea_priv;
  556. drm_i915_batchbuffer_t *batch = data;
  557. int ret;
  558. struct drm_clip_rect *cliprects = NULL;
  559. if (!dev_priv->allow_batchbuffer) {
  560. DRM_ERROR("Batchbuffer ioctl disabled\n");
  561. return -EINVAL;
  562. }
  563. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  564. batch->start, batch->used, batch->num_cliprects);
  565. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  566. if (batch->num_cliprects < 0)
  567. return -EINVAL;
  568. if (batch->num_cliprects) {
  569. cliprects = kcalloc(batch->num_cliprects,
  570. sizeof(struct drm_clip_rect),
  571. GFP_KERNEL);
  572. if (cliprects == NULL)
  573. return -ENOMEM;
  574. ret = copy_from_user(cliprects, batch->cliprects,
  575. batch->num_cliprects *
  576. sizeof(struct drm_clip_rect));
  577. if (ret != 0)
  578. goto fail_free;
  579. }
  580. mutex_lock(&dev->struct_mutex);
  581. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  582. mutex_unlock(&dev->struct_mutex);
  583. if (sarea_priv)
  584. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  585. fail_free:
  586. kfree(cliprects);
  587. return ret;
  588. }
  589. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  590. struct drm_file *file_priv)
  591. {
  592. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  593. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  594. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  595. master_priv->sarea_priv;
  596. drm_i915_cmdbuffer_t *cmdbuf = data;
  597. struct drm_clip_rect *cliprects = NULL;
  598. void *batch_data;
  599. int ret;
  600. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  601. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  602. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  603. if (cmdbuf->num_cliprects < 0)
  604. return -EINVAL;
  605. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  606. if (batch_data == NULL)
  607. return -ENOMEM;
  608. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  609. if (ret != 0)
  610. goto fail_batch_free;
  611. if (cmdbuf->num_cliprects) {
  612. cliprects = kcalloc(cmdbuf->num_cliprects,
  613. sizeof(struct drm_clip_rect), GFP_KERNEL);
  614. if (cliprects == NULL) {
  615. ret = -ENOMEM;
  616. goto fail_batch_free;
  617. }
  618. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  619. cmdbuf->num_cliprects *
  620. sizeof(struct drm_clip_rect));
  621. if (ret != 0)
  622. goto fail_clip_free;
  623. }
  624. mutex_lock(&dev->struct_mutex);
  625. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  626. mutex_unlock(&dev->struct_mutex);
  627. if (ret) {
  628. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  629. goto fail_clip_free;
  630. }
  631. if (sarea_priv)
  632. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  633. fail_clip_free:
  634. kfree(cliprects);
  635. fail_batch_free:
  636. kfree(batch_data);
  637. return ret;
  638. }
  639. static int i915_flip_bufs(struct drm_device *dev, void *data,
  640. struct drm_file *file_priv)
  641. {
  642. int ret;
  643. DRM_DEBUG_DRIVER("%s\n", __func__);
  644. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  645. mutex_lock(&dev->struct_mutex);
  646. ret = i915_dispatch_flip(dev);
  647. mutex_unlock(&dev->struct_mutex);
  648. return ret;
  649. }
  650. static int i915_getparam(struct drm_device *dev, void *data,
  651. struct drm_file *file_priv)
  652. {
  653. drm_i915_private_t *dev_priv = dev->dev_private;
  654. drm_i915_getparam_t *param = data;
  655. int value;
  656. if (!dev_priv) {
  657. DRM_ERROR("called with no initialization\n");
  658. return -EINVAL;
  659. }
  660. switch (param->param) {
  661. case I915_PARAM_IRQ_ACTIVE:
  662. value = dev->pdev->irq ? 1 : 0;
  663. break;
  664. case I915_PARAM_ALLOW_BATCHBUFFER:
  665. value = dev_priv->allow_batchbuffer ? 1 : 0;
  666. break;
  667. case I915_PARAM_LAST_DISPATCH:
  668. value = READ_BREADCRUMB(dev_priv);
  669. break;
  670. case I915_PARAM_CHIPSET_ID:
  671. value = dev->pci_device;
  672. break;
  673. case I915_PARAM_HAS_GEM:
  674. value = dev_priv->has_gem;
  675. break;
  676. case I915_PARAM_NUM_FENCES_AVAIL:
  677. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  678. break;
  679. case I915_PARAM_HAS_OVERLAY:
  680. value = dev_priv->overlay ? 1 : 0;
  681. break;
  682. case I915_PARAM_HAS_PAGEFLIPPING:
  683. value = 1;
  684. break;
  685. case I915_PARAM_HAS_EXECBUF2:
  686. /* depends on GEM */
  687. value = dev_priv->has_gem;
  688. break;
  689. default:
  690. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  691. param->param);
  692. return -EINVAL;
  693. }
  694. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  695. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  696. return -EFAULT;
  697. }
  698. return 0;
  699. }
  700. static int i915_setparam(struct drm_device *dev, void *data,
  701. struct drm_file *file_priv)
  702. {
  703. drm_i915_private_t *dev_priv = dev->dev_private;
  704. drm_i915_setparam_t *param = data;
  705. if (!dev_priv) {
  706. DRM_ERROR("called with no initialization\n");
  707. return -EINVAL;
  708. }
  709. switch (param->param) {
  710. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  711. break;
  712. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  713. dev_priv->tex_lru_log_granularity = param->value;
  714. break;
  715. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  716. dev_priv->allow_batchbuffer = param->value;
  717. break;
  718. case I915_SETPARAM_NUM_USED_FENCES:
  719. if (param->value > dev_priv->num_fence_regs ||
  720. param->value < 0)
  721. return -EINVAL;
  722. /* Userspace can use first N regs */
  723. dev_priv->fence_reg_start = param->value;
  724. break;
  725. default:
  726. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  727. param->param);
  728. return -EINVAL;
  729. }
  730. return 0;
  731. }
  732. static int i915_set_status_page(struct drm_device *dev, void *data,
  733. struct drm_file *file_priv)
  734. {
  735. drm_i915_private_t *dev_priv = dev->dev_private;
  736. drm_i915_hws_addr_t *hws = data;
  737. if (!I915_NEED_GFX_HWS(dev))
  738. return -EINVAL;
  739. if (!dev_priv) {
  740. DRM_ERROR("called with no initialization\n");
  741. return -EINVAL;
  742. }
  743. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  744. WARN(1, "tried to set status page when mode setting active\n");
  745. return 0;
  746. }
  747. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  748. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  749. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  750. dev_priv->hws_map.size = 4*1024;
  751. dev_priv->hws_map.type = 0;
  752. dev_priv->hws_map.flags = 0;
  753. dev_priv->hws_map.mtrr = 0;
  754. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  755. if (dev_priv->hws_map.handle == NULL) {
  756. i915_dma_cleanup(dev);
  757. dev_priv->status_gfx_addr = 0;
  758. DRM_ERROR("can not ioremap virtual address for"
  759. " G33 hw status page\n");
  760. return -ENOMEM;
  761. }
  762. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  763. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  764. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  765. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  766. dev_priv->status_gfx_addr);
  767. DRM_DEBUG_DRIVER("load hws at %p\n",
  768. dev_priv->hw_status_page);
  769. return 0;
  770. }
  771. static int i915_get_bridge_dev(struct drm_device *dev)
  772. {
  773. struct drm_i915_private *dev_priv = dev->dev_private;
  774. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  775. if (!dev_priv->bridge_dev) {
  776. DRM_ERROR("bridge device not found\n");
  777. return -1;
  778. }
  779. return 0;
  780. }
  781. #define MCHBAR_I915 0x44
  782. #define MCHBAR_I965 0x48
  783. #define MCHBAR_SIZE (4*4096)
  784. #define DEVEN_REG 0x54
  785. #define DEVEN_MCHBAR_EN (1 << 28)
  786. /* Allocate space for the MCH regs if needed, return nonzero on error */
  787. static int
  788. intel_alloc_mchbar_resource(struct drm_device *dev)
  789. {
  790. drm_i915_private_t *dev_priv = dev->dev_private;
  791. int reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  792. u32 temp_lo, temp_hi = 0;
  793. u64 mchbar_addr;
  794. int ret = 0;
  795. if (IS_I965G(dev))
  796. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  797. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  798. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  799. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  800. #ifdef CONFIG_PNP
  801. if (mchbar_addr &&
  802. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) {
  803. ret = 0;
  804. goto out;
  805. }
  806. #endif
  807. /* Get some space for it */
  808. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, &dev_priv->mch_res,
  809. MCHBAR_SIZE, MCHBAR_SIZE,
  810. PCIBIOS_MIN_MEM,
  811. 0, pcibios_align_resource,
  812. dev_priv->bridge_dev);
  813. if (ret) {
  814. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  815. dev_priv->mch_res.start = 0;
  816. goto out;
  817. }
  818. if (IS_I965G(dev))
  819. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  820. upper_32_bits(dev_priv->mch_res.start));
  821. pci_write_config_dword(dev_priv->bridge_dev, reg,
  822. lower_32_bits(dev_priv->mch_res.start));
  823. out:
  824. return ret;
  825. }
  826. /* Setup MCHBAR if possible, return true if we should disable it again */
  827. static void
  828. intel_setup_mchbar(struct drm_device *dev)
  829. {
  830. drm_i915_private_t *dev_priv = dev->dev_private;
  831. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  832. u32 temp;
  833. bool enabled;
  834. dev_priv->mchbar_need_disable = false;
  835. if (IS_I915G(dev) || IS_I915GM(dev)) {
  836. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  837. enabled = !!(temp & DEVEN_MCHBAR_EN);
  838. } else {
  839. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  840. enabled = temp & 1;
  841. }
  842. /* If it's already enabled, don't have to do anything */
  843. if (enabled)
  844. return;
  845. if (intel_alloc_mchbar_resource(dev))
  846. return;
  847. dev_priv->mchbar_need_disable = true;
  848. /* Space is allocated or reserved, so enable it. */
  849. if (IS_I915G(dev) || IS_I915GM(dev)) {
  850. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  851. temp | DEVEN_MCHBAR_EN);
  852. } else {
  853. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  854. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  855. }
  856. }
  857. static void
  858. intel_teardown_mchbar(struct drm_device *dev)
  859. {
  860. drm_i915_private_t *dev_priv = dev->dev_private;
  861. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  862. u32 temp;
  863. if (dev_priv->mchbar_need_disable) {
  864. if (IS_I915G(dev) || IS_I915GM(dev)) {
  865. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  866. temp &= ~DEVEN_MCHBAR_EN;
  867. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  868. } else {
  869. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  870. temp &= ~1;
  871. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  872. }
  873. }
  874. if (dev_priv->mch_res.start)
  875. release_resource(&dev_priv->mch_res);
  876. }
  877. /**
  878. * i915_probe_agp - get AGP bootup configuration
  879. * @pdev: PCI device
  880. * @aperture_size: returns AGP aperture configured size
  881. * @preallocated_size: returns size of BIOS preallocated AGP space
  882. *
  883. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  884. * some RAM for the framebuffer at early boot. This code figures out
  885. * how much was set aside so we can use it for our own purposes.
  886. */
  887. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  888. uint32_t *preallocated_size,
  889. uint32_t *start)
  890. {
  891. struct drm_i915_private *dev_priv = dev->dev_private;
  892. u16 tmp = 0;
  893. unsigned long overhead;
  894. unsigned long stolen;
  895. /* Get the fb aperture size and "stolen" memory amount. */
  896. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  897. *aperture_size = 1024 * 1024;
  898. *preallocated_size = 1024 * 1024;
  899. switch (dev->pdev->device) {
  900. case PCI_DEVICE_ID_INTEL_82830_CGC:
  901. case PCI_DEVICE_ID_INTEL_82845G_IG:
  902. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  903. case PCI_DEVICE_ID_INTEL_82865_IG:
  904. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  905. *aperture_size *= 64;
  906. else
  907. *aperture_size *= 128;
  908. break;
  909. default:
  910. /* 9xx supports large sizes, just look at the length */
  911. *aperture_size = pci_resource_len(dev->pdev, 2);
  912. break;
  913. }
  914. /*
  915. * Some of the preallocated space is taken by the GTT
  916. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  917. */
  918. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev))
  919. overhead = 4096;
  920. else
  921. overhead = (*aperture_size / 1024) + 4096;
  922. switch (tmp & INTEL_GMCH_GMS_MASK) {
  923. case INTEL_855_GMCH_GMS_DISABLED:
  924. DRM_ERROR("video memory is disabled\n");
  925. return -1;
  926. case INTEL_855_GMCH_GMS_STOLEN_1M:
  927. stolen = 1 * 1024 * 1024;
  928. break;
  929. case INTEL_855_GMCH_GMS_STOLEN_4M:
  930. stolen = 4 * 1024 * 1024;
  931. break;
  932. case INTEL_855_GMCH_GMS_STOLEN_8M:
  933. stolen = 8 * 1024 * 1024;
  934. break;
  935. case INTEL_855_GMCH_GMS_STOLEN_16M:
  936. stolen = 16 * 1024 * 1024;
  937. break;
  938. case INTEL_855_GMCH_GMS_STOLEN_32M:
  939. stolen = 32 * 1024 * 1024;
  940. break;
  941. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  942. stolen = 48 * 1024 * 1024;
  943. break;
  944. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  945. stolen = 64 * 1024 * 1024;
  946. break;
  947. case INTEL_GMCH_GMS_STOLEN_128M:
  948. stolen = 128 * 1024 * 1024;
  949. break;
  950. case INTEL_GMCH_GMS_STOLEN_256M:
  951. stolen = 256 * 1024 * 1024;
  952. break;
  953. case INTEL_GMCH_GMS_STOLEN_96M:
  954. stolen = 96 * 1024 * 1024;
  955. break;
  956. case INTEL_GMCH_GMS_STOLEN_160M:
  957. stolen = 160 * 1024 * 1024;
  958. break;
  959. case INTEL_GMCH_GMS_STOLEN_224M:
  960. stolen = 224 * 1024 * 1024;
  961. break;
  962. case INTEL_GMCH_GMS_STOLEN_352M:
  963. stolen = 352 * 1024 * 1024;
  964. break;
  965. default:
  966. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  967. tmp & INTEL_GMCH_GMS_MASK);
  968. return -1;
  969. }
  970. *preallocated_size = stolen - overhead;
  971. *start = overhead;
  972. return 0;
  973. }
  974. #define PTE_ADDRESS_MASK 0xfffff000
  975. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  976. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  977. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  978. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  979. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  980. #define PTE_VALID (1 << 0)
  981. /**
  982. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  983. * @dev: drm device
  984. * @gtt_addr: address to translate
  985. *
  986. * Some chip functions require allocations from stolen space but need the
  987. * physical address of the memory in question. We use this routine
  988. * to get a physical address suitable for register programming from a given
  989. * GTT address.
  990. */
  991. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  992. unsigned long gtt_addr)
  993. {
  994. unsigned long *gtt;
  995. unsigned long entry, phys;
  996. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  997. int gtt_offset, gtt_size;
  998. if (IS_I965G(dev)) {
  999. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  1000. gtt_offset = 2*1024*1024;
  1001. gtt_size = 2*1024*1024;
  1002. } else {
  1003. gtt_offset = 512*1024;
  1004. gtt_size = 512*1024;
  1005. }
  1006. } else {
  1007. gtt_bar = 3;
  1008. gtt_offset = 0;
  1009. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  1010. }
  1011. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  1012. gtt_size);
  1013. if (!gtt) {
  1014. DRM_ERROR("ioremap of GTT failed\n");
  1015. return 0;
  1016. }
  1017. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  1018. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  1019. /* Mask out these reserved bits on this hardware. */
  1020. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  1021. IS_I945G(dev) || IS_I945GM(dev)) {
  1022. entry &= ~PTE_ADDRESS_MASK_HIGH;
  1023. }
  1024. /* If it's not a mapping type we know, then bail. */
  1025. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  1026. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  1027. iounmap(gtt);
  1028. return 0;
  1029. }
  1030. if (!(entry & PTE_VALID)) {
  1031. DRM_ERROR("bad GTT entry in stolen space\n");
  1032. iounmap(gtt);
  1033. return 0;
  1034. }
  1035. iounmap(gtt);
  1036. phys =(entry & PTE_ADDRESS_MASK) |
  1037. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  1038. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  1039. return phys;
  1040. }
  1041. static void i915_warn_stolen(struct drm_device *dev)
  1042. {
  1043. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  1044. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  1045. }
  1046. static void i915_setup_compression(struct drm_device *dev, int size)
  1047. {
  1048. struct drm_i915_private *dev_priv = dev->dev_private;
  1049. struct drm_mm_node *compressed_fb, *compressed_llb;
  1050. unsigned long cfb_base;
  1051. unsigned long ll_base = 0;
  1052. /* Leave 1M for line length buffer & misc. */
  1053. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  1054. if (!compressed_fb) {
  1055. i915_warn_stolen(dev);
  1056. return;
  1057. }
  1058. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  1059. if (!compressed_fb) {
  1060. i915_warn_stolen(dev);
  1061. return;
  1062. }
  1063. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  1064. if (!cfb_base) {
  1065. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1066. drm_mm_put_block(compressed_fb);
  1067. }
  1068. if (!IS_GM45(dev)) {
  1069. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  1070. 4096, 0);
  1071. if (!compressed_llb) {
  1072. i915_warn_stolen(dev);
  1073. return;
  1074. }
  1075. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  1076. if (!compressed_llb) {
  1077. i915_warn_stolen(dev);
  1078. return;
  1079. }
  1080. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  1081. if (!ll_base) {
  1082. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1083. drm_mm_put_block(compressed_fb);
  1084. drm_mm_put_block(compressed_llb);
  1085. }
  1086. }
  1087. dev_priv->cfb_size = size;
  1088. if (IS_GM45(dev)) {
  1089. g4x_disable_fbc(dev);
  1090. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  1091. } else {
  1092. i8xx_disable_fbc(dev);
  1093. I915_WRITE(FBC_CFB_BASE, cfb_base);
  1094. I915_WRITE(FBC_LL_BASE, ll_base);
  1095. }
  1096. DRM_DEBUG("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  1097. ll_base, size >> 20);
  1098. }
  1099. /* true = enable decode, false = disable decoder */
  1100. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1101. {
  1102. struct drm_device *dev = cookie;
  1103. intel_modeset_vga_set_state(dev, state);
  1104. if (state)
  1105. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1106. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1107. else
  1108. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1109. }
  1110. static int i915_load_modeset_init(struct drm_device *dev,
  1111. unsigned long prealloc_start,
  1112. unsigned long prealloc_size,
  1113. unsigned long agp_size)
  1114. {
  1115. struct drm_i915_private *dev_priv = dev->dev_private;
  1116. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1117. int ret = 0;
  1118. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  1119. 0xff000000;
  1120. /* Basic memrange allocator for stolen space (aka vram) */
  1121. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1122. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1123. /* We're off and running w/KMS */
  1124. dev_priv->mm.suspended = 0;
  1125. /* Let GEM Manage from end of prealloc space to end of aperture.
  1126. *
  1127. * However, leave one page at the end still bound to the scratch page.
  1128. * There are a number of places where the hardware apparently
  1129. * prefetches past the end of the object, and we've seen multiple
  1130. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1131. * at the last page of the aperture. One page should be enough to
  1132. * keep any prefetching inside of the aperture.
  1133. */
  1134. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1135. mutex_lock(&dev->struct_mutex);
  1136. ret = i915_gem_init_ringbuffer(dev);
  1137. mutex_unlock(&dev->struct_mutex);
  1138. if (ret)
  1139. goto out;
  1140. /* Try to set up FBC with a reasonable compressed buffer size */
  1141. if (I915_HAS_FBC(dev) && i915_powersave) {
  1142. int cfb_size;
  1143. /* Try to get an 8M buffer... */
  1144. if (prealloc_size > (9*1024*1024))
  1145. cfb_size = 8*1024*1024;
  1146. else /* fall back to 7/8 of the stolen space */
  1147. cfb_size = prealloc_size * 7 / 8;
  1148. i915_setup_compression(dev, cfb_size);
  1149. }
  1150. /* Allow hardware batchbuffers unless told otherwise.
  1151. */
  1152. dev_priv->allow_batchbuffer = 1;
  1153. ret = intel_init_bios(dev);
  1154. if (ret)
  1155. DRM_INFO("failed to find VBIOS tables\n");
  1156. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1157. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1158. if (ret)
  1159. goto destroy_ringbuffer;
  1160. intel_modeset_init(dev);
  1161. ret = drm_irq_install(dev);
  1162. if (ret)
  1163. goto destroy_ringbuffer;
  1164. /* Always safe in the mode setting case. */
  1165. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1166. dev->vblank_disable_allowed = 1;
  1167. /*
  1168. * Initialize the hardware status page IRQ location.
  1169. */
  1170. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1171. drm_helper_initial_config(dev);
  1172. return 0;
  1173. destroy_ringbuffer:
  1174. i915_gem_cleanup_ringbuffer(dev);
  1175. out:
  1176. return ret;
  1177. }
  1178. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1179. {
  1180. struct drm_i915_master_private *master_priv;
  1181. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1182. if (!master_priv)
  1183. return -ENOMEM;
  1184. master->driver_priv = master_priv;
  1185. return 0;
  1186. }
  1187. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1188. {
  1189. struct drm_i915_master_private *master_priv = master->driver_priv;
  1190. if (!master_priv)
  1191. return;
  1192. kfree(master_priv);
  1193. master->driver_priv = NULL;
  1194. }
  1195. static void i915_get_mem_freq(struct drm_device *dev)
  1196. {
  1197. drm_i915_private_t *dev_priv = dev->dev_private;
  1198. u32 tmp;
  1199. if (!IS_PINEVIEW(dev))
  1200. return;
  1201. tmp = I915_READ(CLKCFG);
  1202. switch (tmp & CLKCFG_FSB_MASK) {
  1203. case CLKCFG_FSB_533:
  1204. dev_priv->fsb_freq = 533; /* 133*4 */
  1205. break;
  1206. case CLKCFG_FSB_800:
  1207. dev_priv->fsb_freq = 800; /* 200*4 */
  1208. break;
  1209. case CLKCFG_FSB_667:
  1210. dev_priv->fsb_freq = 667; /* 167*4 */
  1211. break;
  1212. case CLKCFG_FSB_400:
  1213. dev_priv->fsb_freq = 400; /* 100*4 */
  1214. break;
  1215. }
  1216. switch (tmp & CLKCFG_MEM_MASK) {
  1217. case CLKCFG_MEM_533:
  1218. dev_priv->mem_freq = 533;
  1219. break;
  1220. case CLKCFG_MEM_667:
  1221. dev_priv->mem_freq = 667;
  1222. break;
  1223. case CLKCFG_MEM_800:
  1224. dev_priv->mem_freq = 800;
  1225. break;
  1226. }
  1227. }
  1228. /**
  1229. * i915_driver_load - setup chip and create an initial config
  1230. * @dev: DRM device
  1231. * @flags: startup flags
  1232. *
  1233. * The driver load routine has to do several things:
  1234. * - drive output discovery via intel_modeset_init()
  1235. * - initialize the memory manager
  1236. * - allocate initial config memory
  1237. * - setup the DRM framebuffer with the allocated memory
  1238. */
  1239. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1240. {
  1241. struct drm_i915_private *dev_priv = dev->dev_private;
  1242. resource_size_t base, size;
  1243. int ret = 0, mmio_bar;
  1244. uint32_t agp_size, prealloc_size, prealloc_start;
  1245. /* i915 has 4 more counters */
  1246. dev->counters += 4;
  1247. dev->types[6] = _DRM_STAT_IRQ;
  1248. dev->types[7] = _DRM_STAT_PRIMARY;
  1249. dev->types[8] = _DRM_STAT_SECONDARY;
  1250. dev->types[9] = _DRM_STAT_DMA;
  1251. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1252. if (dev_priv == NULL)
  1253. return -ENOMEM;
  1254. dev->dev_private = (void *)dev_priv;
  1255. dev_priv->dev = dev;
  1256. dev_priv->info = (struct intel_device_info *) flags;
  1257. /* Add register map (needed for suspend/resume) */
  1258. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1259. base = drm_get_resource_start(dev, mmio_bar);
  1260. size = drm_get_resource_len(dev, mmio_bar);
  1261. if (i915_get_bridge_dev(dev)) {
  1262. ret = -EIO;
  1263. goto free_priv;
  1264. }
  1265. dev_priv->regs = ioremap(base, size);
  1266. if (!dev_priv->regs) {
  1267. DRM_ERROR("failed to map registers\n");
  1268. ret = -EIO;
  1269. goto put_bridge;
  1270. }
  1271. dev_priv->mm.gtt_mapping =
  1272. io_mapping_create_wc(dev->agp->base,
  1273. dev->agp->agp_info.aper_size * 1024*1024);
  1274. if (dev_priv->mm.gtt_mapping == NULL) {
  1275. ret = -EIO;
  1276. goto out_rmmap;
  1277. }
  1278. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1279. * one would think, because the kernel disables PAT on first
  1280. * generation Core chips because WC PAT gets overridden by a UC
  1281. * MTRR if present. Even if a UC MTRR isn't present.
  1282. */
  1283. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1284. dev->agp->agp_info.aper_size *
  1285. 1024 * 1024,
  1286. MTRR_TYPE_WRCOMB, 1);
  1287. if (dev_priv->mm.gtt_mtrr < 0) {
  1288. DRM_INFO("MTRR allocation failed. Graphics "
  1289. "performance may suffer.\n");
  1290. }
  1291. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1292. if (ret)
  1293. goto out_iomapfree;
  1294. dev_priv->wq = create_singlethread_workqueue("i915");
  1295. if (dev_priv->wq == NULL) {
  1296. DRM_ERROR("Failed to create our workqueue.\n");
  1297. ret = -ENOMEM;
  1298. goto out_iomapfree;
  1299. }
  1300. /* enable GEM by default */
  1301. dev_priv->has_gem = 1;
  1302. if (prealloc_size > agp_size * 3 / 4) {
  1303. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1304. "memory stolen.\n",
  1305. prealloc_size / 1024, agp_size / 1024);
  1306. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1307. "updating the BIOS to fix).\n");
  1308. dev_priv->has_gem = 0;
  1309. }
  1310. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1311. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1312. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  1313. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1314. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1315. }
  1316. /* Try to make sure MCHBAR is enabled before poking at it */
  1317. intel_setup_mchbar(dev);
  1318. i915_gem_load(dev);
  1319. /* Init HWS */
  1320. if (!I915_NEED_GFX_HWS(dev)) {
  1321. ret = i915_init_phys_hws(dev);
  1322. if (ret != 0)
  1323. goto out_workqueue_free;
  1324. }
  1325. i915_get_mem_freq(dev);
  1326. /* On the 945G/GM, the chipset reports the MSI capability on the
  1327. * integrated graphics even though the support isn't actually there
  1328. * according to the published specs. It doesn't appear to function
  1329. * correctly in testing on 945G.
  1330. * This may be a side effect of MSI having been made available for PEG
  1331. * and the registers being closely associated.
  1332. *
  1333. * According to chipset errata, on the 965GM, MSI interrupts may
  1334. * be lost or delayed, but we use them anyways to avoid
  1335. * stuck interrupts on some machines.
  1336. */
  1337. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1338. pci_enable_msi(dev->pdev);
  1339. spin_lock_init(&dev_priv->user_irq_lock);
  1340. spin_lock_init(&dev_priv->error_lock);
  1341. dev_priv->user_irq_refcount = 0;
  1342. dev_priv->trace_irq_seqno = 0;
  1343. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1344. if (ret) {
  1345. (void) i915_driver_unload(dev);
  1346. return ret;
  1347. }
  1348. /* Start out suspended */
  1349. dev_priv->mm.suspended = 1;
  1350. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1351. ret = i915_load_modeset_init(dev, prealloc_start,
  1352. prealloc_size, agp_size);
  1353. if (ret < 0) {
  1354. DRM_ERROR("failed to init modeset\n");
  1355. goto out_workqueue_free;
  1356. }
  1357. }
  1358. /* Must be done after probing outputs */
  1359. intel_opregion_init(dev, 0);
  1360. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1361. (unsigned long) dev);
  1362. return 0;
  1363. out_workqueue_free:
  1364. destroy_workqueue(dev_priv->wq);
  1365. out_iomapfree:
  1366. io_mapping_free(dev_priv->mm.gtt_mapping);
  1367. out_rmmap:
  1368. iounmap(dev_priv->regs);
  1369. put_bridge:
  1370. pci_dev_put(dev_priv->bridge_dev);
  1371. free_priv:
  1372. kfree(dev_priv);
  1373. return ret;
  1374. }
  1375. int i915_driver_unload(struct drm_device *dev)
  1376. {
  1377. struct drm_i915_private *dev_priv = dev->dev_private;
  1378. destroy_workqueue(dev_priv->wq);
  1379. del_timer_sync(&dev_priv->hangcheck_timer);
  1380. io_mapping_free(dev_priv->mm.gtt_mapping);
  1381. if (dev_priv->mm.gtt_mtrr >= 0) {
  1382. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1383. dev->agp->agp_info.aper_size * 1024 * 1024);
  1384. dev_priv->mm.gtt_mtrr = -1;
  1385. }
  1386. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1387. /*
  1388. * free the memory space allocated for the child device
  1389. * config parsed from VBT
  1390. */
  1391. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1392. kfree(dev_priv->child_dev);
  1393. dev_priv->child_dev = NULL;
  1394. dev_priv->child_dev_num = 0;
  1395. }
  1396. drm_irq_uninstall(dev);
  1397. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1398. }
  1399. if (dev->pdev->msi_enabled)
  1400. pci_disable_msi(dev->pdev);
  1401. if (dev_priv->regs != NULL)
  1402. iounmap(dev_priv->regs);
  1403. intel_opregion_free(dev, 0);
  1404. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1405. intel_modeset_cleanup(dev);
  1406. i915_gem_free_all_phys_object(dev);
  1407. mutex_lock(&dev->struct_mutex);
  1408. i915_gem_cleanup_ringbuffer(dev);
  1409. mutex_unlock(&dev->struct_mutex);
  1410. drm_mm_takedown(&dev_priv->vram);
  1411. i915_gem_lastclose(dev);
  1412. intel_cleanup_overlay(dev);
  1413. }
  1414. intel_teardown_mchbar(dev);
  1415. pci_dev_put(dev_priv->bridge_dev);
  1416. kfree(dev->dev_private);
  1417. return 0;
  1418. }
  1419. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1420. {
  1421. struct drm_i915_file_private *i915_file_priv;
  1422. DRM_DEBUG_DRIVER("\n");
  1423. i915_file_priv = (struct drm_i915_file_private *)
  1424. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1425. if (!i915_file_priv)
  1426. return -ENOMEM;
  1427. file_priv->driver_priv = i915_file_priv;
  1428. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1429. return 0;
  1430. }
  1431. /**
  1432. * i915_driver_lastclose - clean up after all DRM clients have exited
  1433. * @dev: DRM device
  1434. *
  1435. * Take care of cleaning up after all DRM clients have exited. In the
  1436. * mode setting case, we want to restore the kernel's initial mode (just
  1437. * in case the last client left us in a bad state).
  1438. *
  1439. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1440. * and DMA structures, since the kernel won't be using them, and clea
  1441. * up any GEM state.
  1442. */
  1443. void i915_driver_lastclose(struct drm_device * dev)
  1444. {
  1445. drm_i915_private_t *dev_priv = dev->dev_private;
  1446. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1447. drm_fb_helper_restore();
  1448. return;
  1449. }
  1450. i915_gem_lastclose(dev);
  1451. if (dev_priv->agp_heap)
  1452. i915_mem_takedown(&(dev_priv->agp_heap));
  1453. i915_dma_cleanup(dev);
  1454. }
  1455. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1456. {
  1457. drm_i915_private_t *dev_priv = dev->dev_private;
  1458. i915_gem_release(dev, file_priv);
  1459. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1460. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1461. }
  1462. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1463. {
  1464. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1465. kfree(i915_file_priv);
  1466. }
  1467. struct drm_ioctl_desc i915_ioctls[] = {
  1468. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1469. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1470. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1471. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1472. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1473. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1474. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1475. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1476. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1477. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1478. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1479. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1480. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1481. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1482. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1483. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1484. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1485. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1486. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
  1487. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH),
  1488. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1489. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1490. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
  1491. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
  1492. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1493. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1494. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
  1495. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
  1496. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
  1497. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
  1498. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, 0),
  1499. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
  1500. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
  1501. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
  1502. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
  1503. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
  1504. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
  1505. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, 0),
  1506. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW),
  1507. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW),
  1508. };
  1509. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1510. /**
  1511. * Determine if the device really is AGP or not.
  1512. *
  1513. * All Intel graphics chipsets are treated as AGP, even if they are really
  1514. * PCI-e.
  1515. *
  1516. * \param dev The device to be tested.
  1517. *
  1518. * \returns
  1519. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1520. */
  1521. int i915_driver_device_is_agp(struct drm_device * dev)
  1522. {
  1523. return 1;
  1524. }