processor.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <linux/personality.h>
  22. #include <linux/cpumask.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/math64.h>
  26. #include <linux/init.h>
  27. #include <linux/err.h>
  28. #include <linux/irqflags.h>
  29. /*
  30. * We handle most unaligned accesses in hardware. On the other hand
  31. * unaligned DMA can be quite expensive on some Nehalem processors.
  32. *
  33. * Based on this we disable the IP header alignment in network drivers.
  34. */
  35. #define NET_IP_ALIGN 0
  36. #define HBP_NUM 4
  37. /*
  38. * Default implementation of macro that returns current
  39. * instruction pointer ("program counter").
  40. */
  41. static inline void *current_text_addr(void)
  42. {
  43. void *pc;
  44. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  45. return pc;
  46. }
  47. #ifdef CONFIG_X86_VSMP
  48. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  49. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  50. #else
  51. # define ARCH_MIN_TASKALIGN 16
  52. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  53. #endif
  54. enum tlb_infos {
  55. ENTRIES,
  56. NR_INFO
  57. };
  58. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  59. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  60. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  61. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  62. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  63. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  64. extern s8 __read_mostly tlb_flushall_shift;
  65. /*
  66. * CPU type and hardware bug flags. Kept separately for each CPU.
  67. * Members of this structure are referenced in head.S, so think twice
  68. * before touching them. [mj]
  69. */
  70. struct cpuinfo_x86 {
  71. __u8 x86; /* CPU family */
  72. __u8 x86_vendor; /* CPU vendor */
  73. __u8 x86_model;
  74. __u8 x86_mask;
  75. #ifdef CONFIG_X86_32
  76. char wp_works_ok; /* It doesn't on 386's */
  77. /* Problems on some 486Dx4's and old 386's: */
  78. char hard_math;
  79. char rfu;
  80. char fdiv_bug;
  81. char f00f_bug;
  82. char coma_bug;
  83. char pad0;
  84. #else
  85. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  86. int x86_tlbsize;
  87. #endif
  88. __u8 x86_virt_bits;
  89. __u8 x86_phys_bits;
  90. /* CPUID returned core id bits: */
  91. __u8 x86_coreid_bits;
  92. /* Max extended CPUID function supported: */
  93. __u32 extended_cpuid_level;
  94. /* Maximum supported CPUID level, -1=no CPUID: */
  95. int cpuid_level;
  96. __u32 x86_capability[NCAPINTS];
  97. char x86_vendor_id[16];
  98. char x86_model_id[64];
  99. /* in KB - valid for CPUS which support this call: */
  100. int x86_cache_size;
  101. int x86_cache_alignment; /* In bytes */
  102. int x86_power;
  103. unsigned long loops_per_jiffy;
  104. /* cpuid returned max cores value: */
  105. u16 x86_max_cores;
  106. u16 apicid;
  107. u16 initial_apicid;
  108. u16 x86_clflush_size;
  109. /* number of cores as seen by the OS: */
  110. u16 booted_cores;
  111. /* Physical processor id: */
  112. u16 phys_proc_id;
  113. /* Core id: */
  114. u16 cpu_core_id;
  115. /* Compute unit id */
  116. u8 compute_unit_id;
  117. /* Index into per_cpu list: */
  118. u16 cpu_index;
  119. u32 microcode;
  120. } __attribute__((__aligned__(SMP_CACHE_BYTES)));
  121. #define X86_VENDOR_INTEL 0
  122. #define X86_VENDOR_CYRIX 1
  123. #define X86_VENDOR_AMD 2
  124. #define X86_VENDOR_UMC 3
  125. #define X86_VENDOR_CENTAUR 5
  126. #define X86_VENDOR_TRANSMETA 7
  127. #define X86_VENDOR_NSC 8
  128. #define X86_VENDOR_NUM 9
  129. #define X86_VENDOR_UNKNOWN 0xff
  130. /*
  131. * capabilities of CPUs
  132. */
  133. extern struct cpuinfo_x86 boot_cpu_data;
  134. extern struct cpuinfo_x86 new_cpu_data;
  135. extern struct tss_struct doublefault_tss;
  136. extern __u32 cpu_caps_cleared[NCAPINTS];
  137. extern __u32 cpu_caps_set[NCAPINTS];
  138. #ifdef CONFIG_SMP
  139. DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  140. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  141. #else
  142. #define cpu_info boot_cpu_data
  143. #define cpu_data(cpu) boot_cpu_data
  144. #endif
  145. extern const struct seq_operations cpuinfo_op;
  146. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  147. extern void cpu_detect(struct cpuinfo_x86 *c);
  148. extern void early_cpu_init(void);
  149. extern void identify_boot_cpu(void);
  150. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  151. extern void print_cpu_info(struct cpuinfo_x86 *);
  152. void print_cpu_msr(struct cpuinfo_x86 *);
  153. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  154. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  155. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  156. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  157. extern void detect_ht(struct cpuinfo_x86 *c);
  158. #ifdef CONFIG_X86_32
  159. extern int have_cpuid_p(void);
  160. #else
  161. static inline int have_cpuid_p(void)
  162. {
  163. return 1;
  164. }
  165. #endif
  166. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  167. unsigned int *ecx, unsigned int *edx)
  168. {
  169. /* ecx is often an input as well as an output. */
  170. asm volatile("cpuid"
  171. : "=a" (*eax),
  172. "=b" (*ebx),
  173. "=c" (*ecx),
  174. "=d" (*edx)
  175. : "0" (*eax), "2" (*ecx)
  176. : "memory");
  177. }
  178. static inline void load_cr3(pgd_t *pgdir)
  179. {
  180. write_cr3(__pa(pgdir));
  181. }
  182. #ifdef CONFIG_X86_32
  183. /* This is the TSS defined by the hardware. */
  184. struct x86_hw_tss {
  185. unsigned short back_link, __blh;
  186. unsigned long sp0;
  187. unsigned short ss0, __ss0h;
  188. unsigned long sp1;
  189. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  190. unsigned short ss1, __ss1h;
  191. unsigned long sp2;
  192. unsigned short ss2, __ss2h;
  193. unsigned long __cr3;
  194. unsigned long ip;
  195. unsigned long flags;
  196. unsigned long ax;
  197. unsigned long cx;
  198. unsigned long dx;
  199. unsigned long bx;
  200. unsigned long sp;
  201. unsigned long bp;
  202. unsigned long si;
  203. unsigned long di;
  204. unsigned short es, __esh;
  205. unsigned short cs, __csh;
  206. unsigned short ss, __ssh;
  207. unsigned short ds, __dsh;
  208. unsigned short fs, __fsh;
  209. unsigned short gs, __gsh;
  210. unsigned short ldt, __ldth;
  211. unsigned short trace;
  212. unsigned short io_bitmap_base;
  213. } __attribute__((packed));
  214. #else
  215. struct x86_hw_tss {
  216. u32 reserved1;
  217. u64 sp0;
  218. u64 sp1;
  219. u64 sp2;
  220. u64 reserved2;
  221. u64 ist[7];
  222. u32 reserved3;
  223. u32 reserved4;
  224. u16 reserved5;
  225. u16 io_bitmap_base;
  226. } __attribute__((packed)) ____cacheline_aligned;
  227. #endif
  228. /*
  229. * IO-bitmap sizes:
  230. */
  231. #define IO_BITMAP_BITS 65536
  232. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  233. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  234. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  235. #define INVALID_IO_BITMAP_OFFSET 0x8000
  236. struct tss_struct {
  237. /*
  238. * The hardware state:
  239. */
  240. struct x86_hw_tss x86_tss;
  241. /*
  242. * The extra 1 is there because the CPU will access an
  243. * additional byte beyond the end of the IO permission
  244. * bitmap. The extra byte must be all 1 bits, and must
  245. * be within the limit.
  246. */
  247. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  248. /*
  249. * .. and then another 0x100 bytes for the emergency kernel stack:
  250. */
  251. unsigned long stack[64];
  252. } ____cacheline_aligned;
  253. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
  254. /*
  255. * Save the original ist values for checking stack pointers during debugging
  256. */
  257. struct orig_ist {
  258. unsigned long ist[7];
  259. };
  260. #define MXCSR_DEFAULT 0x1f80
  261. struct i387_fsave_struct {
  262. u32 cwd; /* FPU Control Word */
  263. u32 swd; /* FPU Status Word */
  264. u32 twd; /* FPU Tag Word */
  265. u32 fip; /* FPU IP Offset */
  266. u32 fcs; /* FPU IP Selector */
  267. u32 foo; /* FPU Operand Pointer Offset */
  268. u32 fos; /* FPU Operand Pointer Selector */
  269. /* 8*10 bytes for each FP-reg = 80 bytes: */
  270. u32 st_space[20];
  271. /* Software status information [not touched by FSAVE ]: */
  272. u32 status;
  273. };
  274. struct i387_fxsave_struct {
  275. u16 cwd; /* Control Word */
  276. u16 swd; /* Status Word */
  277. u16 twd; /* Tag Word */
  278. u16 fop; /* Last Instruction Opcode */
  279. union {
  280. struct {
  281. u64 rip; /* Instruction Pointer */
  282. u64 rdp; /* Data Pointer */
  283. };
  284. struct {
  285. u32 fip; /* FPU IP Offset */
  286. u32 fcs; /* FPU IP Selector */
  287. u32 foo; /* FPU Operand Offset */
  288. u32 fos; /* FPU Operand Selector */
  289. };
  290. };
  291. u32 mxcsr; /* MXCSR Register State */
  292. u32 mxcsr_mask; /* MXCSR Mask */
  293. /* 8*16 bytes for each FP-reg = 128 bytes: */
  294. u32 st_space[32];
  295. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  296. u32 xmm_space[64];
  297. u32 padding[12];
  298. union {
  299. u32 padding1[12];
  300. u32 sw_reserved[12];
  301. };
  302. } __attribute__((aligned(16)));
  303. struct i387_soft_struct {
  304. u32 cwd;
  305. u32 swd;
  306. u32 twd;
  307. u32 fip;
  308. u32 fcs;
  309. u32 foo;
  310. u32 fos;
  311. /* 8*10 bytes for each FP-reg = 80 bytes: */
  312. u32 st_space[20];
  313. u8 ftop;
  314. u8 changed;
  315. u8 lookahead;
  316. u8 no_update;
  317. u8 rm;
  318. u8 alimit;
  319. struct math_emu_info *info;
  320. u32 entry_eip;
  321. };
  322. struct ymmh_struct {
  323. /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
  324. u32 ymmh_space[64];
  325. };
  326. struct xsave_hdr_struct {
  327. u64 xstate_bv;
  328. u64 reserved1[2];
  329. u64 reserved2[5];
  330. } __attribute__((packed));
  331. struct xsave_struct {
  332. struct i387_fxsave_struct i387;
  333. struct xsave_hdr_struct xsave_hdr;
  334. struct ymmh_struct ymmh;
  335. /* new processor state extensions will go here */
  336. } __attribute__ ((packed, aligned (64)));
  337. union thread_xstate {
  338. struct i387_fsave_struct fsave;
  339. struct i387_fxsave_struct fxsave;
  340. struct i387_soft_struct soft;
  341. struct xsave_struct xsave;
  342. };
  343. struct fpu {
  344. unsigned int last_cpu;
  345. unsigned int has_fpu;
  346. union thread_xstate *state;
  347. };
  348. #ifdef CONFIG_X86_64
  349. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  350. union irq_stack_union {
  351. char irq_stack[IRQ_STACK_SIZE];
  352. /*
  353. * GCC hardcodes the stack canary as %gs:40. Since the
  354. * irq_stack is the object at %gs:0, we reserve the bottom
  355. * 48 bytes of the irq stack for the canary.
  356. */
  357. struct {
  358. char gs_base[40];
  359. unsigned long stack_canary;
  360. };
  361. };
  362. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
  363. DECLARE_INIT_PER_CPU(irq_stack_union);
  364. DECLARE_PER_CPU(char *, irq_stack_ptr);
  365. DECLARE_PER_CPU(unsigned int, irq_count);
  366. extern asmlinkage void ignore_sysret(void);
  367. #else /* X86_64 */
  368. #ifdef CONFIG_CC_STACKPROTECTOR
  369. /*
  370. * Make sure stack canary segment base is cached-aligned:
  371. * "For Intel Atom processors, avoid non zero segment base address
  372. * that is not aligned to cache line boundary at all cost."
  373. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  374. */
  375. struct stack_canary {
  376. char __pad[20]; /* canary at %gs:20 */
  377. unsigned long canary;
  378. };
  379. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  380. #endif
  381. #endif /* X86_64 */
  382. extern unsigned int xstate_size;
  383. extern void free_thread_xstate(struct task_struct *);
  384. extern struct kmem_cache *task_xstate_cachep;
  385. struct perf_event;
  386. struct thread_struct {
  387. /* Cached TLS descriptors: */
  388. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  389. unsigned long sp0;
  390. unsigned long sp;
  391. #ifdef CONFIG_X86_32
  392. unsigned long sysenter_cs;
  393. #else
  394. unsigned long usersp; /* Copy from PDA */
  395. unsigned short es;
  396. unsigned short ds;
  397. unsigned short fsindex;
  398. unsigned short gsindex;
  399. #endif
  400. #ifdef CONFIG_X86_32
  401. unsigned long ip;
  402. #endif
  403. #ifdef CONFIG_X86_64
  404. unsigned long fs;
  405. #endif
  406. unsigned long gs;
  407. /* Save middle states of ptrace breakpoints */
  408. struct perf_event *ptrace_bps[HBP_NUM];
  409. /* Debug status used for traps, single steps, etc... */
  410. unsigned long debugreg6;
  411. /* Keep track of the exact dr7 value set by the user */
  412. unsigned long ptrace_dr7;
  413. /* Fault info: */
  414. unsigned long cr2;
  415. unsigned long trap_nr;
  416. unsigned long error_code;
  417. /* floating point and extended processor state */
  418. struct fpu fpu;
  419. #ifdef CONFIG_X86_32
  420. /* Virtual 86 mode info */
  421. struct vm86_struct __user *vm86_info;
  422. unsigned long screen_bitmap;
  423. unsigned long v86flags;
  424. unsigned long v86mask;
  425. unsigned long saved_sp0;
  426. unsigned int saved_fs;
  427. unsigned int saved_gs;
  428. #endif
  429. /* IO permissions: */
  430. unsigned long *io_bitmap_ptr;
  431. unsigned long iopl;
  432. /* Max allowed port in the bitmap, in bytes: */
  433. unsigned io_bitmap_max;
  434. };
  435. /*
  436. * Set IOPL bits in EFLAGS from given mask
  437. */
  438. static inline void native_set_iopl_mask(unsigned mask)
  439. {
  440. #ifdef CONFIG_X86_32
  441. unsigned int reg;
  442. asm volatile ("pushfl;"
  443. "popl %0;"
  444. "andl %1, %0;"
  445. "orl %2, %0;"
  446. "pushl %0;"
  447. "popfl"
  448. : "=&r" (reg)
  449. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  450. #endif
  451. }
  452. static inline void
  453. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  454. {
  455. tss->x86_tss.sp0 = thread->sp0;
  456. #ifdef CONFIG_X86_32
  457. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  458. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  459. tss->x86_tss.ss1 = thread->sysenter_cs;
  460. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  461. }
  462. #endif
  463. }
  464. static inline void native_swapgs(void)
  465. {
  466. #ifdef CONFIG_X86_64
  467. asm volatile("swapgs" ::: "memory");
  468. #endif
  469. }
  470. #ifdef CONFIG_PARAVIRT
  471. #include <asm/paravirt.h>
  472. #else
  473. #define __cpuid native_cpuid
  474. #define paravirt_enabled() 0
  475. static inline void load_sp0(struct tss_struct *tss,
  476. struct thread_struct *thread)
  477. {
  478. native_load_sp0(tss, thread);
  479. }
  480. #define set_iopl_mask native_set_iopl_mask
  481. #endif /* CONFIG_PARAVIRT */
  482. /*
  483. * Save the cr4 feature set we're using (ie
  484. * Pentium 4MB enable and PPro Global page
  485. * enable), so that any CPU's that boot up
  486. * after us can get the correct flags.
  487. */
  488. extern unsigned long mmu_cr4_features;
  489. extern u32 *trampoline_cr4_features;
  490. static inline void set_in_cr4(unsigned long mask)
  491. {
  492. unsigned long cr4;
  493. mmu_cr4_features |= mask;
  494. if (trampoline_cr4_features)
  495. *trampoline_cr4_features = mmu_cr4_features;
  496. cr4 = read_cr4();
  497. cr4 |= mask;
  498. write_cr4(cr4);
  499. }
  500. static inline void clear_in_cr4(unsigned long mask)
  501. {
  502. unsigned long cr4;
  503. mmu_cr4_features &= ~mask;
  504. if (trampoline_cr4_features)
  505. *trampoline_cr4_features = mmu_cr4_features;
  506. cr4 = read_cr4();
  507. cr4 &= ~mask;
  508. write_cr4(cr4);
  509. }
  510. typedef struct {
  511. unsigned long seg;
  512. } mm_segment_t;
  513. /* Free all resources held by a thread. */
  514. extern void release_thread(struct task_struct *);
  515. unsigned long get_wchan(struct task_struct *p);
  516. /*
  517. * Generic CPUID function
  518. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  519. * resulting in stale register contents being returned.
  520. */
  521. static inline void cpuid(unsigned int op,
  522. unsigned int *eax, unsigned int *ebx,
  523. unsigned int *ecx, unsigned int *edx)
  524. {
  525. *eax = op;
  526. *ecx = 0;
  527. __cpuid(eax, ebx, ecx, edx);
  528. }
  529. /* Some CPUID calls want 'count' to be placed in ecx */
  530. static inline void cpuid_count(unsigned int op, int count,
  531. unsigned int *eax, unsigned int *ebx,
  532. unsigned int *ecx, unsigned int *edx)
  533. {
  534. *eax = op;
  535. *ecx = count;
  536. __cpuid(eax, ebx, ecx, edx);
  537. }
  538. /*
  539. * CPUID functions returning a single datum
  540. */
  541. static inline unsigned int cpuid_eax(unsigned int op)
  542. {
  543. unsigned int eax, ebx, ecx, edx;
  544. cpuid(op, &eax, &ebx, &ecx, &edx);
  545. return eax;
  546. }
  547. static inline unsigned int cpuid_ebx(unsigned int op)
  548. {
  549. unsigned int eax, ebx, ecx, edx;
  550. cpuid(op, &eax, &ebx, &ecx, &edx);
  551. return ebx;
  552. }
  553. static inline unsigned int cpuid_ecx(unsigned int op)
  554. {
  555. unsigned int eax, ebx, ecx, edx;
  556. cpuid(op, &eax, &ebx, &ecx, &edx);
  557. return ecx;
  558. }
  559. static inline unsigned int cpuid_edx(unsigned int op)
  560. {
  561. unsigned int eax, ebx, ecx, edx;
  562. cpuid(op, &eax, &ebx, &ecx, &edx);
  563. return edx;
  564. }
  565. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  566. static inline void rep_nop(void)
  567. {
  568. asm volatile("rep; nop" ::: "memory");
  569. }
  570. static inline void cpu_relax(void)
  571. {
  572. rep_nop();
  573. }
  574. /* Stop speculative execution and prefetching of modified code. */
  575. static inline void sync_core(void)
  576. {
  577. int tmp;
  578. #ifdef CONFIG_M486
  579. /*
  580. * Do a CPUID if available, otherwise do a jump. The jump
  581. * can conveniently enough be the jump around CPUID.
  582. */
  583. asm volatile("cmpl %2,%1\n\t"
  584. "jl 1f\n\t"
  585. "cpuid\n"
  586. "1:"
  587. : "=a" (tmp)
  588. : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
  589. : "ebx", "ecx", "edx", "memory");
  590. #else
  591. /*
  592. * CPUID is a barrier to speculative execution.
  593. * Prefetched instructions are automatically
  594. * invalidated when modified.
  595. */
  596. asm volatile("cpuid"
  597. : "=a" (tmp)
  598. : "0" (1)
  599. : "ebx", "ecx", "edx", "memory");
  600. #endif
  601. }
  602. static inline void __monitor(const void *eax, unsigned long ecx,
  603. unsigned long edx)
  604. {
  605. /* "monitor %eax, %ecx, %edx;" */
  606. asm volatile(".byte 0x0f, 0x01, 0xc8;"
  607. :: "a" (eax), "c" (ecx), "d"(edx));
  608. }
  609. static inline void __mwait(unsigned long eax, unsigned long ecx)
  610. {
  611. /* "mwait %eax, %ecx;" */
  612. asm volatile(".byte 0x0f, 0x01, 0xc9;"
  613. :: "a" (eax), "c" (ecx));
  614. }
  615. static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
  616. {
  617. trace_hardirqs_on();
  618. /* "mwait %eax, %ecx;" */
  619. asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
  620. :: "a" (eax), "c" (ecx));
  621. }
  622. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  623. extern void init_amd_e400_c1e_mask(void);
  624. extern unsigned long boot_option_idle_override;
  625. extern bool amd_e400_c1e_detected;
  626. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  627. IDLE_POLL};
  628. extern void enable_sep_cpu(void);
  629. extern int sysenter_setup(void);
  630. extern void early_trap_init(void);
  631. void early_trap_pf_init(void);
  632. /* Defined in head.S */
  633. extern struct desc_ptr early_gdt_descr;
  634. extern void cpu_set_gdt(int);
  635. extern void switch_to_new_gdt(int);
  636. extern void load_percpu_segment(int);
  637. extern void cpu_init(void);
  638. static inline unsigned long get_debugctlmsr(void)
  639. {
  640. unsigned long debugctlmsr = 0;
  641. #ifndef CONFIG_X86_DEBUGCTLMSR
  642. if (boot_cpu_data.x86 < 6)
  643. return 0;
  644. #endif
  645. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  646. return debugctlmsr;
  647. }
  648. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  649. {
  650. #ifndef CONFIG_X86_DEBUGCTLMSR
  651. if (boot_cpu_data.x86 < 6)
  652. return;
  653. #endif
  654. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  655. }
  656. extern void set_task_blockstep(struct task_struct *task, bool on);
  657. /*
  658. * from system description table in BIOS. Mostly for MCA use, but
  659. * others may find it useful:
  660. */
  661. extern unsigned int machine_id;
  662. extern unsigned int machine_submodel_id;
  663. extern unsigned int BIOS_revision;
  664. /* Boot loader type from the setup header: */
  665. extern int bootloader_type;
  666. extern int bootloader_version;
  667. extern char ignore_fpu_irq;
  668. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  669. #define ARCH_HAS_PREFETCHW
  670. #define ARCH_HAS_SPINLOCK_PREFETCH
  671. #ifdef CONFIG_X86_32
  672. # define BASE_PREFETCH ASM_NOP4
  673. # define ARCH_HAS_PREFETCH
  674. #else
  675. # define BASE_PREFETCH "prefetcht0 (%1)"
  676. #endif
  677. /*
  678. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  679. *
  680. * It's not worth to care about 3dnow prefetches for the K6
  681. * because they are microcoded there and very slow.
  682. */
  683. static inline void prefetch(const void *x)
  684. {
  685. alternative_input(BASE_PREFETCH,
  686. "prefetchnta (%1)",
  687. X86_FEATURE_XMM,
  688. "r" (x));
  689. }
  690. /*
  691. * 3dnow prefetch to get an exclusive cache line.
  692. * Useful for spinlocks to avoid one state transition in the
  693. * cache coherency protocol:
  694. */
  695. static inline void prefetchw(const void *x)
  696. {
  697. alternative_input(BASE_PREFETCH,
  698. "prefetchw (%1)",
  699. X86_FEATURE_3DNOW,
  700. "r" (x));
  701. }
  702. static inline void spin_lock_prefetch(const void *x)
  703. {
  704. prefetchw(x);
  705. }
  706. #ifdef CONFIG_X86_32
  707. /*
  708. * User space process size: 3GB (default).
  709. */
  710. #define TASK_SIZE PAGE_OFFSET
  711. #define TASK_SIZE_MAX TASK_SIZE
  712. #define STACK_TOP TASK_SIZE
  713. #define STACK_TOP_MAX STACK_TOP
  714. #define INIT_THREAD { \
  715. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  716. .vm86_info = NULL, \
  717. .sysenter_cs = __KERNEL_CS, \
  718. .io_bitmap_ptr = NULL, \
  719. }
  720. /*
  721. * Note that the .io_bitmap member must be extra-big. This is because
  722. * the CPU will access an additional byte beyond the end of the IO
  723. * permission bitmap. The extra byte must be all 1 bits, and must
  724. * be within the limit.
  725. */
  726. #define INIT_TSS { \
  727. .x86_tss = { \
  728. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  729. .ss0 = __KERNEL_DS, \
  730. .ss1 = __KERNEL_CS, \
  731. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  732. }, \
  733. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  734. }
  735. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  736. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  737. #define KSTK_TOP(info) \
  738. ({ \
  739. unsigned long *__ptr = (unsigned long *)(info); \
  740. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  741. })
  742. /*
  743. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  744. * This is necessary to guarantee that the entire "struct pt_regs"
  745. * is accessible even if the CPU haven't stored the SS/ESP registers
  746. * on the stack (interrupt gate does not save these registers
  747. * when switching to the same priv ring).
  748. * Therefore beware: accessing the ss/esp fields of the
  749. * "struct pt_regs" is possible, but they may contain the
  750. * completely wrong values.
  751. */
  752. #define task_pt_regs(task) \
  753. ({ \
  754. struct pt_regs *__regs__; \
  755. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  756. __regs__ - 1; \
  757. })
  758. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  759. #else
  760. /*
  761. * User space process size. 47bits minus one guard page.
  762. */
  763. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  764. /* This decides where the kernel will search for a free chunk of vm
  765. * space during mmap's.
  766. */
  767. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  768. 0xc0000000 : 0xFFFFe000)
  769. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  770. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  771. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  772. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  773. #define STACK_TOP TASK_SIZE
  774. #define STACK_TOP_MAX TASK_SIZE_MAX
  775. #define INIT_THREAD { \
  776. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  777. }
  778. #define INIT_TSS { \
  779. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  780. }
  781. /*
  782. * Return saved PC of a blocked thread.
  783. * What is this good for? it will be always the scheduler or ret_from_fork.
  784. */
  785. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  786. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  787. extern unsigned long KSTK_ESP(struct task_struct *task);
  788. /*
  789. * User space RSP while inside the SYSCALL fast path
  790. */
  791. DECLARE_PER_CPU(unsigned long, old_rsp);
  792. #endif /* CONFIG_X86_64 */
  793. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  794. unsigned long new_sp);
  795. /*
  796. * This decides where the kernel will search for a free chunk of vm
  797. * space during mmap's.
  798. */
  799. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  800. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  801. /* Get/set a process' ability to use the timestamp counter instruction */
  802. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  803. #define SET_TSC_CTL(val) set_tsc_mode((val))
  804. extern int get_tsc_mode(unsigned long adr);
  805. extern int set_tsc_mode(unsigned int val);
  806. extern u16 amd_get_nb_id(int cpu);
  807. struct aperfmperf {
  808. u64 aperf, mperf;
  809. };
  810. static inline void get_aperfmperf(struct aperfmperf *am)
  811. {
  812. WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF));
  813. rdmsrl(MSR_IA32_APERF, am->aperf);
  814. rdmsrl(MSR_IA32_MPERF, am->mperf);
  815. }
  816. #define APERFMPERF_SHIFT 10
  817. static inline
  818. unsigned long calc_aperfmperf_ratio(struct aperfmperf *old,
  819. struct aperfmperf *new)
  820. {
  821. u64 aperf = new->aperf - old->aperf;
  822. u64 mperf = new->mperf - old->mperf;
  823. unsigned long ratio = aperf;
  824. mperf >>= APERFMPERF_SHIFT;
  825. if (mperf)
  826. ratio = div64_u64(aperf, mperf);
  827. return ratio;
  828. }
  829. /*
  830. * AMD errata checking
  831. */
  832. #ifdef CONFIG_CPU_SUP_AMD
  833. extern const int amd_erratum_383[];
  834. extern const int amd_erratum_400[];
  835. extern bool cpu_has_amd_erratum(const int *);
  836. #define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
  837. #define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
  838. #define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
  839. ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
  840. #define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
  841. #define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
  842. #define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
  843. #else
  844. #define cpu_has_amd_erratum(x) (false)
  845. #endif /* CONFIG_CPU_SUP_AMD */
  846. extern unsigned long arch_align_stack(unsigned long sp);
  847. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  848. void default_idle(void);
  849. #ifdef CONFIG_XEN
  850. bool xen_set_default_idle(void);
  851. #else
  852. #define xen_set_default_idle 0
  853. #endif
  854. void stop_this_cpu(void *dummy);
  855. #endif /* _ASM_X86_PROCESSOR_H */