sid.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef SI_H
  25. #define SI_H
  26. #define CG_MULT_THERMAL_STATUS 0x714
  27. #define ASIC_MAX_TEMP(x) ((x) << 0)
  28. #define ASIC_MAX_TEMP_MASK 0x000001ff
  29. #define ASIC_MAX_TEMP_SHIFT 0
  30. #define CTF_TEMP(x) ((x) << 9)
  31. #define CTF_TEMP_MASK 0x0003fe00
  32. #define CTF_TEMP_SHIFT 9
  33. #define SI_MAX_SH_GPRS 256
  34. #define SI_MAX_TEMP_GPRS 16
  35. #define SI_MAX_SH_THREADS 256
  36. #define SI_MAX_SH_STACK_ENTRIES 4096
  37. #define SI_MAX_FRC_EOV_CNT 16384
  38. #define SI_MAX_BACKENDS 8
  39. #define SI_MAX_BACKENDS_MASK 0xFF
  40. #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F
  41. #define SI_MAX_SIMDS 12
  42. #define SI_MAX_SIMDS_MASK 0x0FFF
  43. #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF
  44. #define SI_MAX_PIPES 8
  45. #define SI_MAX_PIPES_MASK 0xFF
  46. #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F
  47. #define SI_MAX_LDS_NUM 0xFFFF
  48. #define SI_MAX_TCC 16
  49. #define SI_MAX_TCC_MASK 0xFFFF
  50. #define DMIF_ADDR_CONFIG 0xBD4
  51. #define SRBM_STATUS 0xE50
  52. #define CC_SYS_RB_BACKEND_DISABLE 0xe80
  53. #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84
  54. #define MC_SHARED_CHMAP 0x2004
  55. #define NOOFCHAN_SHIFT 12
  56. #define NOOFCHAN_MASK 0x0000f000
  57. #define MC_SHARED_CHREMAP 0x2008
  58. #define MC_ARB_RAMCFG 0x2760
  59. #define NOOFBANK_SHIFT 0
  60. #define NOOFBANK_MASK 0x00000003
  61. #define NOOFRANK_SHIFT 2
  62. #define NOOFRANK_MASK 0x00000004
  63. #define NOOFROWS_SHIFT 3
  64. #define NOOFROWS_MASK 0x00000038
  65. #define NOOFCOLS_SHIFT 6
  66. #define NOOFCOLS_MASK 0x000000C0
  67. #define CHANSIZE_SHIFT 8
  68. #define CHANSIZE_MASK 0x00000100
  69. #define NOOFGROUPS_SHIFT 12
  70. #define NOOFGROUPS_MASK 0x00001000
  71. #define HDP_HOST_PATH_CNTL 0x2C00
  72. #define HDP_ADDR_CONFIG 0x2F48
  73. #define HDP_MISC_CNTL 0x2F4C
  74. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  75. #define BIF_FB_EN 0x5490
  76. #define FB_READ_EN (1 << 0)
  77. #define FB_WRITE_EN (1 << 1)
  78. #define DC_LB_MEMORY_SPLIT 0x6b0c
  79. #define DC_LB_MEMORY_CONFIG(x) ((x) << 20)
  80. #define PRIORITY_A_CNT 0x6b18
  81. #define PRIORITY_MARK_MASK 0x7fff
  82. #define PRIORITY_OFF (1 << 16)
  83. #define PRIORITY_ALWAYS_ON (1 << 20)
  84. #define PRIORITY_B_CNT 0x6b1c
  85. #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8
  86. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  87. #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
  88. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  89. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  90. #define GRBM_CNTL 0x8000
  91. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  92. #define GRBM_STATUS2 0x8008
  93. #define RLC_RQ_PENDING (1 << 0)
  94. #define RLC_BUSY (1 << 8)
  95. #define TC_BUSY (1 << 9)
  96. #define GRBM_STATUS 0x8010
  97. #define CMDFIFO_AVAIL_MASK 0x0000000F
  98. #define RING2_RQ_PENDING (1 << 4)
  99. #define SRBM_RQ_PENDING (1 << 5)
  100. #define RING1_RQ_PENDING (1 << 6)
  101. #define CF_RQ_PENDING (1 << 7)
  102. #define PF_RQ_PENDING (1 << 8)
  103. #define GDS_DMA_RQ_PENDING (1 << 9)
  104. #define GRBM_EE_BUSY (1 << 10)
  105. #define DB_CLEAN (1 << 12)
  106. #define CB_CLEAN (1 << 13)
  107. #define TA_BUSY (1 << 14)
  108. #define GDS_BUSY (1 << 15)
  109. #define VGT_BUSY (1 << 17)
  110. #define IA_BUSY_NO_DMA (1 << 18)
  111. #define IA_BUSY (1 << 19)
  112. #define SX_BUSY (1 << 20)
  113. #define SPI_BUSY (1 << 22)
  114. #define BCI_BUSY (1 << 23)
  115. #define SC_BUSY (1 << 24)
  116. #define PA_BUSY (1 << 25)
  117. #define DB_BUSY (1 << 26)
  118. #define CP_COHERENCY_BUSY (1 << 28)
  119. #define CP_BUSY (1 << 29)
  120. #define CB_BUSY (1 << 30)
  121. #define GUI_ACTIVE (1 << 31)
  122. #define GRBM_STATUS_SE0 0x8014
  123. #define GRBM_STATUS_SE1 0x8018
  124. #define SE_DB_CLEAN (1 << 1)
  125. #define SE_CB_CLEAN (1 << 2)
  126. #define SE_BCI_BUSY (1 << 22)
  127. #define SE_VGT_BUSY (1 << 23)
  128. #define SE_PA_BUSY (1 << 24)
  129. #define SE_TA_BUSY (1 << 25)
  130. #define SE_SX_BUSY (1 << 26)
  131. #define SE_SPI_BUSY (1 << 27)
  132. #define SE_SC_BUSY (1 << 29)
  133. #define SE_DB_BUSY (1 << 30)
  134. #define SE_CB_BUSY (1 << 31)
  135. #define GRBM_SOFT_RESET 0x8020
  136. #define SOFT_RESET_CP (1 << 0)
  137. #define SOFT_RESET_CB (1 << 1)
  138. #define SOFT_RESET_RLC (1 << 2)
  139. #define SOFT_RESET_DB (1 << 3)
  140. #define SOFT_RESET_GDS (1 << 4)
  141. #define SOFT_RESET_PA (1 << 5)
  142. #define SOFT_RESET_SC (1 << 6)
  143. #define SOFT_RESET_BCI (1 << 7)
  144. #define SOFT_RESET_SPI (1 << 8)
  145. #define SOFT_RESET_SX (1 << 10)
  146. #define SOFT_RESET_TC (1 << 11)
  147. #define SOFT_RESET_TA (1 << 12)
  148. #define SOFT_RESET_VGT (1 << 14)
  149. #define SOFT_RESET_IA (1 << 15)
  150. #define CP_ME_CNTL 0x86D8
  151. #define CP_CE_HALT (1 << 24)
  152. #define CP_PFP_HALT (1 << 26)
  153. #define CP_ME_HALT (1 << 28)
  154. #define CP_RB0_RPTR 0x8700
  155. #define CP_QUEUE_THRESHOLDS 0x8760
  156. #define ROQ_IB1_START(x) ((x) << 0)
  157. #define ROQ_IB2_START(x) ((x) << 8)
  158. #define CP_MEQ_THRESHOLDS 0x8764
  159. #define MEQ1_START(x) ((x) << 0)
  160. #define MEQ2_START(x) ((x) << 8)
  161. #define CP_PERFMON_CNTL 0x87FC
  162. #define VGT_CACHE_INVALIDATION 0x88C4
  163. #define CACHE_INVALIDATION(x) ((x) << 0)
  164. #define VC_ONLY 0
  165. #define TC_ONLY 1
  166. #define VC_AND_TC 2
  167. #define AUTO_INVLD_EN(x) ((x) << 6)
  168. #define NO_AUTO 0
  169. #define ES_AUTO 1
  170. #define GS_AUTO 2
  171. #define ES_AND_GS_AUTO 3
  172. #define VGT_GS_VERTEX_REUSE 0x88D4
  173. #define VGT_NUM_INSTANCES 0x8974
  174. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  175. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  176. #define PA_CL_ENHANCE 0x8A14
  177. #define CLIP_VTX_REORDER_ENA (1 << 0)
  178. #define NUM_CLIP_SEQ(x) ((x) << 1)
  179. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  180. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  181. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  182. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  183. #define PA_SC_FIFO_SIZE 0x8BCC
  184. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  185. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  186. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  187. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  188. #define SQ_CONFIG 0x8C00
  189. #define SX_DEBUG_1 0x9060
  190. #define SPI_CONFIG_CNTL_1 0x913C
  191. #define VTX_DONE_DELAY(x) ((x) << 0)
  192. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  193. #define CGTS_TCC_DISABLE 0x9148
  194. #define CGTS_USER_TCC_DISABLE 0x914C
  195. #define TCC_DISABLE_MASK 0xFFFF0000
  196. #define TCC_DISABLE_SHIFT 16
  197. #define CC_RB_BACKEND_DISABLE 0x98F4
  198. #define BACKEND_DISABLE(x) ((x) << 16)
  199. #define GB_ADDR_CONFIG 0x98F8
  200. #define NUM_PIPES(x) ((x) << 0)
  201. #define NUM_PIPES_MASK 0x00000007
  202. #define NUM_PIPES_SHIFT 0
  203. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  204. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  205. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  206. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  207. #define NUM_SHADER_ENGINES_MASK 0x00003000
  208. #define NUM_SHADER_ENGINES_SHIFT 12
  209. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  210. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  211. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  212. #define NUM_GPUS(x) ((x) << 20)
  213. #define NUM_GPUS_MASK 0x00700000
  214. #define NUM_GPUS_SHIFT 20
  215. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  216. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  217. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  218. #define ROW_SIZE(x) ((x) << 28)
  219. #define ROW_SIZE_MASK 0x30000000
  220. #define ROW_SIZE_SHIFT 28
  221. #define GB_TILE_MODE0 0x9910
  222. # define MICRO_TILE_MODE(x) ((x) << 0)
  223. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  224. # define ADDR_SURF_THIN_MICRO_TILING 1
  225. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  226. # define ARRAY_MODE(x) ((x) << 2)
  227. # define ARRAY_LINEAR_GENERAL 0
  228. # define ARRAY_LINEAR_ALIGNED 1
  229. # define ARRAY_1D_TILED_THIN1 2
  230. # define ARRAY_2D_TILED_THIN1 4
  231. # define PIPE_CONFIG(x) ((x) << 6)
  232. # define ADDR_SURF_P2 0
  233. # define ADDR_SURF_P4_8x16 4
  234. # define ADDR_SURF_P4_16x16 5
  235. # define ADDR_SURF_P4_16x32 6
  236. # define ADDR_SURF_P4_32x32 7
  237. # define ADDR_SURF_P8_16x16_8x16 8
  238. # define ADDR_SURF_P8_16x32_8x16 9
  239. # define ADDR_SURF_P8_32x32_8x16 10
  240. # define ADDR_SURF_P8_16x32_16x16 11
  241. # define ADDR_SURF_P8_32x32_16x16 12
  242. # define ADDR_SURF_P8_32x32_16x32 13
  243. # define ADDR_SURF_P8_32x64_32x32 14
  244. # define TILE_SPLIT(x) ((x) << 11)
  245. # define ADDR_SURF_TILE_SPLIT_64B 0
  246. # define ADDR_SURF_TILE_SPLIT_128B 1
  247. # define ADDR_SURF_TILE_SPLIT_256B 2
  248. # define ADDR_SURF_TILE_SPLIT_512B 3
  249. # define ADDR_SURF_TILE_SPLIT_1KB 4
  250. # define ADDR_SURF_TILE_SPLIT_2KB 5
  251. # define ADDR_SURF_TILE_SPLIT_4KB 6
  252. # define BANK_WIDTH(x) ((x) << 14)
  253. # define ADDR_SURF_BANK_WIDTH_1 0
  254. # define ADDR_SURF_BANK_WIDTH_2 1
  255. # define ADDR_SURF_BANK_WIDTH_4 2
  256. # define ADDR_SURF_BANK_WIDTH_8 3
  257. # define BANK_HEIGHT(x) ((x) << 16)
  258. # define ADDR_SURF_BANK_HEIGHT_1 0
  259. # define ADDR_SURF_BANK_HEIGHT_2 1
  260. # define ADDR_SURF_BANK_HEIGHT_4 2
  261. # define ADDR_SURF_BANK_HEIGHT_8 3
  262. # define MACRO_TILE_ASPECT(x) ((x) << 18)
  263. # define ADDR_SURF_MACRO_ASPECT_1 0
  264. # define ADDR_SURF_MACRO_ASPECT_2 1
  265. # define ADDR_SURF_MACRO_ASPECT_4 2
  266. # define ADDR_SURF_MACRO_ASPECT_8 3
  267. # define NUM_BANKS(x) ((x) << 20)
  268. # define ADDR_SURF_2_BANK 0
  269. # define ADDR_SURF_4_BANK 1
  270. # define ADDR_SURF_8_BANK 2
  271. # define ADDR_SURF_16_BANK 3
  272. #define CB_PERFCOUNTER0_SELECT0 0x9a20
  273. #define CB_PERFCOUNTER0_SELECT1 0x9a24
  274. #define CB_PERFCOUNTER1_SELECT0 0x9a28
  275. #define CB_PERFCOUNTER1_SELECT1 0x9a2c
  276. #define CB_PERFCOUNTER2_SELECT0 0x9a30
  277. #define CB_PERFCOUNTER2_SELECT1 0x9a34
  278. #define CB_PERFCOUNTER3_SELECT0 0x9a38
  279. #define CB_PERFCOUNTER3_SELECT1 0x9a3c
  280. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  281. #define BACKEND_DISABLE_MASK 0x00FF0000
  282. #define BACKEND_DISABLE_SHIFT 16
  283. #define TCP_CHAN_STEER_LO 0xac0c
  284. #define TCP_CHAN_STEER_HI 0xac10
  285. #endif