evergreen.c 95 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  42. {
  43. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  44. u32 tmp;
  45. /* make sure flip is at vb rather than hb */
  46. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  47. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  48. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  49. /* set pageflip to happen anywhere in vblank interval */
  50. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  51. /* enable the pflip int */
  52. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  53. }
  54. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  55. {
  56. /* disable the pflip int */
  57. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  58. }
  59. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  60. {
  61. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  62. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  63. /* Lock the graphics update lock */
  64. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  65. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  66. /* update the scanout addresses */
  67. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  68. upper_32_bits(crtc_base));
  69. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  70. (u32)crtc_base);
  71. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  72. upper_32_bits(crtc_base));
  73. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  74. (u32)crtc_base);
  75. /* Wait for update_pending to go high. */
  76. while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
  77. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  78. /* Unlock the lock, so double-buffering can take place inside vblank */
  79. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  80. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  81. /* Return current update_pending status: */
  82. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  83. }
  84. /* get temperature in millidegrees */
  85. u32 evergreen_get_temp(struct radeon_device *rdev)
  86. {
  87. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  88. ASIC_T_SHIFT;
  89. u32 actual_temp = 0;
  90. if ((temp >> 10) & 1)
  91. actual_temp = 0;
  92. else if ((temp >> 9) & 1)
  93. actual_temp = 255;
  94. else
  95. actual_temp = (temp >> 1) & 0xff;
  96. return actual_temp * 1000;
  97. }
  98. u32 sumo_get_temp(struct radeon_device *rdev)
  99. {
  100. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  101. u32 actual_temp = (temp >> 1) & 0xff;
  102. return actual_temp * 1000;
  103. }
  104. void evergreen_pm_misc(struct radeon_device *rdev)
  105. {
  106. int req_ps_idx = rdev->pm.requested_power_state_index;
  107. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  108. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  109. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  110. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  111. if (voltage->voltage != rdev->pm.current_vddc) {
  112. radeon_atom_set_voltage(rdev, voltage->voltage);
  113. rdev->pm.current_vddc = voltage->voltage;
  114. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  115. }
  116. }
  117. }
  118. void evergreen_pm_prepare(struct radeon_device *rdev)
  119. {
  120. struct drm_device *ddev = rdev->ddev;
  121. struct drm_crtc *crtc;
  122. struct radeon_crtc *radeon_crtc;
  123. u32 tmp;
  124. /* disable any active CRTCs */
  125. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  126. radeon_crtc = to_radeon_crtc(crtc);
  127. if (radeon_crtc->enabled) {
  128. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  129. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  130. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  131. }
  132. }
  133. }
  134. void evergreen_pm_finish(struct radeon_device *rdev)
  135. {
  136. struct drm_device *ddev = rdev->ddev;
  137. struct drm_crtc *crtc;
  138. struct radeon_crtc *radeon_crtc;
  139. u32 tmp;
  140. /* enable any active CRTCs */
  141. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  142. radeon_crtc = to_radeon_crtc(crtc);
  143. if (radeon_crtc->enabled) {
  144. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  145. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  146. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  147. }
  148. }
  149. }
  150. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  151. {
  152. bool connected = false;
  153. switch (hpd) {
  154. case RADEON_HPD_1:
  155. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  156. connected = true;
  157. break;
  158. case RADEON_HPD_2:
  159. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  160. connected = true;
  161. break;
  162. case RADEON_HPD_3:
  163. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  164. connected = true;
  165. break;
  166. case RADEON_HPD_4:
  167. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  168. connected = true;
  169. break;
  170. case RADEON_HPD_5:
  171. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  172. connected = true;
  173. break;
  174. case RADEON_HPD_6:
  175. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  176. connected = true;
  177. break;
  178. default:
  179. break;
  180. }
  181. return connected;
  182. }
  183. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  184. enum radeon_hpd_id hpd)
  185. {
  186. u32 tmp;
  187. bool connected = evergreen_hpd_sense(rdev, hpd);
  188. switch (hpd) {
  189. case RADEON_HPD_1:
  190. tmp = RREG32(DC_HPD1_INT_CONTROL);
  191. if (connected)
  192. tmp &= ~DC_HPDx_INT_POLARITY;
  193. else
  194. tmp |= DC_HPDx_INT_POLARITY;
  195. WREG32(DC_HPD1_INT_CONTROL, tmp);
  196. break;
  197. case RADEON_HPD_2:
  198. tmp = RREG32(DC_HPD2_INT_CONTROL);
  199. if (connected)
  200. tmp &= ~DC_HPDx_INT_POLARITY;
  201. else
  202. tmp |= DC_HPDx_INT_POLARITY;
  203. WREG32(DC_HPD2_INT_CONTROL, tmp);
  204. break;
  205. case RADEON_HPD_3:
  206. tmp = RREG32(DC_HPD3_INT_CONTROL);
  207. if (connected)
  208. tmp &= ~DC_HPDx_INT_POLARITY;
  209. else
  210. tmp |= DC_HPDx_INT_POLARITY;
  211. WREG32(DC_HPD3_INT_CONTROL, tmp);
  212. break;
  213. case RADEON_HPD_4:
  214. tmp = RREG32(DC_HPD4_INT_CONTROL);
  215. if (connected)
  216. tmp &= ~DC_HPDx_INT_POLARITY;
  217. else
  218. tmp |= DC_HPDx_INT_POLARITY;
  219. WREG32(DC_HPD4_INT_CONTROL, tmp);
  220. break;
  221. case RADEON_HPD_5:
  222. tmp = RREG32(DC_HPD5_INT_CONTROL);
  223. if (connected)
  224. tmp &= ~DC_HPDx_INT_POLARITY;
  225. else
  226. tmp |= DC_HPDx_INT_POLARITY;
  227. WREG32(DC_HPD5_INT_CONTROL, tmp);
  228. break;
  229. case RADEON_HPD_6:
  230. tmp = RREG32(DC_HPD6_INT_CONTROL);
  231. if (connected)
  232. tmp &= ~DC_HPDx_INT_POLARITY;
  233. else
  234. tmp |= DC_HPDx_INT_POLARITY;
  235. WREG32(DC_HPD6_INT_CONTROL, tmp);
  236. break;
  237. default:
  238. break;
  239. }
  240. }
  241. void evergreen_hpd_init(struct radeon_device *rdev)
  242. {
  243. struct drm_device *dev = rdev->ddev;
  244. struct drm_connector *connector;
  245. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  246. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  247. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  248. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  249. switch (radeon_connector->hpd.hpd) {
  250. case RADEON_HPD_1:
  251. WREG32(DC_HPD1_CONTROL, tmp);
  252. rdev->irq.hpd[0] = true;
  253. break;
  254. case RADEON_HPD_2:
  255. WREG32(DC_HPD2_CONTROL, tmp);
  256. rdev->irq.hpd[1] = true;
  257. break;
  258. case RADEON_HPD_3:
  259. WREG32(DC_HPD3_CONTROL, tmp);
  260. rdev->irq.hpd[2] = true;
  261. break;
  262. case RADEON_HPD_4:
  263. WREG32(DC_HPD4_CONTROL, tmp);
  264. rdev->irq.hpd[3] = true;
  265. break;
  266. case RADEON_HPD_5:
  267. WREG32(DC_HPD5_CONTROL, tmp);
  268. rdev->irq.hpd[4] = true;
  269. break;
  270. case RADEON_HPD_6:
  271. WREG32(DC_HPD6_CONTROL, tmp);
  272. rdev->irq.hpd[5] = true;
  273. break;
  274. default:
  275. break;
  276. }
  277. }
  278. if (rdev->irq.installed)
  279. evergreen_irq_set(rdev);
  280. }
  281. void evergreen_hpd_fini(struct radeon_device *rdev)
  282. {
  283. struct drm_device *dev = rdev->ddev;
  284. struct drm_connector *connector;
  285. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  286. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  287. switch (radeon_connector->hpd.hpd) {
  288. case RADEON_HPD_1:
  289. WREG32(DC_HPD1_CONTROL, 0);
  290. rdev->irq.hpd[0] = false;
  291. break;
  292. case RADEON_HPD_2:
  293. WREG32(DC_HPD2_CONTROL, 0);
  294. rdev->irq.hpd[1] = false;
  295. break;
  296. case RADEON_HPD_3:
  297. WREG32(DC_HPD3_CONTROL, 0);
  298. rdev->irq.hpd[2] = false;
  299. break;
  300. case RADEON_HPD_4:
  301. WREG32(DC_HPD4_CONTROL, 0);
  302. rdev->irq.hpd[3] = false;
  303. break;
  304. case RADEON_HPD_5:
  305. WREG32(DC_HPD5_CONTROL, 0);
  306. rdev->irq.hpd[4] = false;
  307. break;
  308. case RADEON_HPD_6:
  309. WREG32(DC_HPD6_CONTROL, 0);
  310. rdev->irq.hpd[5] = false;
  311. break;
  312. default:
  313. break;
  314. }
  315. }
  316. }
  317. /* watermark setup */
  318. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  319. struct radeon_crtc *radeon_crtc,
  320. struct drm_display_mode *mode,
  321. struct drm_display_mode *other_mode)
  322. {
  323. u32 tmp = 0;
  324. /*
  325. * Line Buffer Setup
  326. * There are 3 line buffers, each one shared by 2 display controllers.
  327. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  328. * the display controllers. The paritioning is done via one of four
  329. * preset allocations specified in bits 2:0:
  330. * first display controller
  331. * 0 - first half of lb (3840 * 2)
  332. * 1 - first 3/4 of lb (5760 * 2)
  333. * 2 - whole lb (7680 * 2)
  334. * 3 - first 1/4 of lb (1920 * 2)
  335. * second display controller
  336. * 4 - second half of lb (3840 * 2)
  337. * 5 - second 3/4 of lb (5760 * 2)
  338. * 6 - whole lb (7680 * 2)
  339. * 7 - last 1/4 of lb (1920 * 2)
  340. */
  341. if (mode && other_mode) {
  342. if (mode->hdisplay > other_mode->hdisplay) {
  343. if (mode->hdisplay > 2560)
  344. tmp = 1; /* 3/4 */
  345. else
  346. tmp = 0; /* 1/2 */
  347. } else if (other_mode->hdisplay > mode->hdisplay) {
  348. if (other_mode->hdisplay > 2560)
  349. tmp = 3; /* 1/4 */
  350. else
  351. tmp = 0; /* 1/2 */
  352. } else
  353. tmp = 0; /* 1/2 */
  354. } else if (mode)
  355. tmp = 2; /* whole */
  356. else if (other_mode)
  357. tmp = 3; /* 1/4 */
  358. /* second controller of the pair uses second half of the lb */
  359. if (radeon_crtc->crtc_id % 2)
  360. tmp += 4;
  361. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  362. switch (tmp) {
  363. case 0:
  364. case 4:
  365. default:
  366. return 3840 * 2;
  367. case 1:
  368. case 5:
  369. return 5760 * 2;
  370. case 2:
  371. case 6:
  372. return 7680 * 2;
  373. case 3:
  374. case 7:
  375. return 1920 * 2;
  376. }
  377. }
  378. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  379. {
  380. u32 tmp = RREG32(MC_SHARED_CHMAP);
  381. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  382. case 0:
  383. default:
  384. return 1;
  385. case 1:
  386. return 2;
  387. case 2:
  388. return 4;
  389. case 3:
  390. return 8;
  391. }
  392. }
  393. struct evergreen_wm_params {
  394. u32 dram_channels; /* number of dram channels */
  395. u32 yclk; /* bandwidth per dram data pin in kHz */
  396. u32 sclk; /* engine clock in kHz */
  397. u32 disp_clk; /* display clock in kHz */
  398. u32 src_width; /* viewport width */
  399. u32 active_time; /* active display time in ns */
  400. u32 blank_time; /* blank time in ns */
  401. bool interlaced; /* mode is interlaced */
  402. fixed20_12 vsc; /* vertical scale ratio */
  403. u32 num_heads; /* number of active crtcs */
  404. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  405. u32 lb_size; /* line buffer allocated to pipe */
  406. u32 vtaps; /* vertical scaler taps */
  407. };
  408. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  409. {
  410. /* Calculate DRAM Bandwidth and the part allocated to display. */
  411. fixed20_12 dram_efficiency; /* 0.7 */
  412. fixed20_12 yclk, dram_channels, bandwidth;
  413. fixed20_12 a;
  414. a.full = dfixed_const(1000);
  415. yclk.full = dfixed_const(wm->yclk);
  416. yclk.full = dfixed_div(yclk, a);
  417. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  418. a.full = dfixed_const(10);
  419. dram_efficiency.full = dfixed_const(7);
  420. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  421. bandwidth.full = dfixed_mul(dram_channels, yclk);
  422. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  423. return dfixed_trunc(bandwidth);
  424. }
  425. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  426. {
  427. /* Calculate DRAM Bandwidth and the part allocated to display. */
  428. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  429. fixed20_12 yclk, dram_channels, bandwidth;
  430. fixed20_12 a;
  431. a.full = dfixed_const(1000);
  432. yclk.full = dfixed_const(wm->yclk);
  433. yclk.full = dfixed_div(yclk, a);
  434. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  435. a.full = dfixed_const(10);
  436. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  437. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  438. bandwidth.full = dfixed_mul(dram_channels, yclk);
  439. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  440. return dfixed_trunc(bandwidth);
  441. }
  442. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  443. {
  444. /* Calculate the display Data return Bandwidth */
  445. fixed20_12 return_efficiency; /* 0.8 */
  446. fixed20_12 sclk, bandwidth;
  447. fixed20_12 a;
  448. a.full = dfixed_const(1000);
  449. sclk.full = dfixed_const(wm->sclk);
  450. sclk.full = dfixed_div(sclk, a);
  451. a.full = dfixed_const(10);
  452. return_efficiency.full = dfixed_const(8);
  453. return_efficiency.full = dfixed_div(return_efficiency, a);
  454. a.full = dfixed_const(32);
  455. bandwidth.full = dfixed_mul(a, sclk);
  456. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  457. return dfixed_trunc(bandwidth);
  458. }
  459. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  460. {
  461. /* Calculate the DMIF Request Bandwidth */
  462. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  463. fixed20_12 disp_clk, bandwidth;
  464. fixed20_12 a;
  465. a.full = dfixed_const(1000);
  466. disp_clk.full = dfixed_const(wm->disp_clk);
  467. disp_clk.full = dfixed_div(disp_clk, a);
  468. a.full = dfixed_const(10);
  469. disp_clk_request_efficiency.full = dfixed_const(8);
  470. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  471. a.full = dfixed_const(32);
  472. bandwidth.full = dfixed_mul(a, disp_clk);
  473. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  474. return dfixed_trunc(bandwidth);
  475. }
  476. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  477. {
  478. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  479. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  480. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  481. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  482. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  483. }
  484. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  485. {
  486. /* Calculate the display mode Average Bandwidth
  487. * DisplayMode should contain the source and destination dimensions,
  488. * timing, etc.
  489. */
  490. fixed20_12 bpp;
  491. fixed20_12 line_time;
  492. fixed20_12 src_width;
  493. fixed20_12 bandwidth;
  494. fixed20_12 a;
  495. a.full = dfixed_const(1000);
  496. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  497. line_time.full = dfixed_div(line_time, a);
  498. bpp.full = dfixed_const(wm->bytes_per_pixel);
  499. src_width.full = dfixed_const(wm->src_width);
  500. bandwidth.full = dfixed_mul(src_width, bpp);
  501. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  502. bandwidth.full = dfixed_div(bandwidth, line_time);
  503. return dfixed_trunc(bandwidth);
  504. }
  505. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  506. {
  507. /* First calcualte the latency in ns */
  508. u32 mc_latency = 2000; /* 2000 ns. */
  509. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  510. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  511. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  512. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  513. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  514. (wm->num_heads * cursor_line_pair_return_time);
  515. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  516. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  517. fixed20_12 a, b, c;
  518. if (wm->num_heads == 0)
  519. return 0;
  520. a.full = dfixed_const(2);
  521. b.full = dfixed_const(1);
  522. if ((wm->vsc.full > a.full) ||
  523. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  524. (wm->vtaps >= 5) ||
  525. ((wm->vsc.full >= a.full) && wm->interlaced))
  526. max_src_lines_per_dst_line = 4;
  527. else
  528. max_src_lines_per_dst_line = 2;
  529. a.full = dfixed_const(available_bandwidth);
  530. b.full = dfixed_const(wm->num_heads);
  531. a.full = dfixed_div(a, b);
  532. b.full = dfixed_const(1000);
  533. c.full = dfixed_const(wm->disp_clk);
  534. b.full = dfixed_div(c, b);
  535. c.full = dfixed_const(wm->bytes_per_pixel);
  536. b.full = dfixed_mul(b, c);
  537. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  538. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  539. b.full = dfixed_const(1000);
  540. c.full = dfixed_const(lb_fill_bw);
  541. b.full = dfixed_div(c, b);
  542. a.full = dfixed_div(a, b);
  543. line_fill_time = dfixed_trunc(a);
  544. if (line_fill_time < wm->active_time)
  545. return latency;
  546. else
  547. return latency + (line_fill_time - wm->active_time);
  548. }
  549. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  550. {
  551. if (evergreen_average_bandwidth(wm) <=
  552. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  553. return true;
  554. else
  555. return false;
  556. };
  557. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  558. {
  559. if (evergreen_average_bandwidth(wm) <=
  560. (evergreen_available_bandwidth(wm) / wm->num_heads))
  561. return true;
  562. else
  563. return false;
  564. };
  565. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  566. {
  567. u32 lb_partitions = wm->lb_size / wm->src_width;
  568. u32 line_time = wm->active_time + wm->blank_time;
  569. u32 latency_tolerant_lines;
  570. u32 latency_hiding;
  571. fixed20_12 a;
  572. a.full = dfixed_const(1);
  573. if (wm->vsc.full > a.full)
  574. latency_tolerant_lines = 1;
  575. else {
  576. if (lb_partitions <= (wm->vtaps + 1))
  577. latency_tolerant_lines = 1;
  578. else
  579. latency_tolerant_lines = 2;
  580. }
  581. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  582. if (evergreen_latency_watermark(wm) <= latency_hiding)
  583. return true;
  584. else
  585. return false;
  586. }
  587. static void evergreen_program_watermarks(struct radeon_device *rdev,
  588. struct radeon_crtc *radeon_crtc,
  589. u32 lb_size, u32 num_heads)
  590. {
  591. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  592. struct evergreen_wm_params wm;
  593. u32 pixel_period;
  594. u32 line_time = 0;
  595. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  596. u32 priority_a_mark = 0, priority_b_mark = 0;
  597. u32 priority_a_cnt = PRIORITY_OFF;
  598. u32 priority_b_cnt = PRIORITY_OFF;
  599. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  600. u32 tmp, arb_control3;
  601. fixed20_12 a, b, c;
  602. if (radeon_crtc->base.enabled && num_heads && mode) {
  603. pixel_period = 1000000 / (u32)mode->clock;
  604. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  605. priority_a_cnt = 0;
  606. priority_b_cnt = 0;
  607. wm.yclk = rdev->pm.current_mclk * 10;
  608. wm.sclk = rdev->pm.current_sclk * 10;
  609. wm.disp_clk = mode->clock;
  610. wm.src_width = mode->crtc_hdisplay;
  611. wm.active_time = mode->crtc_hdisplay * pixel_period;
  612. wm.blank_time = line_time - wm.active_time;
  613. wm.interlaced = false;
  614. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  615. wm.interlaced = true;
  616. wm.vsc = radeon_crtc->vsc;
  617. wm.vtaps = 1;
  618. if (radeon_crtc->rmx_type != RMX_OFF)
  619. wm.vtaps = 2;
  620. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  621. wm.lb_size = lb_size;
  622. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  623. wm.num_heads = num_heads;
  624. /* set for high clocks */
  625. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  626. /* set for low clocks */
  627. /* wm.yclk = low clk; wm.sclk = low clk */
  628. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  629. /* possibly force display priority to high */
  630. /* should really do this at mode validation time... */
  631. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  632. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  633. !evergreen_check_latency_hiding(&wm) ||
  634. (rdev->disp_priority == 2)) {
  635. DRM_INFO("force priority to high\n");
  636. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  637. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  638. }
  639. a.full = dfixed_const(1000);
  640. b.full = dfixed_const(mode->clock);
  641. b.full = dfixed_div(b, a);
  642. c.full = dfixed_const(latency_watermark_a);
  643. c.full = dfixed_mul(c, b);
  644. c.full = dfixed_mul(c, radeon_crtc->hsc);
  645. c.full = dfixed_div(c, a);
  646. a.full = dfixed_const(16);
  647. c.full = dfixed_div(c, a);
  648. priority_a_mark = dfixed_trunc(c);
  649. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  650. a.full = dfixed_const(1000);
  651. b.full = dfixed_const(mode->clock);
  652. b.full = dfixed_div(b, a);
  653. c.full = dfixed_const(latency_watermark_b);
  654. c.full = dfixed_mul(c, b);
  655. c.full = dfixed_mul(c, radeon_crtc->hsc);
  656. c.full = dfixed_div(c, a);
  657. a.full = dfixed_const(16);
  658. c.full = dfixed_div(c, a);
  659. priority_b_mark = dfixed_trunc(c);
  660. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  661. }
  662. /* select wm A */
  663. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  664. tmp = arb_control3;
  665. tmp &= ~LATENCY_WATERMARK_MASK(3);
  666. tmp |= LATENCY_WATERMARK_MASK(1);
  667. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  668. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  669. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  670. LATENCY_HIGH_WATERMARK(line_time)));
  671. /* select wm B */
  672. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  673. tmp &= ~LATENCY_WATERMARK_MASK(3);
  674. tmp |= LATENCY_WATERMARK_MASK(2);
  675. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  676. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  677. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  678. LATENCY_HIGH_WATERMARK(line_time)));
  679. /* restore original selection */
  680. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  681. /* write the priority marks */
  682. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  683. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  684. }
  685. void evergreen_bandwidth_update(struct radeon_device *rdev)
  686. {
  687. struct drm_display_mode *mode0 = NULL;
  688. struct drm_display_mode *mode1 = NULL;
  689. u32 num_heads = 0, lb_size;
  690. int i;
  691. radeon_update_display_priority(rdev);
  692. for (i = 0; i < rdev->num_crtc; i++) {
  693. if (rdev->mode_info.crtcs[i]->base.enabled)
  694. num_heads++;
  695. }
  696. for (i = 0; i < rdev->num_crtc; i += 2) {
  697. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  698. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  699. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  700. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  701. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  702. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  703. }
  704. }
  705. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  706. {
  707. unsigned i;
  708. u32 tmp;
  709. for (i = 0; i < rdev->usec_timeout; i++) {
  710. /* read MC_STATUS */
  711. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  712. if (!tmp)
  713. return 0;
  714. udelay(1);
  715. }
  716. return -1;
  717. }
  718. /*
  719. * GART
  720. */
  721. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  722. {
  723. unsigned i;
  724. u32 tmp;
  725. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  726. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  727. for (i = 0; i < rdev->usec_timeout; i++) {
  728. /* read MC_STATUS */
  729. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  730. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  731. if (tmp == 2) {
  732. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  733. return;
  734. }
  735. if (tmp) {
  736. return;
  737. }
  738. udelay(1);
  739. }
  740. }
  741. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  742. {
  743. u32 tmp;
  744. int r;
  745. if (rdev->gart.table.vram.robj == NULL) {
  746. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  747. return -EINVAL;
  748. }
  749. r = radeon_gart_table_vram_pin(rdev);
  750. if (r)
  751. return r;
  752. radeon_gart_restore(rdev);
  753. /* Setup L2 cache */
  754. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  755. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  756. EFFECTIVE_L2_QUEUE_SIZE(7));
  757. WREG32(VM_L2_CNTL2, 0);
  758. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  759. /* Setup TLB control */
  760. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  761. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  762. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  763. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  764. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  765. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  766. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  767. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  768. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  769. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  770. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  771. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  772. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  773. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  774. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  775. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  776. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  777. (u32)(rdev->dummy_page.addr >> 12));
  778. WREG32(VM_CONTEXT1_CNTL, 0);
  779. evergreen_pcie_gart_tlb_flush(rdev);
  780. rdev->gart.ready = true;
  781. return 0;
  782. }
  783. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  784. {
  785. u32 tmp;
  786. int r;
  787. /* Disable all tables */
  788. WREG32(VM_CONTEXT0_CNTL, 0);
  789. WREG32(VM_CONTEXT1_CNTL, 0);
  790. /* Setup L2 cache */
  791. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  792. EFFECTIVE_L2_QUEUE_SIZE(7));
  793. WREG32(VM_L2_CNTL2, 0);
  794. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  795. /* Setup TLB control */
  796. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  797. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  798. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  799. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  800. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  801. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  802. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  803. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  804. if (rdev->gart.table.vram.robj) {
  805. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  806. if (likely(r == 0)) {
  807. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  808. radeon_bo_unpin(rdev->gart.table.vram.robj);
  809. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  810. }
  811. }
  812. }
  813. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  814. {
  815. evergreen_pcie_gart_disable(rdev);
  816. radeon_gart_table_vram_free(rdev);
  817. radeon_gart_fini(rdev);
  818. }
  819. void evergreen_agp_enable(struct radeon_device *rdev)
  820. {
  821. u32 tmp;
  822. /* Setup L2 cache */
  823. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  824. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  825. EFFECTIVE_L2_QUEUE_SIZE(7));
  826. WREG32(VM_L2_CNTL2, 0);
  827. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  828. /* Setup TLB control */
  829. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  830. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  831. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  832. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  833. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  834. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  835. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  836. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  837. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  838. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  839. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  840. WREG32(VM_CONTEXT0_CNTL, 0);
  841. WREG32(VM_CONTEXT1_CNTL, 0);
  842. }
  843. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  844. {
  845. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  846. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  847. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  848. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  849. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  850. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  851. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  852. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  853. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  854. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  855. if (!(rdev->flags & RADEON_IS_IGP)) {
  856. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  857. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  858. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  859. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  860. }
  861. /* Stop all video */
  862. WREG32(VGA_RENDER_CONTROL, 0);
  863. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  864. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  865. if (!(rdev->flags & RADEON_IS_IGP)) {
  866. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  867. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  868. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  869. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  870. }
  871. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  872. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  873. if (!(rdev->flags & RADEON_IS_IGP)) {
  874. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  875. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  876. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  877. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  878. }
  879. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  880. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  881. if (!(rdev->flags & RADEON_IS_IGP)) {
  882. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  883. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  884. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  885. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  886. }
  887. WREG32(D1VGA_CONTROL, 0);
  888. WREG32(D2VGA_CONTROL, 0);
  889. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  890. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  891. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  892. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  893. }
  894. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  895. {
  896. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  897. upper_32_bits(rdev->mc.vram_start));
  898. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  899. upper_32_bits(rdev->mc.vram_start));
  900. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  901. (u32)rdev->mc.vram_start);
  902. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  903. (u32)rdev->mc.vram_start);
  904. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  905. upper_32_bits(rdev->mc.vram_start));
  906. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  907. upper_32_bits(rdev->mc.vram_start));
  908. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  909. (u32)rdev->mc.vram_start);
  910. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  911. (u32)rdev->mc.vram_start);
  912. if (!(rdev->flags & RADEON_IS_IGP)) {
  913. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  914. upper_32_bits(rdev->mc.vram_start));
  915. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  916. upper_32_bits(rdev->mc.vram_start));
  917. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  918. (u32)rdev->mc.vram_start);
  919. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  920. (u32)rdev->mc.vram_start);
  921. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  922. upper_32_bits(rdev->mc.vram_start));
  923. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  924. upper_32_bits(rdev->mc.vram_start));
  925. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  926. (u32)rdev->mc.vram_start);
  927. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  928. (u32)rdev->mc.vram_start);
  929. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  930. upper_32_bits(rdev->mc.vram_start));
  931. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  932. upper_32_bits(rdev->mc.vram_start));
  933. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  934. (u32)rdev->mc.vram_start);
  935. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  936. (u32)rdev->mc.vram_start);
  937. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  938. upper_32_bits(rdev->mc.vram_start));
  939. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  940. upper_32_bits(rdev->mc.vram_start));
  941. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  942. (u32)rdev->mc.vram_start);
  943. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  944. (u32)rdev->mc.vram_start);
  945. }
  946. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  947. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  948. /* Unlock host access */
  949. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  950. mdelay(1);
  951. /* Restore video state */
  952. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  953. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  954. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  955. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  956. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  957. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  958. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  959. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  960. if (!(rdev->flags & RADEON_IS_IGP)) {
  961. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  962. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  963. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  964. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  965. }
  966. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  967. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  968. if (!(rdev->flags & RADEON_IS_IGP)) {
  969. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  970. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  971. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  972. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  973. }
  974. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  975. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  976. if (!(rdev->flags & RADEON_IS_IGP)) {
  977. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  978. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  979. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  980. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  981. }
  982. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  983. }
  984. static void evergreen_mc_program(struct radeon_device *rdev)
  985. {
  986. struct evergreen_mc_save save;
  987. u32 tmp;
  988. int i, j;
  989. /* Initialize HDP */
  990. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  991. WREG32((0x2c14 + j), 0x00000000);
  992. WREG32((0x2c18 + j), 0x00000000);
  993. WREG32((0x2c1c + j), 0x00000000);
  994. WREG32((0x2c20 + j), 0x00000000);
  995. WREG32((0x2c24 + j), 0x00000000);
  996. }
  997. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  998. evergreen_mc_stop(rdev, &save);
  999. if (evergreen_mc_wait_for_idle(rdev)) {
  1000. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1001. }
  1002. /* Lockout access through VGA aperture*/
  1003. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1004. /* Update configuration */
  1005. if (rdev->flags & RADEON_IS_AGP) {
  1006. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1007. /* VRAM before AGP */
  1008. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1009. rdev->mc.vram_start >> 12);
  1010. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1011. rdev->mc.gtt_end >> 12);
  1012. } else {
  1013. /* VRAM after AGP */
  1014. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1015. rdev->mc.gtt_start >> 12);
  1016. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1017. rdev->mc.vram_end >> 12);
  1018. }
  1019. } else {
  1020. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1021. rdev->mc.vram_start >> 12);
  1022. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1023. rdev->mc.vram_end >> 12);
  1024. }
  1025. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1026. if (rdev->flags & RADEON_IS_IGP) {
  1027. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1028. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1029. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1030. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1031. }
  1032. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1033. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1034. WREG32(MC_VM_FB_LOCATION, tmp);
  1035. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1036. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1037. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1038. if (rdev->flags & RADEON_IS_AGP) {
  1039. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1040. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1041. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1042. } else {
  1043. WREG32(MC_VM_AGP_BASE, 0);
  1044. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1045. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1046. }
  1047. if (evergreen_mc_wait_for_idle(rdev)) {
  1048. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1049. }
  1050. evergreen_mc_resume(rdev, &save);
  1051. /* we need to own VRAM, so turn off the VGA renderer here
  1052. * to stop it overwriting our objects */
  1053. rv515_vga_render_disable(rdev);
  1054. }
  1055. /*
  1056. * CP.
  1057. */
  1058. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1059. {
  1060. const __be32 *fw_data;
  1061. int i;
  1062. if (!rdev->me_fw || !rdev->pfp_fw)
  1063. return -EINVAL;
  1064. r700_cp_stop(rdev);
  1065. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  1066. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1067. WREG32(CP_PFP_UCODE_ADDR, 0);
  1068. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1069. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1070. WREG32(CP_PFP_UCODE_ADDR, 0);
  1071. fw_data = (const __be32 *)rdev->me_fw->data;
  1072. WREG32(CP_ME_RAM_WADDR, 0);
  1073. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1074. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1075. WREG32(CP_PFP_UCODE_ADDR, 0);
  1076. WREG32(CP_ME_RAM_WADDR, 0);
  1077. WREG32(CP_ME_RAM_RADDR, 0);
  1078. return 0;
  1079. }
  1080. static int evergreen_cp_start(struct radeon_device *rdev)
  1081. {
  1082. int r, i;
  1083. uint32_t cp_me;
  1084. r = radeon_ring_lock(rdev, 7);
  1085. if (r) {
  1086. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1087. return r;
  1088. }
  1089. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1090. radeon_ring_write(rdev, 0x1);
  1091. radeon_ring_write(rdev, 0x0);
  1092. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1093. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1094. radeon_ring_write(rdev, 0);
  1095. radeon_ring_write(rdev, 0);
  1096. radeon_ring_unlock_commit(rdev);
  1097. cp_me = 0xff;
  1098. WREG32(CP_ME_CNTL, cp_me);
  1099. r = radeon_ring_lock(rdev, evergreen_default_size + 15);
  1100. if (r) {
  1101. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1102. return r;
  1103. }
  1104. /* setup clear context state */
  1105. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1106. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1107. for (i = 0; i < evergreen_default_size; i++)
  1108. radeon_ring_write(rdev, evergreen_default_state[i]);
  1109. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1110. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1111. /* set clear context state */
  1112. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1113. radeon_ring_write(rdev, 0);
  1114. /* SQ_VTX_BASE_VTX_LOC */
  1115. radeon_ring_write(rdev, 0xc0026f00);
  1116. radeon_ring_write(rdev, 0x00000000);
  1117. radeon_ring_write(rdev, 0x00000000);
  1118. radeon_ring_write(rdev, 0x00000000);
  1119. /* Clear consts */
  1120. radeon_ring_write(rdev, 0xc0036f00);
  1121. radeon_ring_write(rdev, 0x00000bc4);
  1122. radeon_ring_write(rdev, 0xffffffff);
  1123. radeon_ring_write(rdev, 0xffffffff);
  1124. radeon_ring_write(rdev, 0xffffffff);
  1125. radeon_ring_unlock_commit(rdev);
  1126. return 0;
  1127. }
  1128. int evergreen_cp_resume(struct radeon_device *rdev)
  1129. {
  1130. u32 tmp;
  1131. u32 rb_bufsz;
  1132. int r;
  1133. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1134. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1135. SOFT_RESET_PA |
  1136. SOFT_RESET_SH |
  1137. SOFT_RESET_VGT |
  1138. SOFT_RESET_SX));
  1139. RREG32(GRBM_SOFT_RESET);
  1140. mdelay(15);
  1141. WREG32(GRBM_SOFT_RESET, 0);
  1142. RREG32(GRBM_SOFT_RESET);
  1143. /* Set ring buffer size */
  1144. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1145. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1146. #ifdef __BIG_ENDIAN
  1147. tmp |= BUF_SWAP_32BIT;
  1148. #endif
  1149. WREG32(CP_RB_CNTL, tmp);
  1150. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1151. /* Set the write pointer delay */
  1152. WREG32(CP_RB_WPTR_DELAY, 0);
  1153. /* Initialize the ring buffer's read and write pointers */
  1154. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1155. WREG32(CP_RB_RPTR_WR, 0);
  1156. WREG32(CP_RB_WPTR, 0);
  1157. /* set the wb address wether it's enabled or not */
  1158. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1159. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1160. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1161. if (rdev->wb.enabled)
  1162. WREG32(SCRATCH_UMSK, 0xff);
  1163. else {
  1164. tmp |= RB_NO_UPDATE;
  1165. WREG32(SCRATCH_UMSK, 0);
  1166. }
  1167. mdelay(1);
  1168. WREG32(CP_RB_CNTL, tmp);
  1169. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1170. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1171. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1172. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1173. evergreen_cp_start(rdev);
  1174. rdev->cp.ready = true;
  1175. r = radeon_ring_test(rdev);
  1176. if (r) {
  1177. rdev->cp.ready = false;
  1178. return r;
  1179. }
  1180. return 0;
  1181. }
  1182. /*
  1183. * Core functions
  1184. */
  1185. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1186. u32 num_tile_pipes,
  1187. u32 num_backends,
  1188. u32 backend_disable_mask)
  1189. {
  1190. u32 backend_map = 0;
  1191. u32 enabled_backends_mask = 0;
  1192. u32 enabled_backends_count = 0;
  1193. u32 cur_pipe;
  1194. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1195. u32 cur_backend = 0;
  1196. u32 i;
  1197. bool force_no_swizzle;
  1198. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1199. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1200. if (num_tile_pipes < 1)
  1201. num_tile_pipes = 1;
  1202. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1203. num_backends = EVERGREEN_MAX_BACKENDS;
  1204. if (num_backends < 1)
  1205. num_backends = 1;
  1206. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1207. if (((backend_disable_mask >> i) & 1) == 0) {
  1208. enabled_backends_mask |= (1 << i);
  1209. ++enabled_backends_count;
  1210. }
  1211. if (enabled_backends_count == num_backends)
  1212. break;
  1213. }
  1214. if (enabled_backends_count == 0) {
  1215. enabled_backends_mask = 1;
  1216. enabled_backends_count = 1;
  1217. }
  1218. if (enabled_backends_count != num_backends)
  1219. num_backends = enabled_backends_count;
  1220. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1221. switch (rdev->family) {
  1222. case CHIP_CEDAR:
  1223. case CHIP_REDWOOD:
  1224. case CHIP_PALM:
  1225. force_no_swizzle = false;
  1226. break;
  1227. case CHIP_CYPRESS:
  1228. case CHIP_HEMLOCK:
  1229. case CHIP_JUNIPER:
  1230. default:
  1231. force_no_swizzle = true;
  1232. break;
  1233. }
  1234. if (force_no_swizzle) {
  1235. bool last_backend_enabled = false;
  1236. force_no_swizzle = false;
  1237. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1238. if (((enabled_backends_mask >> i) & 1) == 1) {
  1239. if (last_backend_enabled)
  1240. force_no_swizzle = true;
  1241. last_backend_enabled = true;
  1242. } else
  1243. last_backend_enabled = false;
  1244. }
  1245. }
  1246. switch (num_tile_pipes) {
  1247. case 1:
  1248. case 3:
  1249. case 5:
  1250. case 7:
  1251. DRM_ERROR("odd number of pipes!\n");
  1252. break;
  1253. case 2:
  1254. swizzle_pipe[0] = 0;
  1255. swizzle_pipe[1] = 1;
  1256. break;
  1257. case 4:
  1258. if (force_no_swizzle) {
  1259. swizzle_pipe[0] = 0;
  1260. swizzle_pipe[1] = 1;
  1261. swizzle_pipe[2] = 2;
  1262. swizzle_pipe[3] = 3;
  1263. } else {
  1264. swizzle_pipe[0] = 0;
  1265. swizzle_pipe[1] = 2;
  1266. swizzle_pipe[2] = 1;
  1267. swizzle_pipe[3] = 3;
  1268. }
  1269. break;
  1270. case 6:
  1271. if (force_no_swizzle) {
  1272. swizzle_pipe[0] = 0;
  1273. swizzle_pipe[1] = 1;
  1274. swizzle_pipe[2] = 2;
  1275. swizzle_pipe[3] = 3;
  1276. swizzle_pipe[4] = 4;
  1277. swizzle_pipe[5] = 5;
  1278. } else {
  1279. swizzle_pipe[0] = 0;
  1280. swizzle_pipe[1] = 2;
  1281. swizzle_pipe[2] = 4;
  1282. swizzle_pipe[3] = 1;
  1283. swizzle_pipe[4] = 3;
  1284. swizzle_pipe[5] = 5;
  1285. }
  1286. break;
  1287. case 8:
  1288. if (force_no_swizzle) {
  1289. swizzle_pipe[0] = 0;
  1290. swizzle_pipe[1] = 1;
  1291. swizzle_pipe[2] = 2;
  1292. swizzle_pipe[3] = 3;
  1293. swizzle_pipe[4] = 4;
  1294. swizzle_pipe[5] = 5;
  1295. swizzle_pipe[6] = 6;
  1296. swizzle_pipe[7] = 7;
  1297. } else {
  1298. swizzle_pipe[0] = 0;
  1299. swizzle_pipe[1] = 2;
  1300. swizzle_pipe[2] = 4;
  1301. swizzle_pipe[3] = 6;
  1302. swizzle_pipe[4] = 1;
  1303. swizzle_pipe[5] = 3;
  1304. swizzle_pipe[6] = 5;
  1305. swizzle_pipe[7] = 7;
  1306. }
  1307. break;
  1308. }
  1309. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1310. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1311. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1312. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1313. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1314. }
  1315. return backend_map;
  1316. }
  1317. static void evergreen_program_channel_remap(struct radeon_device *rdev)
  1318. {
  1319. u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
  1320. tmp = RREG32(MC_SHARED_CHMAP);
  1321. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1322. case 0:
  1323. case 1:
  1324. case 2:
  1325. case 3:
  1326. default:
  1327. /* default mapping */
  1328. mc_shared_chremap = 0x00fac688;
  1329. break;
  1330. }
  1331. switch (rdev->family) {
  1332. case CHIP_HEMLOCK:
  1333. case CHIP_CYPRESS:
  1334. tcp_chan_steer_lo = 0x54763210;
  1335. tcp_chan_steer_hi = 0x0000ba98;
  1336. break;
  1337. case CHIP_JUNIPER:
  1338. case CHIP_REDWOOD:
  1339. case CHIP_CEDAR:
  1340. case CHIP_PALM:
  1341. default:
  1342. tcp_chan_steer_lo = 0x76543210;
  1343. tcp_chan_steer_hi = 0x0000ba98;
  1344. break;
  1345. }
  1346. WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
  1347. WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
  1348. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  1349. }
  1350. static void evergreen_gpu_init(struct radeon_device *rdev)
  1351. {
  1352. u32 cc_rb_backend_disable = 0;
  1353. u32 cc_gc_shader_pipe_config;
  1354. u32 gb_addr_config = 0;
  1355. u32 mc_shared_chmap, mc_arb_ramcfg;
  1356. u32 gb_backend_map;
  1357. u32 grbm_gfx_index;
  1358. u32 sx_debug_1;
  1359. u32 smx_dc_ctl0;
  1360. u32 sq_config;
  1361. u32 sq_lds_resource_mgmt;
  1362. u32 sq_gpr_resource_mgmt_1;
  1363. u32 sq_gpr_resource_mgmt_2;
  1364. u32 sq_gpr_resource_mgmt_3;
  1365. u32 sq_thread_resource_mgmt;
  1366. u32 sq_thread_resource_mgmt_2;
  1367. u32 sq_stack_resource_mgmt_1;
  1368. u32 sq_stack_resource_mgmt_2;
  1369. u32 sq_stack_resource_mgmt_3;
  1370. u32 vgt_cache_invalidation;
  1371. u32 hdp_host_path_cntl;
  1372. int i, j, num_shader_engines, ps_thread_count;
  1373. switch (rdev->family) {
  1374. case CHIP_CYPRESS:
  1375. case CHIP_HEMLOCK:
  1376. rdev->config.evergreen.num_ses = 2;
  1377. rdev->config.evergreen.max_pipes = 4;
  1378. rdev->config.evergreen.max_tile_pipes = 8;
  1379. rdev->config.evergreen.max_simds = 10;
  1380. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1381. rdev->config.evergreen.max_gprs = 256;
  1382. rdev->config.evergreen.max_threads = 248;
  1383. rdev->config.evergreen.max_gs_threads = 32;
  1384. rdev->config.evergreen.max_stack_entries = 512;
  1385. rdev->config.evergreen.sx_num_of_sets = 4;
  1386. rdev->config.evergreen.sx_max_export_size = 256;
  1387. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1388. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1389. rdev->config.evergreen.max_hw_contexts = 8;
  1390. rdev->config.evergreen.sq_num_cf_insts = 2;
  1391. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1392. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1393. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1394. break;
  1395. case CHIP_JUNIPER:
  1396. rdev->config.evergreen.num_ses = 1;
  1397. rdev->config.evergreen.max_pipes = 4;
  1398. rdev->config.evergreen.max_tile_pipes = 4;
  1399. rdev->config.evergreen.max_simds = 10;
  1400. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1401. rdev->config.evergreen.max_gprs = 256;
  1402. rdev->config.evergreen.max_threads = 248;
  1403. rdev->config.evergreen.max_gs_threads = 32;
  1404. rdev->config.evergreen.max_stack_entries = 512;
  1405. rdev->config.evergreen.sx_num_of_sets = 4;
  1406. rdev->config.evergreen.sx_max_export_size = 256;
  1407. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1408. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1409. rdev->config.evergreen.max_hw_contexts = 8;
  1410. rdev->config.evergreen.sq_num_cf_insts = 2;
  1411. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1412. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1413. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1414. break;
  1415. case CHIP_REDWOOD:
  1416. rdev->config.evergreen.num_ses = 1;
  1417. rdev->config.evergreen.max_pipes = 4;
  1418. rdev->config.evergreen.max_tile_pipes = 4;
  1419. rdev->config.evergreen.max_simds = 5;
  1420. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1421. rdev->config.evergreen.max_gprs = 256;
  1422. rdev->config.evergreen.max_threads = 248;
  1423. rdev->config.evergreen.max_gs_threads = 32;
  1424. rdev->config.evergreen.max_stack_entries = 256;
  1425. rdev->config.evergreen.sx_num_of_sets = 4;
  1426. rdev->config.evergreen.sx_max_export_size = 256;
  1427. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1428. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1429. rdev->config.evergreen.max_hw_contexts = 8;
  1430. rdev->config.evergreen.sq_num_cf_insts = 2;
  1431. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1432. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1433. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1434. break;
  1435. case CHIP_CEDAR:
  1436. default:
  1437. rdev->config.evergreen.num_ses = 1;
  1438. rdev->config.evergreen.max_pipes = 2;
  1439. rdev->config.evergreen.max_tile_pipes = 2;
  1440. rdev->config.evergreen.max_simds = 2;
  1441. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1442. rdev->config.evergreen.max_gprs = 256;
  1443. rdev->config.evergreen.max_threads = 192;
  1444. rdev->config.evergreen.max_gs_threads = 16;
  1445. rdev->config.evergreen.max_stack_entries = 256;
  1446. rdev->config.evergreen.sx_num_of_sets = 4;
  1447. rdev->config.evergreen.sx_max_export_size = 128;
  1448. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1449. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1450. rdev->config.evergreen.max_hw_contexts = 4;
  1451. rdev->config.evergreen.sq_num_cf_insts = 1;
  1452. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1453. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1454. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1455. break;
  1456. case CHIP_PALM:
  1457. rdev->config.evergreen.num_ses = 1;
  1458. rdev->config.evergreen.max_pipes = 2;
  1459. rdev->config.evergreen.max_tile_pipes = 2;
  1460. rdev->config.evergreen.max_simds = 2;
  1461. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1462. rdev->config.evergreen.max_gprs = 256;
  1463. rdev->config.evergreen.max_threads = 192;
  1464. rdev->config.evergreen.max_gs_threads = 16;
  1465. rdev->config.evergreen.max_stack_entries = 256;
  1466. rdev->config.evergreen.sx_num_of_sets = 4;
  1467. rdev->config.evergreen.sx_max_export_size = 128;
  1468. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1469. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1470. rdev->config.evergreen.max_hw_contexts = 4;
  1471. rdev->config.evergreen.sq_num_cf_insts = 1;
  1472. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1473. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1474. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1475. break;
  1476. }
  1477. /* Initialize HDP */
  1478. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1479. WREG32((0x2c14 + j), 0x00000000);
  1480. WREG32((0x2c18 + j), 0x00000000);
  1481. WREG32((0x2c1c + j), 0x00000000);
  1482. WREG32((0x2c20 + j), 0x00000000);
  1483. WREG32((0x2c24 + j), 0x00000000);
  1484. }
  1485. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1486. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1487. cc_gc_shader_pipe_config |=
  1488. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1489. & EVERGREEN_MAX_PIPES_MASK);
  1490. cc_gc_shader_pipe_config |=
  1491. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1492. & EVERGREEN_MAX_SIMDS_MASK);
  1493. cc_rb_backend_disable =
  1494. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1495. & EVERGREEN_MAX_BACKENDS_MASK);
  1496. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1497. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1498. switch (rdev->config.evergreen.max_tile_pipes) {
  1499. case 1:
  1500. default:
  1501. gb_addr_config |= NUM_PIPES(0);
  1502. break;
  1503. case 2:
  1504. gb_addr_config |= NUM_PIPES(1);
  1505. break;
  1506. case 4:
  1507. gb_addr_config |= NUM_PIPES(2);
  1508. break;
  1509. case 8:
  1510. gb_addr_config |= NUM_PIPES(3);
  1511. break;
  1512. }
  1513. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1514. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1515. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1516. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1517. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1518. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1519. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1520. gb_addr_config |= ROW_SIZE(2);
  1521. else
  1522. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1523. if (rdev->ddev->pdev->device == 0x689e) {
  1524. u32 efuse_straps_4;
  1525. u32 efuse_straps_3;
  1526. u8 efuse_box_bit_131_124;
  1527. WREG32(RCU_IND_INDEX, 0x204);
  1528. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1529. WREG32(RCU_IND_INDEX, 0x203);
  1530. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1531. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1532. switch(efuse_box_bit_131_124) {
  1533. case 0x00:
  1534. gb_backend_map = 0x76543210;
  1535. break;
  1536. case 0x55:
  1537. gb_backend_map = 0x77553311;
  1538. break;
  1539. case 0x56:
  1540. gb_backend_map = 0x77553300;
  1541. break;
  1542. case 0x59:
  1543. gb_backend_map = 0x77552211;
  1544. break;
  1545. case 0x66:
  1546. gb_backend_map = 0x77443300;
  1547. break;
  1548. case 0x99:
  1549. gb_backend_map = 0x66552211;
  1550. break;
  1551. case 0x5a:
  1552. gb_backend_map = 0x77552200;
  1553. break;
  1554. case 0xaa:
  1555. gb_backend_map = 0x66442200;
  1556. break;
  1557. case 0x95:
  1558. gb_backend_map = 0x66553311;
  1559. break;
  1560. default:
  1561. DRM_ERROR("bad backend map, using default\n");
  1562. gb_backend_map =
  1563. evergreen_get_tile_pipe_to_backend_map(rdev,
  1564. rdev->config.evergreen.max_tile_pipes,
  1565. rdev->config.evergreen.max_backends,
  1566. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1567. rdev->config.evergreen.max_backends) &
  1568. EVERGREEN_MAX_BACKENDS_MASK));
  1569. break;
  1570. }
  1571. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1572. u32 efuse_straps_3;
  1573. u8 efuse_box_bit_127_124;
  1574. WREG32(RCU_IND_INDEX, 0x203);
  1575. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1576. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1577. switch(efuse_box_bit_127_124) {
  1578. case 0x0:
  1579. gb_backend_map = 0x00003210;
  1580. break;
  1581. case 0x5:
  1582. case 0x6:
  1583. case 0x9:
  1584. case 0xa:
  1585. gb_backend_map = 0x00003311;
  1586. break;
  1587. default:
  1588. DRM_ERROR("bad backend map, using default\n");
  1589. gb_backend_map =
  1590. evergreen_get_tile_pipe_to_backend_map(rdev,
  1591. rdev->config.evergreen.max_tile_pipes,
  1592. rdev->config.evergreen.max_backends,
  1593. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1594. rdev->config.evergreen.max_backends) &
  1595. EVERGREEN_MAX_BACKENDS_MASK));
  1596. break;
  1597. }
  1598. } else {
  1599. switch (rdev->family) {
  1600. case CHIP_CYPRESS:
  1601. case CHIP_HEMLOCK:
  1602. gb_backend_map = 0x66442200;
  1603. break;
  1604. case CHIP_JUNIPER:
  1605. gb_backend_map = 0x00006420;
  1606. break;
  1607. default:
  1608. gb_backend_map =
  1609. evergreen_get_tile_pipe_to_backend_map(rdev,
  1610. rdev->config.evergreen.max_tile_pipes,
  1611. rdev->config.evergreen.max_backends,
  1612. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1613. rdev->config.evergreen.max_backends) &
  1614. EVERGREEN_MAX_BACKENDS_MASK));
  1615. }
  1616. }
  1617. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1618. * not have bank info, so create a custom tiling dword.
  1619. * bits 3:0 num_pipes
  1620. * bits 7:4 num_banks
  1621. * bits 11:8 group_size
  1622. * bits 15:12 row_size
  1623. */
  1624. rdev->config.evergreen.tile_config = 0;
  1625. switch (rdev->config.evergreen.max_tile_pipes) {
  1626. case 1:
  1627. default:
  1628. rdev->config.evergreen.tile_config |= (0 << 0);
  1629. break;
  1630. case 2:
  1631. rdev->config.evergreen.tile_config |= (1 << 0);
  1632. break;
  1633. case 4:
  1634. rdev->config.evergreen.tile_config |= (2 << 0);
  1635. break;
  1636. case 8:
  1637. rdev->config.evergreen.tile_config |= (3 << 0);
  1638. break;
  1639. }
  1640. rdev->config.evergreen.tile_config |=
  1641. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1642. rdev->config.evergreen.tile_config |=
  1643. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1644. rdev->config.evergreen.tile_config |=
  1645. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1646. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1647. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1648. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1649. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1650. evergreen_program_channel_remap(rdev);
  1651. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1652. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1653. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1654. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1655. u32 sp = cc_gc_shader_pipe_config;
  1656. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1657. if (i == num_shader_engines) {
  1658. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1659. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1660. }
  1661. WREG32(GRBM_GFX_INDEX, gfx);
  1662. WREG32(RLC_GFX_INDEX, gfx);
  1663. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1664. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1665. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1666. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1667. }
  1668. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1669. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1670. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1671. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1672. WREG32(CGTS_TCC_DISABLE, 0);
  1673. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1674. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1675. /* set HW defaults for 3D engine */
  1676. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1677. ROQ_IB2_START(0x2b)));
  1678. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1679. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1680. SYNC_GRADIENT |
  1681. SYNC_WALKER |
  1682. SYNC_ALIGNER));
  1683. sx_debug_1 = RREG32(SX_DEBUG_1);
  1684. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1685. WREG32(SX_DEBUG_1, sx_debug_1);
  1686. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1687. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1688. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1689. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1690. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1691. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1692. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1693. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1694. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1695. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1696. WREG32(VGT_NUM_INSTANCES, 1);
  1697. WREG32(SPI_CONFIG_CNTL, 0);
  1698. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1699. WREG32(CP_PERFMON_CNTL, 0);
  1700. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1701. FETCH_FIFO_HIWATER(0x4) |
  1702. DONE_FIFO_HIWATER(0xe0) |
  1703. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1704. sq_config = RREG32(SQ_CONFIG);
  1705. sq_config &= ~(PS_PRIO(3) |
  1706. VS_PRIO(3) |
  1707. GS_PRIO(3) |
  1708. ES_PRIO(3));
  1709. sq_config |= (VC_ENABLE |
  1710. EXPORT_SRC_C |
  1711. PS_PRIO(0) |
  1712. VS_PRIO(1) |
  1713. GS_PRIO(2) |
  1714. ES_PRIO(3));
  1715. switch (rdev->family) {
  1716. case CHIP_CEDAR:
  1717. case CHIP_PALM:
  1718. /* no vertex cache */
  1719. sq_config &= ~VC_ENABLE;
  1720. break;
  1721. default:
  1722. break;
  1723. }
  1724. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1725. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1726. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1727. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1728. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1729. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1730. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1731. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1732. switch (rdev->family) {
  1733. case CHIP_CEDAR:
  1734. case CHIP_PALM:
  1735. ps_thread_count = 96;
  1736. break;
  1737. default:
  1738. ps_thread_count = 128;
  1739. break;
  1740. }
  1741. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1742. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1743. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1744. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1745. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1746. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1747. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1748. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1749. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1750. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1751. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1752. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1753. WREG32(SQ_CONFIG, sq_config);
  1754. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1755. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1756. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1757. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1758. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1759. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1760. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1761. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1762. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1763. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1764. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1765. FORCE_EOV_MAX_REZ_CNT(255)));
  1766. switch (rdev->family) {
  1767. case CHIP_CEDAR:
  1768. case CHIP_PALM:
  1769. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1770. break;
  1771. default:
  1772. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1773. break;
  1774. }
  1775. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1776. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1777. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1778. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1779. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1780. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1781. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1782. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1783. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1784. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1785. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1786. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1787. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1788. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1789. /* clear render buffer base addresses */
  1790. WREG32(CB_COLOR0_BASE, 0);
  1791. WREG32(CB_COLOR1_BASE, 0);
  1792. WREG32(CB_COLOR2_BASE, 0);
  1793. WREG32(CB_COLOR3_BASE, 0);
  1794. WREG32(CB_COLOR4_BASE, 0);
  1795. WREG32(CB_COLOR5_BASE, 0);
  1796. WREG32(CB_COLOR6_BASE, 0);
  1797. WREG32(CB_COLOR7_BASE, 0);
  1798. WREG32(CB_COLOR8_BASE, 0);
  1799. WREG32(CB_COLOR9_BASE, 0);
  1800. WREG32(CB_COLOR10_BASE, 0);
  1801. WREG32(CB_COLOR11_BASE, 0);
  1802. /* set the shader const cache sizes to 0 */
  1803. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1804. WREG32(i, 0);
  1805. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1806. WREG32(i, 0);
  1807. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1808. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1809. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1810. udelay(50);
  1811. }
  1812. int evergreen_mc_init(struct radeon_device *rdev)
  1813. {
  1814. u32 tmp;
  1815. int chansize, numchan;
  1816. /* Get VRAM informations */
  1817. rdev->mc.vram_is_ddr = true;
  1818. tmp = RREG32(MC_ARB_RAMCFG);
  1819. if (tmp & CHANSIZE_OVERRIDE) {
  1820. chansize = 16;
  1821. } else if (tmp & CHANSIZE_MASK) {
  1822. chansize = 64;
  1823. } else {
  1824. chansize = 32;
  1825. }
  1826. tmp = RREG32(MC_SHARED_CHMAP);
  1827. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1828. case 0:
  1829. default:
  1830. numchan = 1;
  1831. break;
  1832. case 1:
  1833. numchan = 2;
  1834. break;
  1835. case 2:
  1836. numchan = 4;
  1837. break;
  1838. case 3:
  1839. numchan = 8;
  1840. break;
  1841. }
  1842. rdev->mc.vram_width = numchan * chansize;
  1843. /* Could aper size report 0 ? */
  1844. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1845. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1846. /* Setup GPU memory space */
  1847. if (rdev->flags & RADEON_IS_IGP) {
  1848. /* size in bytes on fusion */
  1849. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1850. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1851. } else {
  1852. /* size in MB on evergreen */
  1853. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1854. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1855. }
  1856. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1857. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1858. r700_vram_gtt_location(rdev, &rdev->mc);
  1859. radeon_update_bandwidth_info(rdev);
  1860. return 0;
  1861. }
  1862. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1863. {
  1864. u32 srbm_status;
  1865. u32 grbm_status;
  1866. u32 grbm_status_se0, grbm_status_se1;
  1867. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  1868. int r;
  1869. srbm_status = RREG32(SRBM_STATUS);
  1870. grbm_status = RREG32(GRBM_STATUS);
  1871. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1872. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1873. if (!(grbm_status & GUI_ACTIVE)) {
  1874. r100_gpu_lockup_update(lockup, &rdev->cp);
  1875. return false;
  1876. }
  1877. /* force CP activities */
  1878. r = radeon_ring_lock(rdev, 2);
  1879. if (!r) {
  1880. /* PACKET2 NOP */
  1881. radeon_ring_write(rdev, 0x80000000);
  1882. radeon_ring_write(rdev, 0x80000000);
  1883. radeon_ring_unlock_commit(rdev);
  1884. }
  1885. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1886. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1887. }
  1888. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1889. {
  1890. struct evergreen_mc_save save;
  1891. u32 grbm_reset = 0;
  1892. dev_info(rdev->dev, "GPU softreset \n");
  1893. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1894. RREG32(GRBM_STATUS));
  1895. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1896. RREG32(GRBM_STATUS_SE0));
  1897. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1898. RREG32(GRBM_STATUS_SE1));
  1899. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1900. RREG32(SRBM_STATUS));
  1901. evergreen_mc_stop(rdev, &save);
  1902. if (evergreen_mc_wait_for_idle(rdev)) {
  1903. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1904. }
  1905. /* Disable CP parsing/prefetching */
  1906. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1907. /* reset all the gfx blocks */
  1908. grbm_reset = (SOFT_RESET_CP |
  1909. SOFT_RESET_CB |
  1910. SOFT_RESET_DB |
  1911. SOFT_RESET_PA |
  1912. SOFT_RESET_SC |
  1913. SOFT_RESET_SPI |
  1914. SOFT_RESET_SH |
  1915. SOFT_RESET_SX |
  1916. SOFT_RESET_TC |
  1917. SOFT_RESET_TA |
  1918. SOFT_RESET_VC |
  1919. SOFT_RESET_VGT);
  1920. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1921. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1922. (void)RREG32(GRBM_SOFT_RESET);
  1923. udelay(50);
  1924. WREG32(GRBM_SOFT_RESET, 0);
  1925. (void)RREG32(GRBM_SOFT_RESET);
  1926. /* Wait a little for things to settle down */
  1927. udelay(50);
  1928. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1929. RREG32(GRBM_STATUS));
  1930. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1931. RREG32(GRBM_STATUS_SE0));
  1932. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1933. RREG32(GRBM_STATUS_SE1));
  1934. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1935. RREG32(SRBM_STATUS));
  1936. evergreen_mc_resume(rdev, &save);
  1937. return 0;
  1938. }
  1939. int evergreen_asic_reset(struct radeon_device *rdev)
  1940. {
  1941. return evergreen_gpu_soft_reset(rdev);
  1942. }
  1943. /* Interrupts */
  1944. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1945. {
  1946. switch (crtc) {
  1947. case 0:
  1948. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1949. case 1:
  1950. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1951. case 2:
  1952. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1953. case 3:
  1954. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1955. case 4:
  1956. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1957. case 5:
  1958. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1959. default:
  1960. return 0;
  1961. }
  1962. }
  1963. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  1964. {
  1965. u32 tmp;
  1966. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  1967. WREG32(GRBM_INT_CNTL, 0);
  1968. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1969. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1970. if (!(rdev->flags & RADEON_IS_IGP)) {
  1971. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1972. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1973. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1974. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1975. }
  1976. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1977. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1978. if (!(rdev->flags & RADEON_IS_IGP)) {
  1979. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1980. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1981. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1982. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1983. }
  1984. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  1985. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  1986. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1987. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1988. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1989. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1990. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1991. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1992. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1993. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1994. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1995. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1996. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1997. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1998. }
  1999. int evergreen_irq_set(struct radeon_device *rdev)
  2000. {
  2001. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2002. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2003. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2004. u32 grbm_int_cntl = 0;
  2005. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2006. if (!rdev->irq.installed) {
  2007. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2008. return -EINVAL;
  2009. }
  2010. /* don't enable anything if the ih is disabled */
  2011. if (!rdev->ih.enabled) {
  2012. r600_disable_interrupts(rdev);
  2013. /* force the active interrupt state to all disabled */
  2014. evergreen_disable_interrupt_state(rdev);
  2015. return 0;
  2016. }
  2017. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2018. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2019. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2020. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2021. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2022. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2023. if (rdev->irq.sw_int) {
  2024. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2025. cp_int_cntl |= RB_INT_ENABLE;
  2026. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2027. }
  2028. if (rdev->irq.crtc_vblank_int[0] ||
  2029. rdev->irq.pflip[0]) {
  2030. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2031. crtc1 |= VBLANK_INT_MASK;
  2032. }
  2033. if (rdev->irq.crtc_vblank_int[1] ||
  2034. rdev->irq.pflip[1]) {
  2035. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2036. crtc2 |= VBLANK_INT_MASK;
  2037. }
  2038. if (rdev->irq.crtc_vblank_int[2] ||
  2039. rdev->irq.pflip[2]) {
  2040. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2041. crtc3 |= VBLANK_INT_MASK;
  2042. }
  2043. if (rdev->irq.crtc_vblank_int[3] ||
  2044. rdev->irq.pflip[3]) {
  2045. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2046. crtc4 |= VBLANK_INT_MASK;
  2047. }
  2048. if (rdev->irq.crtc_vblank_int[4] ||
  2049. rdev->irq.pflip[4]) {
  2050. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2051. crtc5 |= VBLANK_INT_MASK;
  2052. }
  2053. if (rdev->irq.crtc_vblank_int[5] ||
  2054. rdev->irq.pflip[5]) {
  2055. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2056. crtc6 |= VBLANK_INT_MASK;
  2057. }
  2058. if (rdev->irq.hpd[0]) {
  2059. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2060. hpd1 |= DC_HPDx_INT_EN;
  2061. }
  2062. if (rdev->irq.hpd[1]) {
  2063. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2064. hpd2 |= DC_HPDx_INT_EN;
  2065. }
  2066. if (rdev->irq.hpd[2]) {
  2067. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2068. hpd3 |= DC_HPDx_INT_EN;
  2069. }
  2070. if (rdev->irq.hpd[3]) {
  2071. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2072. hpd4 |= DC_HPDx_INT_EN;
  2073. }
  2074. if (rdev->irq.hpd[4]) {
  2075. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2076. hpd5 |= DC_HPDx_INT_EN;
  2077. }
  2078. if (rdev->irq.hpd[5]) {
  2079. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2080. hpd6 |= DC_HPDx_INT_EN;
  2081. }
  2082. if (rdev->irq.gui_idle) {
  2083. DRM_DEBUG("gui idle\n");
  2084. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2085. }
  2086. WREG32(CP_INT_CNTL, cp_int_cntl);
  2087. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2088. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2089. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2090. if (!(rdev->flags & RADEON_IS_IGP)) {
  2091. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2092. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2093. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2094. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2095. }
  2096. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2097. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2098. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2099. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2100. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2101. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2102. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2103. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2104. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2105. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2106. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2107. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2108. return 0;
  2109. }
  2110. static inline void evergreen_irq_ack(struct radeon_device *rdev)
  2111. {
  2112. u32 tmp;
  2113. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2114. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2115. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2116. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2117. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2118. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2119. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2120. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2121. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2122. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2123. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2124. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2125. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2126. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2127. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2128. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2129. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2130. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2131. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2132. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2133. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2134. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2135. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2136. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2137. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2138. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2139. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2140. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2141. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2142. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2143. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2144. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2145. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2146. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2147. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2148. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2149. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2150. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2151. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2152. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2153. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2154. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2155. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2156. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2157. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2158. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2159. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2160. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2161. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2162. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2163. tmp |= DC_HPDx_INT_ACK;
  2164. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2165. }
  2166. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2167. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2168. tmp |= DC_HPDx_INT_ACK;
  2169. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2170. }
  2171. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2172. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2173. tmp |= DC_HPDx_INT_ACK;
  2174. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2175. }
  2176. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2177. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2178. tmp |= DC_HPDx_INT_ACK;
  2179. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2180. }
  2181. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2182. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2183. tmp |= DC_HPDx_INT_ACK;
  2184. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2185. }
  2186. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2187. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2188. tmp |= DC_HPDx_INT_ACK;
  2189. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2190. }
  2191. }
  2192. void evergreen_irq_disable(struct radeon_device *rdev)
  2193. {
  2194. r600_disable_interrupts(rdev);
  2195. /* Wait and acknowledge irq */
  2196. mdelay(1);
  2197. evergreen_irq_ack(rdev);
  2198. evergreen_disable_interrupt_state(rdev);
  2199. }
  2200. static void evergreen_irq_suspend(struct radeon_device *rdev)
  2201. {
  2202. evergreen_irq_disable(rdev);
  2203. r600_rlc_stop(rdev);
  2204. }
  2205. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2206. {
  2207. u32 wptr, tmp;
  2208. if (rdev->wb.enabled)
  2209. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2210. else
  2211. wptr = RREG32(IH_RB_WPTR);
  2212. if (wptr & RB_OVERFLOW) {
  2213. /* When a ring buffer overflow happen start parsing interrupt
  2214. * from the last not overwritten vector (wptr + 16). Hopefully
  2215. * this should allow us to catchup.
  2216. */
  2217. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2218. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2219. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2220. tmp = RREG32(IH_RB_CNTL);
  2221. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2222. WREG32(IH_RB_CNTL, tmp);
  2223. }
  2224. return (wptr & rdev->ih.ptr_mask);
  2225. }
  2226. int evergreen_irq_process(struct radeon_device *rdev)
  2227. {
  2228. u32 wptr = evergreen_get_ih_wptr(rdev);
  2229. u32 rptr = rdev->ih.rptr;
  2230. u32 src_id, src_data;
  2231. u32 ring_index;
  2232. unsigned long flags;
  2233. bool queue_hotplug = false;
  2234. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2235. if (!rdev->ih.enabled)
  2236. return IRQ_NONE;
  2237. spin_lock_irqsave(&rdev->ih.lock, flags);
  2238. if (rptr == wptr) {
  2239. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2240. return IRQ_NONE;
  2241. }
  2242. if (rdev->shutdown) {
  2243. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2244. return IRQ_NONE;
  2245. }
  2246. restart_ih:
  2247. /* display interrupts */
  2248. evergreen_irq_ack(rdev);
  2249. rdev->ih.wptr = wptr;
  2250. while (rptr != wptr) {
  2251. /* wptr/rptr are in bytes! */
  2252. ring_index = rptr / 4;
  2253. src_id = rdev->ih.ring[ring_index] & 0xff;
  2254. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2255. switch (src_id) {
  2256. case 1: /* D1 vblank/vline */
  2257. switch (src_data) {
  2258. case 0: /* D1 vblank */
  2259. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2260. if (rdev->irq.crtc_vblank_int[0]) {
  2261. drm_handle_vblank(rdev->ddev, 0);
  2262. rdev->pm.vblank_sync = true;
  2263. wake_up(&rdev->irq.vblank_queue);
  2264. }
  2265. if (rdev->irq.pflip[0])
  2266. radeon_crtc_handle_flip(rdev, 0);
  2267. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2268. DRM_DEBUG("IH: D1 vblank\n");
  2269. }
  2270. break;
  2271. case 1: /* D1 vline */
  2272. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2273. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2274. DRM_DEBUG("IH: D1 vline\n");
  2275. }
  2276. break;
  2277. default:
  2278. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2279. break;
  2280. }
  2281. break;
  2282. case 2: /* D2 vblank/vline */
  2283. switch (src_data) {
  2284. case 0: /* D2 vblank */
  2285. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2286. if (rdev->irq.crtc_vblank_int[1]) {
  2287. drm_handle_vblank(rdev->ddev, 1);
  2288. rdev->pm.vblank_sync = true;
  2289. wake_up(&rdev->irq.vblank_queue);
  2290. }
  2291. if (rdev->irq.pflip[1])
  2292. radeon_crtc_handle_flip(rdev, 1);
  2293. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2294. DRM_DEBUG("IH: D2 vblank\n");
  2295. }
  2296. break;
  2297. case 1: /* D2 vline */
  2298. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2299. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2300. DRM_DEBUG("IH: D2 vline\n");
  2301. }
  2302. break;
  2303. default:
  2304. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2305. break;
  2306. }
  2307. break;
  2308. case 3: /* D3 vblank/vline */
  2309. switch (src_data) {
  2310. case 0: /* D3 vblank */
  2311. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2312. if (rdev->irq.crtc_vblank_int[2]) {
  2313. drm_handle_vblank(rdev->ddev, 2);
  2314. rdev->pm.vblank_sync = true;
  2315. wake_up(&rdev->irq.vblank_queue);
  2316. }
  2317. if (rdev->irq.pflip[2])
  2318. radeon_crtc_handle_flip(rdev, 2);
  2319. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2320. DRM_DEBUG("IH: D3 vblank\n");
  2321. }
  2322. break;
  2323. case 1: /* D3 vline */
  2324. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2325. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2326. DRM_DEBUG("IH: D3 vline\n");
  2327. }
  2328. break;
  2329. default:
  2330. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2331. break;
  2332. }
  2333. break;
  2334. case 4: /* D4 vblank/vline */
  2335. switch (src_data) {
  2336. case 0: /* D4 vblank */
  2337. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2338. if (rdev->irq.crtc_vblank_int[3]) {
  2339. drm_handle_vblank(rdev->ddev, 3);
  2340. rdev->pm.vblank_sync = true;
  2341. wake_up(&rdev->irq.vblank_queue);
  2342. }
  2343. if (rdev->irq.pflip[3])
  2344. radeon_crtc_handle_flip(rdev, 3);
  2345. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2346. DRM_DEBUG("IH: D4 vblank\n");
  2347. }
  2348. break;
  2349. case 1: /* D4 vline */
  2350. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2351. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2352. DRM_DEBUG("IH: D4 vline\n");
  2353. }
  2354. break;
  2355. default:
  2356. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2357. break;
  2358. }
  2359. break;
  2360. case 5: /* D5 vblank/vline */
  2361. switch (src_data) {
  2362. case 0: /* D5 vblank */
  2363. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2364. if (rdev->irq.crtc_vblank_int[4]) {
  2365. drm_handle_vblank(rdev->ddev, 4);
  2366. rdev->pm.vblank_sync = true;
  2367. wake_up(&rdev->irq.vblank_queue);
  2368. }
  2369. if (rdev->irq.pflip[4])
  2370. radeon_crtc_handle_flip(rdev, 4);
  2371. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2372. DRM_DEBUG("IH: D5 vblank\n");
  2373. }
  2374. break;
  2375. case 1: /* D5 vline */
  2376. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2377. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2378. DRM_DEBUG("IH: D5 vline\n");
  2379. }
  2380. break;
  2381. default:
  2382. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2383. break;
  2384. }
  2385. break;
  2386. case 6: /* D6 vblank/vline */
  2387. switch (src_data) {
  2388. case 0: /* D6 vblank */
  2389. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2390. if (rdev->irq.crtc_vblank_int[5]) {
  2391. drm_handle_vblank(rdev->ddev, 5);
  2392. rdev->pm.vblank_sync = true;
  2393. wake_up(&rdev->irq.vblank_queue);
  2394. }
  2395. if (rdev->irq.pflip[5])
  2396. radeon_crtc_handle_flip(rdev, 5);
  2397. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2398. DRM_DEBUG("IH: D6 vblank\n");
  2399. }
  2400. break;
  2401. case 1: /* D6 vline */
  2402. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2403. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2404. DRM_DEBUG("IH: D6 vline\n");
  2405. }
  2406. break;
  2407. default:
  2408. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2409. break;
  2410. }
  2411. break;
  2412. case 42: /* HPD hotplug */
  2413. switch (src_data) {
  2414. case 0:
  2415. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2416. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2417. queue_hotplug = true;
  2418. DRM_DEBUG("IH: HPD1\n");
  2419. }
  2420. break;
  2421. case 1:
  2422. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2423. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2424. queue_hotplug = true;
  2425. DRM_DEBUG("IH: HPD2\n");
  2426. }
  2427. break;
  2428. case 2:
  2429. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2430. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2431. queue_hotplug = true;
  2432. DRM_DEBUG("IH: HPD3\n");
  2433. }
  2434. break;
  2435. case 3:
  2436. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2437. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2438. queue_hotplug = true;
  2439. DRM_DEBUG("IH: HPD4\n");
  2440. }
  2441. break;
  2442. case 4:
  2443. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2444. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2445. queue_hotplug = true;
  2446. DRM_DEBUG("IH: HPD5\n");
  2447. }
  2448. break;
  2449. case 5:
  2450. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2451. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2452. queue_hotplug = true;
  2453. DRM_DEBUG("IH: HPD6\n");
  2454. }
  2455. break;
  2456. default:
  2457. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2458. break;
  2459. }
  2460. break;
  2461. case 176: /* CP_INT in ring buffer */
  2462. case 177: /* CP_INT in IB1 */
  2463. case 178: /* CP_INT in IB2 */
  2464. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2465. radeon_fence_process(rdev);
  2466. break;
  2467. case 181: /* CP EOP event */
  2468. DRM_DEBUG("IH: CP EOP\n");
  2469. radeon_fence_process(rdev);
  2470. break;
  2471. case 233: /* GUI IDLE */
  2472. DRM_DEBUG("IH: CP EOP\n");
  2473. rdev->pm.gui_idle = true;
  2474. wake_up(&rdev->irq.idle_queue);
  2475. break;
  2476. default:
  2477. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2478. break;
  2479. }
  2480. /* wptr/rptr are in bytes! */
  2481. rptr += 16;
  2482. rptr &= rdev->ih.ptr_mask;
  2483. }
  2484. /* make sure wptr hasn't changed while processing */
  2485. wptr = evergreen_get_ih_wptr(rdev);
  2486. if (wptr != rdev->ih.wptr)
  2487. goto restart_ih;
  2488. if (queue_hotplug)
  2489. schedule_work(&rdev->hotplug_work);
  2490. rdev->ih.rptr = rptr;
  2491. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2492. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2493. return IRQ_HANDLED;
  2494. }
  2495. static int evergreen_startup(struct radeon_device *rdev)
  2496. {
  2497. int r;
  2498. /* enable pcie gen2 link */
  2499. evergreen_pcie_gen2_enable(rdev);
  2500. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2501. r = r600_init_microcode(rdev);
  2502. if (r) {
  2503. DRM_ERROR("Failed to load firmware!\n");
  2504. return r;
  2505. }
  2506. }
  2507. evergreen_mc_program(rdev);
  2508. if (rdev->flags & RADEON_IS_AGP) {
  2509. evergreen_agp_enable(rdev);
  2510. } else {
  2511. r = evergreen_pcie_gart_enable(rdev);
  2512. if (r)
  2513. return r;
  2514. }
  2515. evergreen_gpu_init(rdev);
  2516. r = evergreen_blit_init(rdev);
  2517. if (r) {
  2518. evergreen_blit_fini(rdev);
  2519. rdev->asic->copy = NULL;
  2520. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2521. }
  2522. /* XXX: ontario has problems blitting to gart at the moment */
  2523. if (rdev->family == CHIP_PALM) {
  2524. rdev->asic->copy = NULL;
  2525. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  2526. }
  2527. /* allocate wb buffer */
  2528. r = radeon_wb_init(rdev);
  2529. if (r)
  2530. return r;
  2531. /* Enable IRQ */
  2532. r = r600_irq_init(rdev);
  2533. if (r) {
  2534. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2535. radeon_irq_kms_fini(rdev);
  2536. return r;
  2537. }
  2538. evergreen_irq_set(rdev);
  2539. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2540. if (r)
  2541. return r;
  2542. r = evergreen_cp_load_microcode(rdev);
  2543. if (r)
  2544. return r;
  2545. r = evergreen_cp_resume(rdev);
  2546. if (r)
  2547. return r;
  2548. return 0;
  2549. }
  2550. int evergreen_resume(struct radeon_device *rdev)
  2551. {
  2552. int r;
  2553. /* reset the asic, the gfx blocks are often in a bad state
  2554. * after the driver is unloaded or after a resume
  2555. */
  2556. if (radeon_asic_reset(rdev))
  2557. dev_warn(rdev->dev, "GPU reset failed !\n");
  2558. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2559. * posting will perform necessary task to bring back GPU into good
  2560. * shape.
  2561. */
  2562. /* post card */
  2563. atom_asic_init(rdev->mode_info.atom_context);
  2564. r = evergreen_startup(rdev);
  2565. if (r) {
  2566. DRM_ERROR("r600 startup failed on resume\n");
  2567. return r;
  2568. }
  2569. r = r600_ib_test(rdev);
  2570. if (r) {
  2571. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2572. return r;
  2573. }
  2574. return r;
  2575. }
  2576. int evergreen_suspend(struct radeon_device *rdev)
  2577. {
  2578. int r;
  2579. /* FIXME: we should wait for ring to be empty */
  2580. r700_cp_stop(rdev);
  2581. rdev->cp.ready = false;
  2582. evergreen_irq_suspend(rdev);
  2583. radeon_wb_disable(rdev);
  2584. evergreen_pcie_gart_disable(rdev);
  2585. /* unpin shaders bo */
  2586. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2587. if (likely(r == 0)) {
  2588. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2589. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2590. }
  2591. return 0;
  2592. }
  2593. int evergreen_copy_blit(struct radeon_device *rdev,
  2594. uint64_t src_offset, uint64_t dst_offset,
  2595. unsigned num_pages, struct radeon_fence *fence)
  2596. {
  2597. int r;
  2598. mutex_lock(&rdev->r600_blit.mutex);
  2599. rdev->r600_blit.vb_ib = NULL;
  2600. r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2601. if (r) {
  2602. if (rdev->r600_blit.vb_ib)
  2603. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2604. mutex_unlock(&rdev->r600_blit.mutex);
  2605. return r;
  2606. }
  2607. evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2608. evergreen_blit_done_copy(rdev, fence);
  2609. mutex_unlock(&rdev->r600_blit.mutex);
  2610. return 0;
  2611. }
  2612. static bool evergreen_card_posted(struct radeon_device *rdev)
  2613. {
  2614. u32 reg;
  2615. /* first check CRTCs */
  2616. if (rdev->flags & RADEON_IS_IGP)
  2617. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  2618. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2619. else
  2620. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  2621. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  2622. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  2623. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  2624. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  2625. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2626. if (reg & EVERGREEN_CRTC_MASTER_EN)
  2627. return true;
  2628. /* then check MEM_SIZE, in case the crtcs are off */
  2629. if (RREG32(CONFIG_MEMSIZE))
  2630. return true;
  2631. return false;
  2632. }
  2633. /* Plan is to move initialization in that function and use
  2634. * helper function so that radeon_device_init pretty much
  2635. * do nothing more than calling asic specific function. This
  2636. * should also allow to remove a bunch of callback function
  2637. * like vram_info.
  2638. */
  2639. int evergreen_init(struct radeon_device *rdev)
  2640. {
  2641. int r;
  2642. r = radeon_dummy_page_init(rdev);
  2643. if (r)
  2644. return r;
  2645. /* This don't do much */
  2646. r = radeon_gem_init(rdev);
  2647. if (r)
  2648. return r;
  2649. /* Read BIOS */
  2650. if (!radeon_get_bios(rdev)) {
  2651. if (ASIC_IS_AVIVO(rdev))
  2652. return -EINVAL;
  2653. }
  2654. /* Must be an ATOMBIOS */
  2655. if (!rdev->is_atom_bios) {
  2656. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2657. return -EINVAL;
  2658. }
  2659. r = radeon_atombios_init(rdev);
  2660. if (r)
  2661. return r;
  2662. /* reset the asic, the gfx blocks are often in a bad state
  2663. * after the driver is unloaded or after a resume
  2664. */
  2665. if (radeon_asic_reset(rdev))
  2666. dev_warn(rdev->dev, "GPU reset failed !\n");
  2667. /* Post card if necessary */
  2668. if (!evergreen_card_posted(rdev)) {
  2669. if (!rdev->bios) {
  2670. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2671. return -EINVAL;
  2672. }
  2673. DRM_INFO("GPU not posted. posting now...\n");
  2674. atom_asic_init(rdev->mode_info.atom_context);
  2675. }
  2676. /* Initialize scratch registers */
  2677. r600_scratch_init(rdev);
  2678. /* Initialize surface registers */
  2679. radeon_surface_init(rdev);
  2680. /* Initialize clocks */
  2681. radeon_get_clock_info(rdev->ddev);
  2682. /* Fence driver */
  2683. r = radeon_fence_driver_init(rdev);
  2684. if (r)
  2685. return r;
  2686. /* initialize AGP */
  2687. if (rdev->flags & RADEON_IS_AGP) {
  2688. r = radeon_agp_init(rdev);
  2689. if (r)
  2690. radeon_agp_disable(rdev);
  2691. }
  2692. /* initialize memory controller */
  2693. r = evergreen_mc_init(rdev);
  2694. if (r)
  2695. return r;
  2696. /* Memory manager */
  2697. r = radeon_bo_init(rdev);
  2698. if (r)
  2699. return r;
  2700. r = radeon_irq_kms_init(rdev);
  2701. if (r)
  2702. return r;
  2703. rdev->cp.ring_obj = NULL;
  2704. r600_ring_init(rdev, 1024 * 1024);
  2705. rdev->ih.ring_obj = NULL;
  2706. r600_ih_ring_init(rdev, 64 * 1024);
  2707. r = r600_pcie_gart_init(rdev);
  2708. if (r)
  2709. return r;
  2710. rdev->accel_working = true;
  2711. r = evergreen_startup(rdev);
  2712. if (r) {
  2713. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2714. r700_cp_fini(rdev);
  2715. r600_irq_fini(rdev);
  2716. radeon_wb_fini(rdev);
  2717. radeon_irq_kms_fini(rdev);
  2718. evergreen_pcie_gart_fini(rdev);
  2719. rdev->accel_working = false;
  2720. }
  2721. if (rdev->accel_working) {
  2722. r = radeon_ib_pool_init(rdev);
  2723. if (r) {
  2724. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2725. rdev->accel_working = false;
  2726. }
  2727. r = r600_ib_test(rdev);
  2728. if (r) {
  2729. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2730. rdev->accel_working = false;
  2731. }
  2732. }
  2733. return 0;
  2734. }
  2735. void evergreen_fini(struct radeon_device *rdev)
  2736. {
  2737. evergreen_blit_fini(rdev);
  2738. r700_cp_fini(rdev);
  2739. r600_irq_fini(rdev);
  2740. radeon_wb_fini(rdev);
  2741. radeon_irq_kms_fini(rdev);
  2742. evergreen_pcie_gart_fini(rdev);
  2743. radeon_gem_fini(rdev);
  2744. radeon_fence_driver_fini(rdev);
  2745. radeon_agp_fini(rdev);
  2746. radeon_bo_fini(rdev);
  2747. radeon_atombios_fini(rdev);
  2748. kfree(rdev->bios);
  2749. rdev->bios = NULL;
  2750. radeon_dummy_page_fini(rdev);
  2751. }
  2752. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  2753. {
  2754. u32 link_width_cntl, speed_cntl;
  2755. if (rdev->flags & RADEON_IS_IGP)
  2756. return;
  2757. if (!(rdev->flags & RADEON_IS_PCIE))
  2758. return;
  2759. /* x2 cards have a special sequence */
  2760. if (ASIC_IS_X2(rdev))
  2761. return;
  2762. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2763. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  2764. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2765. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2766. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2767. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2768. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2769. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  2770. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2771. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2772. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2773. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2774. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2775. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2776. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2777. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2778. speed_cntl |= LC_GEN2_EN_STRAP;
  2779. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2780. } else {
  2781. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2782. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  2783. if (1)
  2784. link_width_cntl |= LC_UPCONFIGURE_DIS;
  2785. else
  2786. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2787. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2788. }
  2789. }