base.c 86 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static u8 ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. static int modparam_nohwcrypt;
  59. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  60. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  61. static int modparam_all_channels;
  62. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  63. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  64. /******************\
  65. * Internal defines *
  66. \******************/
  67. /* Module info */
  68. MODULE_AUTHOR("Jiri Slaby");
  69. MODULE_AUTHOR("Nick Kossifidis");
  70. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  71. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  72. MODULE_LICENSE("Dual BSD/GPL");
  73. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  74. /* Known PCI ids */
  75. static const struct pci_device_id ath5k_pci_id_table[] = {
  76. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  77. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  78. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  79. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  80. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  81. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  82. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  83. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  84. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  88. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  91. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  92. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  93. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  94. { 0 }
  95. };
  96. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  97. /* Known SREVs */
  98. static const struct ath5k_srev_name srev_names[] = {
  99. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  100. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  101. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  102. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  103. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  104. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  105. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  106. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  107. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  108. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  109. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  110. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  111. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  112. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  113. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  114. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  115. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  116. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  117. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  118. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  119. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  120. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  121. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  122. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  123. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  124. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  125. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  126. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  127. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  128. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  129. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  130. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  131. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  132. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  133. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  134. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  135. };
  136. static const struct ieee80211_rate ath5k_rates[] = {
  137. { .bitrate = 10,
  138. .hw_value = ATH5K_RATE_CODE_1M, },
  139. { .bitrate = 20,
  140. .hw_value = ATH5K_RATE_CODE_2M,
  141. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  142. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  143. { .bitrate = 55,
  144. .hw_value = ATH5K_RATE_CODE_5_5M,
  145. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  146. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  147. { .bitrate = 110,
  148. .hw_value = ATH5K_RATE_CODE_11M,
  149. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  150. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  151. { .bitrate = 60,
  152. .hw_value = ATH5K_RATE_CODE_6M,
  153. .flags = 0 },
  154. { .bitrate = 90,
  155. .hw_value = ATH5K_RATE_CODE_9M,
  156. .flags = 0 },
  157. { .bitrate = 120,
  158. .hw_value = ATH5K_RATE_CODE_12M,
  159. .flags = 0 },
  160. { .bitrate = 180,
  161. .hw_value = ATH5K_RATE_CODE_18M,
  162. .flags = 0 },
  163. { .bitrate = 240,
  164. .hw_value = ATH5K_RATE_CODE_24M,
  165. .flags = 0 },
  166. { .bitrate = 360,
  167. .hw_value = ATH5K_RATE_CODE_36M,
  168. .flags = 0 },
  169. { .bitrate = 480,
  170. .hw_value = ATH5K_RATE_CODE_48M,
  171. .flags = 0 },
  172. { .bitrate = 540,
  173. .hw_value = ATH5K_RATE_CODE_54M,
  174. .flags = 0 },
  175. /* XR missing */
  176. };
  177. /*
  178. * Prototypes - PCI stack related functions
  179. */
  180. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  181. const struct pci_device_id *id);
  182. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  183. #ifdef CONFIG_PM
  184. static int ath5k_pci_suspend(struct pci_dev *pdev,
  185. pm_message_t state);
  186. static int ath5k_pci_resume(struct pci_dev *pdev);
  187. #else
  188. #define ath5k_pci_suspend NULL
  189. #define ath5k_pci_resume NULL
  190. #endif /* CONFIG_PM */
  191. static struct pci_driver ath5k_pci_driver = {
  192. .name = KBUILD_MODNAME,
  193. .id_table = ath5k_pci_id_table,
  194. .probe = ath5k_pci_probe,
  195. .remove = __devexit_p(ath5k_pci_remove),
  196. .suspend = ath5k_pci_suspend,
  197. .resume = ath5k_pci_resume,
  198. };
  199. /*
  200. * Prototypes - MAC 802.11 stack related functions
  201. */
  202. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  203. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  204. struct ath5k_txq *txq);
  205. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  206. static int ath5k_reset_wake(struct ath5k_softc *sc);
  207. static int ath5k_start(struct ieee80211_hw *hw);
  208. static void ath5k_stop(struct ieee80211_hw *hw);
  209. static int ath5k_add_interface(struct ieee80211_hw *hw,
  210. struct ieee80211_if_init_conf *conf);
  211. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  212. struct ieee80211_if_init_conf *conf);
  213. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  214. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  215. int mc_count, struct dev_addr_list *mc_list);
  216. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  217. unsigned int changed_flags,
  218. unsigned int *new_flags,
  219. u64 multicast);
  220. static int ath5k_set_key(struct ieee80211_hw *hw,
  221. enum set_key_cmd cmd,
  222. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  223. struct ieee80211_key_conf *key);
  224. static int ath5k_get_stats(struct ieee80211_hw *hw,
  225. struct ieee80211_low_level_stats *stats);
  226. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  227. struct ieee80211_tx_queue_stats *stats);
  228. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  229. static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
  230. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  231. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  232. struct ieee80211_vif *vif);
  233. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  234. struct ieee80211_vif *vif,
  235. struct ieee80211_bss_conf *bss_conf,
  236. u32 changes);
  237. static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
  238. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
  239. static const struct ieee80211_ops ath5k_hw_ops = {
  240. .tx = ath5k_tx,
  241. .start = ath5k_start,
  242. .stop = ath5k_stop,
  243. .add_interface = ath5k_add_interface,
  244. .remove_interface = ath5k_remove_interface,
  245. .config = ath5k_config,
  246. .prepare_multicast = ath5k_prepare_multicast,
  247. .configure_filter = ath5k_configure_filter,
  248. .set_key = ath5k_set_key,
  249. .get_stats = ath5k_get_stats,
  250. .conf_tx = NULL,
  251. .get_tx_stats = ath5k_get_tx_stats,
  252. .get_tsf = ath5k_get_tsf,
  253. .set_tsf = ath5k_set_tsf,
  254. .reset_tsf = ath5k_reset_tsf,
  255. .bss_info_changed = ath5k_bss_info_changed,
  256. .sw_scan_start = ath5k_sw_scan_start,
  257. .sw_scan_complete = ath5k_sw_scan_complete,
  258. };
  259. /*
  260. * Prototypes - Internal functions
  261. */
  262. /* Attach detach */
  263. static int ath5k_attach(struct pci_dev *pdev,
  264. struct ieee80211_hw *hw);
  265. static void ath5k_detach(struct pci_dev *pdev,
  266. struct ieee80211_hw *hw);
  267. /* Channel/mode setup */
  268. static inline short ath5k_ieee2mhz(short chan);
  269. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  270. struct ieee80211_channel *channels,
  271. unsigned int mode,
  272. unsigned int max);
  273. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  274. static int ath5k_chan_set(struct ath5k_softc *sc,
  275. struct ieee80211_channel *chan);
  276. static void ath5k_setcurmode(struct ath5k_softc *sc,
  277. unsigned int mode);
  278. static void ath5k_mode_setup(struct ath5k_softc *sc);
  279. /* Descriptor setup */
  280. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  281. struct pci_dev *pdev);
  282. static void ath5k_desc_free(struct ath5k_softc *sc,
  283. struct pci_dev *pdev);
  284. /* Buffers setup */
  285. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  286. struct ath5k_buf *bf);
  287. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  288. struct ath5k_buf *bf,
  289. struct ath5k_txq *txq);
  290. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  291. struct ath5k_buf *bf)
  292. {
  293. BUG_ON(!bf);
  294. if (!bf->skb)
  295. return;
  296. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  297. PCI_DMA_TODEVICE);
  298. dev_kfree_skb_any(bf->skb);
  299. bf->skb = NULL;
  300. }
  301. static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
  302. struct ath5k_buf *bf)
  303. {
  304. BUG_ON(!bf);
  305. if (!bf->skb)
  306. return;
  307. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  308. PCI_DMA_FROMDEVICE);
  309. dev_kfree_skb_any(bf->skb);
  310. bf->skb = NULL;
  311. }
  312. /* Queues setup */
  313. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  314. int qtype, int subtype);
  315. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  316. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  317. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  318. struct ath5k_txq *txq);
  319. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  320. static void ath5k_txq_release(struct ath5k_softc *sc);
  321. /* Rx handling */
  322. static int ath5k_rx_start(struct ath5k_softc *sc);
  323. static void ath5k_rx_stop(struct ath5k_softc *sc);
  324. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  325. struct ath5k_desc *ds,
  326. struct sk_buff *skb,
  327. struct ath5k_rx_status *rs);
  328. static void ath5k_tasklet_rx(unsigned long data);
  329. /* Tx handling */
  330. static void ath5k_tx_processq(struct ath5k_softc *sc,
  331. struct ath5k_txq *txq);
  332. static void ath5k_tasklet_tx(unsigned long data);
  333. /* Beacon handling */
  334. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  335. struct ath5k_buf *bf);
  336. static void ath5k_beacon_send(struct ath5k_softc *sc);
  337. static void ath5k_beacon_config(struct ath5k_softc *sc);
  338. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  339. static void ath5k_tasklet_beacon(unsigned long data);
  340. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  341. {
  342. u64 tsf = ath5k_hw_get_tsf64(ah);
  343. if ((tsf & 0x7fff) < rstamp)
  344. tsf -= 0x8000;
  345. return (tsf & ~0x7fff) | rstamp;
  346. }
  347. /* Interrupt handling */
  348. static int ath5k_init(struct ath5k_softc *sc);
  349. static int ath5k_stop_locked(struct ath5k_softc *sc);
  350. static int ath5k_stop_hw(struct ath5k_softc *sc);
  351. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  352. static void ath5k_tasklet_reset(unsigned long data);
  353. static void ath5k_tasklet_calibrate(unsigned long data);
  354. /*
  355. * Module init/exit functions
  356. */
  357. static int __init
  358. init_ath5k_pci(void)
  359. {
  360. int ret;
  361. ath5k_debug_init();
  362. ret = pci_register_driver(&ath5k_pci_driver);
  363. if (ret) {
  364. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  365. return ret;
  366. }
  367. return 0;
  368. }
  369. static void __exit
  370. exit_ath5k_pci(void)
  371. {
  372. pci_unregister_driver(&ath5k_pci_driver);
  373. ath5k_debug_finish();
  374. }
  375. module_init(init_ath5k_pci);
  376. module_exit(exit_ath5k_pci);
  377. /********************\
  378. * PCI Initialization *
  379. \********************/
  380. static const char *
  381. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  382. {
  383. const char *name = "xxxxx";
  384. unsigned int i;
  385. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  386. if (srev_names[i].sr_type != type)
  387. continue;
  388. if ((val & 0xf0) == srev_names[i].sr_val)
  389. name = srev_names[i].sr_name;
  390. if ((val & 0xff) == srev_names[i].sr_val) {
  391. name = srev_names[i].sr_name;
  392. break;
  393. }
  394. }
  395. return name;
  396. }
  397. static int __devinit
  398. ath5k_pci_probe(struct pci_dev *pdev,
  399. const struct pci_device_id *id)
  400. {
  401. void __iomem *mem;
  402. struct ath5k_softc *sc;
  403. struct ieee80211_hw *hw;
  404. int ret;
  405. u8 csz;
  406. ret = pci_enable_device(pdev);
  407. if (ret) {
  408. dev_err(&pdev->dev, "can't enable device\n");
  409. goto err;
  410. }
  411. /* XXX 32-bit addressing only */
  412. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  413. if (ret) {
  414. dev_err(&pdev->dev, "32-bit DMA not available\n");
  415. goto err_dis;
  416. }
  417. /*
  418. * Cache line size is used to size and align various
  419. * structures used to communicate with the hardware.
  420. */
  421. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  422. if (csz == 0) {
  423. /*
  424. * Linux 2.4.18 (at least) writes the cache line size
  425. * register as a 16-bit wide register which is wrong.
  426. * We must have this setup properly for rx buffer
  427. * DMA to work so force a reasonable value here if it
  428. * comes up zero.
  429. */
  430. csz = L1_CACHE_BYTES >> 2;
  431. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  432. }
  433. /*
  434. * The default setting of latency timer yields poor results,
  435. * set it to the value used by other systems. It may be worth
  436. * tweaking this setting more.
  437. */
  438. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  439. /* Enable bus mastering */
  440. pci_set_master(pdev);
  441. /*
  442. * Disable the RETRY_TIMEOUT register (0x41) to keep
  443. * PCI Tx retries from interfering with C3 CPU state.
  444. */
  445. pci_write_config_byte(pdev, 0x41, 0);
  446. ret = pci_request_region(pdev, 0, "ath5k");
  447. if (ret) {
  448. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  449. goto err_dis;
  450. }
  451. mem = pci_iomap(pdev, 0, 0);
  452. if (!mem) {
  453. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  454. ret = -EIO;
  455. goto err_reg;
  456. }
  457. /*
  458. * Allocate hw (mac80211 main struct)
  459. * and hw->priv (driver private data)
  460. */
  461. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  462. if (hw == NULL) {
  463. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  464. ret = -ENOMEM;
  465. goto err_map;
  466. }
  467. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  468. /* Initialize driver private data */
  469. SET_IEEE80211_DEV(hw, &pdev->dev);
  470. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  471. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  472. IEEE80211_HW_SIGNAL_DBM |
  473. IEEE80211_HW_NOISE_DBM;
  474. hw->wiphy->interface_modes =
  475. BIT(NL80211_IFTYPE_AP) |
  476. BIT(NL80211_IFTYPE_STATION) |
  477. BIT(NL80211_IFTYPE_ADHOC) |
  478. BIT(NL80211_IFTYPE_MESH_POINT);
  479. hw->extra_tx_headroom = 2;
  480. hw->channel_change_time = 5000;
  481. sc = hw->priv;
  482. sc->hw = hw;
  483. sc->pdev = pdev;
  484. ath5k_debug_init_device(sc);
  485. /*
  486. * Mark the device as detached to avoid processing
  487. * interrupts until setup is complete.
  488. */
  489. __set_bit(ATH_STAT_INVALID, sc->status);
  490. sc->iobase = mem; /* So we can unmap it on detach */
  491. sc->common.cachelsz = csz << 2; /* convert to bytes */
  492. sc->opmode = NL80211_IFTYPE_STATION;
  493. sc->bintval = 1000;
  494. mutex_init(&sc->lock);
  495. spin_lock_init(&sc->rxbuflock);
  496. spin_lock_init(&sc->txbuflock);
  497. spin_lock_init(&sc->block);
  498. /* Set private data */
  499. pci_set_drvdata(pdev, hw);
  500. /* Setup interrupt handler */
  501. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  502. if (ret) {
  503. ATH5K_ERR(sc, "request_irq failed\n");
  504. goto err_free;
  505. }
  506. /* Initialize device */
  507. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  508. if (IS_ERR(sc->ah)) {
  509. ret = PTR_ERR(sc->ah);
  510. goto err_irq;
  511. }
  512. /* set up multi-rate retry capabilities */
  513. if (sc->ah->ah_version == AR5K_AR5212) {
  514. hw->max_rates = 4;
  515. hw->max_rate_tries = 11;
  516. }
  517. /* Finish private driver data initialization */
  518. ret = ath5k_attach(pdev, hw);
  519. if (ret)
  520. goto err_ah;
  521. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  522. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  523. sc->ah->ah_mac_srev,
  524. sc->ah->ah_phy_revision);
  525. if (!sc->ah->ah_single_chip) {
  526. /* Single chip radio (!RF5111) */
  527. if (sc->ah->ah_radio_5ghz_revision &&
  528. !sc->ah->ah_radio_2ghz_revision) {
  529. /* No 5GHz support -> report 2GHz radio */
  530. if (!test_bit(AR5K_MODE_11A,
  531. sc->ah->ah_capabilities.cap_mode)) {
  532. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  533. ath5k_chip_name(AR5K_VERSION_RAD,
  534. sc->ah->ah_radio_5ghz_revision),
  535. sc->ah->ah_radio_5ghz_revision);
  536. /* No 2GHz support (5110 and some
  537. * 5Ghz only cards) -> report 5Ghz radio */
  538. } else if (!test_bit(AR5K_MODE_11B,
  539. sc->ah->ah_capabilities.cap_mode)) {
  540. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  541. ath5k_chip_name(AR5K_VERSION_RAD,
  542. sc->ah->ah_radio_5ghz_revision),
  543. sc->ah->ah_radio_5ghz_revision);
  544. /* Multiband radio */
  545. } else {
  546. ATH5K_INFO(sc, "RF%s multiband radio found"
  547. " (0x%x)\n",
  548. ath5k_chip_name(AR5K_VERSION_RAD,
  549. sc->ah->ah_radio_5ghz_revision),
  550. sc->ah->ah_radio_5ghz_revision);
  551. }
  552. }
  553. /* Multi chip radio (RF5111 - RF2111) ->
  554. * report both 2GHz/5GHz radios */
  555. else if (sc->ah->ah_radio_5ghz_revision &&
  556. sc->ah->ah_radio_2ghz_revision){
  557. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  558. ath5k_chip_name(AR5K_VERSION_RAD,
  559. sc->ah->ah_radio_5ghz_revision),
  560. sc->ah->ah_radio_5ghz_revision);
  561. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  562. ath5k_chip_name(AR5K_VERSION_RAD,
  563. sc->ah->ah_radio_2ghz_revision),
  564. sc->ah->ah_radio_2ghz_revision);
  565. }
  566. }
  567. /* ready to process interrupts */
  568. __clear_bit(ATH_STAT_INVALID, sc->status);
  569. return 0;
  570. err_ah:
  571. ath5k_hw_detach(sc->ah);
  572. err_irq:
  573. free_irq(pdev->irq, sc);
  574. err_free:
  575. ieee80211_free_hw(hw);
  576. err_map:
  577. pci_iounmap(pdev, mem);
  578. err_reg:
  579. pci_release_region(pdev, 0);
  580. err_dis:
  581. pci_disable_device(pdev);
  582. err:
  583. return ret;
  584. }
  585. static void __devexit
  586. ath5k_pci_remove(struct pci_dev *pdev)
  587. {
  588. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  589. struct ath5k_softc *sc = hw->priv;
  590. ath5k_debug_finish_device(sc);
  591. ath5k_detach(pdev, hw);
  592. ath5k_hw_detach(sc->ah);
  593. free_irq(pdev->irq, sc);
  594. pci_iounmap(pdev, sc->iobase);
  595. pci_release_region(pdev, 0);
  596. pci_disable_device(pdev);
  597. ieee80211_free_hw(hw);
  598. }
  599. #ifdef CONFIG_PM
  600. static int
  601. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  602. {
  603. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  604. struct ath5k_softc *sc = hw->priv;
  605. ath5k_led_off(sc);
  606. pci_save_state(pdev);
  607. pci_disable_device(pdev);
  608. pci_set_power_state(pdev, PCI_D3hot);
  609. return 0;
  610. }
  611. static int
  612. ath5k_pci_resume(struct pci_dev *pdev)
  613. {
  614. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  615. struct ath5k_softc *sc = hw->priv;
  616. int err;
  617. pci_restore_state(pdev);
  618. err = pci_enable_device(pdev);
  619. if (err)
  620. return err;
  621. /*
  622. * Suspend/Resume resets the PCI configuration space, so we have to
  623. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  624. * PCI Tx retries from interfering with C3 CPU state
  625. */
  626. pci_write_config_byte(pdev, 0x41, 0);
  627. ath5k_led_enable(sc);
  628. return 0;
  629. }
  630. #endif /* CONFIG_PM */
  631. /***********************\
  632. * Driver Initialization *
  633. \***********************/
  634. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  635. {
  636. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  637. struct ath5k_softc *sc = hw->priv;
  638. struct ath_regulatory *regulatory = &sc->common.regulatory;
  639. return ath_reg_notifier_apply(wiphy, request, regulatory);
  640. }
  641. static int
  642. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  643. {
  644. struct ath5k_softc *sc = hw->priv;
  645. struct ath5k_hw *ah = sc->ah;
  646. struct ath_regulatory *regulatory = &sc->common.regulatory;
  647. u8 mac[ETH_ALEN] = {};
  648. int ret;
  649. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  650. /*
  651. * Check if the MAC has multi-rate retry support.
  652. * We do this by trying to setup a fake extended
  653. * descriptor. MAC's that don't have support will
  654. * return false w/o doing anything. MAC's that do
  655. * support it will return true w/o doing anything.
  656. */
  657. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  658. if (ret < 0)
  659. goto err;
  660. if (ret > 0)
  661. __set_bit(ATH_STAT_MRRETRY, sc->status);
  662. /*
  663. * Collect the channel list. The 802.11 layer
  664. * is resposible for filtering this list based
  665. * on settings like the phy mode and regulatory
  666. * domain restrictions.
  667. */
  668. ret = ath5k_setup_bands(hw);
  669. if (ret) {
  670. ATH5K_ERR(sc, "can't get channels\n");
  671. goto err;
  672. }
  673. /* NB: setup here so ath5k_rate_update is happy */
  674. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  675. ath5k_setcurmode(sc, AR5K_MODE_11A);
  676. else
  677. ath5k_setcurmode(sc, AR5K_MODE_11B);
  678. /*
  679. * Allocate tx+rx descriptors and populate the lists.
  680. */
  681. ret = ath5k_desc_alloc(sc, pdev);
  682. if (ret) {
  683. ATH5K_ERR(sc, "can't allocate descriptors\n");
  684. goto err;
  685. }
  686. /*
  687. * Allocate hardware transmit queues: one queue for
  688. * beacon frames and one data queue for each QoS
  689. * priority. Note that hw functions handle reseting
  690. * these queues at the needed time.
  691. */
  692. ret = ath5k_beaconq_setup(ah);
  693. if (ret < 0) {
  694. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  695. goto err_desc;
  696. }
  697. sc->bhalq = ret;
  698. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  699. if (IS_ERR(sc->cabq)) {
  700. ATH5K_ERR(sc, "can't setup cab queue\n");
  701. ret = PTR_ERR(sc->cabq);
  702. goto err_bhal;
  703. }
  704. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  705. if (IS_ERR(sc->txq)) {
  706. ATH5K_ERR(sc, "can't setup xmit queue\n");
  707. ret = PTR_ERR(sc->txq);
  708. goto err_queues;
  709. }
  710. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  711. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  712. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  713. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  714. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  715. ret = ath5k_eeprom_read_mac(ah, mac);
  716. if (ret) {
  717. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  718. sc->pdev->device);
  719. goto err_queues;
  720. }
  721. SET_IEEE80211_PERM_ADDR(hw, mac);
  722. /* All MAC address bits matter for ACKs */
  723. memset(sc->bssidmask, 0xff, ETH_ALEN);
  724. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  725. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  726. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  727. if (ret) {
  728. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  729. goto err_queues;
  730. }
  731. ret = ieee80211_register_hw(hw);
  732. if (ret) {
  733. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  734. goto err_queues;
  735. }
  736. if (!ath_is_world_regd(regulatory))
  737. regulatory_hint(hw->wiphy, regulatory->alpha2);
  738. ath5k_init_leds(sc);
  739. return 0;
  740. err_queues:
  741. ath5k_txq_release(sc);
  742. err_bhal:
  743. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  744. err_desc:
  745. ath5k_desc_free(sc, pdev);
  746. err:
  747. return ret;
  748. }
  749. static void
  750. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  751. {
  752. struct ath5k_softc *sc = hw->priv;
  753. /*
  754. * NB: the order of these is important:
  755. * o call the 802.11 layer before detaching ath5k_hw to
  756. * insure callbacks into the driver to delete global
  757. * key cache entries can be handled
  758. * o reclaim the tx queue data structures after calling
  759. * the 802.11 layer as we'll get called back to reclaim
  760. * node state and potentially want to use them
  761. * o to cleanup the tx queues the hal is called, so detach
  762. * it last
  763. * XXX: ??? detach ath5k_hw ???
  764. * Other than that, it's straightforward...
  765. */
  766. ieee80211_unregister_hw(hw);
  767. ath5k_desc_free(sc, pdev);
  768. ath5k_txq_release(sc);
  769. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  770. ath5k_unregister_leds(sc);
  771. /*
  772. * NB: can't reclaim these until after ieee80211_ifdetach
  773. * returns because we'll get called back to reclaim node
  774. * state and potentially want to use them.
  775. */
  776. }
  777. /********************\
  778. * Channel/mode setup *
  779. \********************/
  780. /*
  781. * Convert IEEE channel number to MHz frequency.
  782. */
  783. static inline short
  784. ath5k_ieee2mhz(short chan)
  785. {
  786. if (chan <= 14 || chan >= 27)
  787. return ieee80211chan2mhz(chan);
  788. else
  789. return 2212 + chan * 20;
  790. }
  791. /*
  792. * Returns true for the channel numbers used without all_channels modparam.
  793. */
  794. static bool ath5k_is_standard_channel(short chan)
  795. {
  796. return ((chan <= 14) ||
  797. /* UNII 1,2 */
  798. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  799. /* midband */
  800. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  801. /* UNII-3 */
  802. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  803. }
  804. static unsigned int
  805. ath5k_copy_channels(struct ath5k_hw *ah,
  806. struct ieee80211_channel *channels,
  807. unsigned int mode,
  808. unsigned int max)
  809. {
  810. unsigned int i, count, size, chfreq, freq, ch;
  811. if (!test_bit(mode, ah->ah_modes))
  812. return 0;
  813. switch (mode) {
  814. case AR5K_MODE_11A:
  815. case AR5K_MODE_11A_TURBO:
  816. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  817. size = 220 ;
  818. chfreq = CHANNEL_5GHZ;
  819. break;
  820. case AR5K_MODE_11B:
  821. case AR5K_MODE_11G:
  822. case AR5K_MODE_11G_TURBO:
  823. size = 26;
  824. chfreq = CHANNEL_2GHZ;
  825. break;
  826. default:
  827. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  828. return 0;
  829. }
  830. for (i = 0, count = 0; i < size && max > 0; i++) {
  831. ch = i + 1 ;
  832. freq = ath5k_ieee2mhz(ch);
  833. /* Check if channel is supported by the chipset */
  834. if (!ath5k_channel_ok(ah, freq, chfreq))
  835. continue;
  836. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  837. continue;
  838. /* Write channel info and increment counter */
  839. channels[count].center_freq = freq;
  840. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  841. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  842. switch (mode) {
  843. case AR5K_MODE_11A:
  844. case AR5K_MODE_11G:
  845. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  846. break;
  847. case AR5K_MODE_11A_TURBO:
  848. case AR5K_MODE_11G_TURBO:
  849. channels[count].hw_value = chfreq |
  850. CHANNEL_OFDM | CHANNEL_TURBO;
  851. break;
  852. case AR5K_MODE_11B:
  853. channels[count].hw_value = CHANNEL_B;
  854. }
  855. count++;
  856. max--;
  857. }
  858. return count;
  859. }
  860. static void
  861. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  862. {
  863. u8 i;
  864. for (i = 0; i < AR5K_MAX_RATES; i++)
  865. sc->rate_idx[b->band][i] = -1;
  866. for (i = 0; i < b->n_bitrates; i++) {
  867. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  868. if (b->bitrates[i].hw_value_short)
  869. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  870. }
  871. }
  872. static int
  873. ath5k_setup_bands(struct ieee80211_hw *hw)
  874. {
  875. struct ath5k_softc *sc = hw->priv;
  876. struct ath5k_hw *ah = sc->ah;
  877. struct ieee80211_supported_band *sband;
  878. int max_c, count_c = 0;
  879. int i;
  880. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  881. max_c = ARRAY_SIZE(sc->channels);
  882. /* 2GHz band */
  883. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  884. sband->band = IEEE80211_BAND_2GHZ;
  885. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  886. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  887. /* G mode */
  888. memcpy(sband->bitrates, &ath5k_rates[0],
  889. sizeof(struct ieee80211_rate) * 12);
  890. sband->n_bitrates = 12;
  891. sband->channels = sc->channels;
  892. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  893. AR5K_MODE_11G, max_c);
  894. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  895. count_c = sband->n_channels;
  896. max_c -= count_c;
  897. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  898. /* B mode */
  899. memcpy(sband->bitrates, &ath5k_rates[0],
  900. sizeof(struct ieee80211_rate) * 4);
  901. sband->n_bitrates = 4;
  902. /* 5211 only supports B rates and uses 4bit rate codes
  903. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  904. * fix them up here:
  905. */
  906. if (ah->ah_version == AR5K_AR5211) {
  907. for (i = 0; i < 4; i++) {
  908. sband->bitrates[i].hw_value =
  909. sband->bitrates[i].hw_value & 0xF;
  910. sband->bitrates[i].hw_value_short =
  911. sband->bitrates[i].hw_value_short & 0xF;
  912. }
  913. }
  914. sband->channels = sc->channels;
  915. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  916. AR5K_MODE_11B, max_c);
  917. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  918. count_c = sband->n_channels;
  919. max_c -= count_c;
  920. }
  921. ath5k_setup_rate_idx(sc, sband);
  922. /* 5GHz band, A mode */
  923. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  924. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  925. sband->band = IEEE80211_BAND_5GHZ;
  926. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  927. memcpy(sband->bitrates, &ath5k_rates[4],
  928. sizeof(struct ieee80211_rate) * 8);
  929. sband->n_bitrates = 8;
  930. sband->channels = &sc->channels[count_c];
  931. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  932. AR5K_MODE_11A, max_c);
  933. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  934. }
  935. ath5k_setup_rate_idx(sc, sband);
  936. ath5k_debug_dump_bands(sc);
  937. return 0;
  938. }
  939. /*
  940. * Set/change channels. We always reset the chip.
  941. * To accomplish this we must first cleanup any pending DMA,
  942. * then restart stuff after a la ath5k_init.
  943. *
  944. * Called with sc->lock.
  945. */
  946. static int
  947. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  948. {
  949. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  950. sc->curchan->center_freq, chan->center_freq);
  951. /*
  952. * To switch channels clear any pending DMA operations;
  953. * wait long enough for the RX fifo to drain, reset the
  954. * hardware at the new frequency, and then re-enable
  955. * the relevant bits of the h/w.
  956. */
  957. return ath5k_reset(sc, chan);
  958. }
  959. static void
  960. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  961. {
  962. sc->curmode = mode;
  963. if (mode == AR5K_MODE_11A) {
  964. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  965. } else {
  966. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  967. }
  968. }
  969. static void
  970. ath5k_mode_setup(struct ath5k_softc *sc)
  971. {
  972. struct ath5k_hw *ah = sc->ah;
  973. u32 rfilt;
  974. ah->ah_op_mode = sc->opmode;
  975. /* configure rx filter */
  976. rfilt = sc->filter_flags;
  977. ath5k_hw_set_rx_filter(ah, rfilt);
  978. if (ath5k_hw_hasbssidmask(ah))
  979. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  980. /* configure operational mode */
  981. ath5k_hw_set_opmode(ah);
  982. ath5k_hw_set_mcast_filter(ah, 0, 0);
  983. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  984. }
  985. static inline int
  986. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  987. {
  988. int rix;
  989. /* return base rate on errors */
  990. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  991. "hw_rix out of bounds: %x\n", hw_rix))
  992. return 0;
  993. rix = sc->rate_idx[sc->curband->band][hw_rix];
  994. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  995. rix = 0;
  996. return rix;
  997. }
  998. /***************\
  999. * Buffers setup *
  1000. \***************/
  1001. static
  1002. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  1003. {
  1004. struct sk_buff *skb;
  1005. /*
  1006. * Allocate buffer with headroom_needed space for the
  1007. * fake physical layer header at the start.
  1008. */
  1009. skb = ath_rxbuf_alloc(&sc->common,
  1010. sc->rxbufsize + sc->common.cachelsz - 1,
  1011. GFP_ATOMIC);
  1012. if (!skb) {
  1013. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  1014. sc->rxbufsize + sc->common.cachelsz - 1);
  1015. return NULL;
  1016. }
  1017. *skb_addr = pci_map_single(sc->pdev,
  1018. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  1019. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  1020. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1021. dev_kfree_skb(skb);
  1022. return NULL;
  1023. }
  1024. return skb;
  1025. }
  1026. static int
  1027. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1028. {
  1029. struct ath5k_hw *ah = sc->ah;
  1030. struct sk_buff *skb = bf->skb;
  1031. struct ath5k_desc *ds;
  1032. if (!skb) {
  1033. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  1034. if (!skb)
  1035. return -ENOMEM;
  1036. bf->skb = skb;
  1037. }
  1038. /*
  1039. * Setup descriptors. For receive we always terminate
  1040. * the descriptor list with a self-linked entry so we'll
  1041. * not get overrun under high load (as can happen with a
  1042. * 5212 when ANI processing enables PHY error frames).
  1043. *
  1044. * To insure the last descriptor is self-linked we create
  1045. * each descriptor as self-linked and add it to the end. As
  1046. * each additional descriptor is added the previous self-linked
  1047. * entry is ``fixed'' naturally. This should be safe even
  1048. * if DMA is happening. When processing RX interrupts we
  1049. * never remove/process the last, self-linked, entry on the
  1050. * descriptor list. This insures the hardware always has
  1051. * someplace to write a new frame.
  1052. */
  1053. ds = bf->desc;
  1054. ds->ds_link = bf->daddr; /* link to self */
  1055. ds->ds_data = bf->skbaddr;
  1056. ah->ah_setup_rx_desc(ah, ds,
  1057. skb_tailroom(skb), /* buffer size */
  1058. 0);
  1059. if (sc->rxlink != NULL)
  1060. *sc->rxlink = bf->daddr;
  1061. sc->rxlink = &ds->ds_link;
  1062. return 0;
  1063. }
  1064. static int
  1065. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  1066. struct ath5k_txq *txq)
  1067. {
  1068. struct ath5k_hw *ah = sc->ah;
  1069. struct ath5k_desc *ds = bf->desc;
  1070. struct sk_buff *skb = bf->skb;
  1071. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1072. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1073. struct ieee80211_rate *rate;
  1074. unsigned int mrr_rate[3], mrr_tries[3];
  1075. int i, ret;
  1076. u16 hw_rate;
  1077. u16 cts_rate = 0;
  1078. u16 duration = 0;
  1079. u8 rc_flags;
  1080. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1081. /* XXX endianness */
  1082. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1083. PCI_DMA_TODEVICE);
  1084. rate = ieee80211_get_tx_rate(sc->hw, info);
  1085. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1086. flags |= AR5K_TXDESC_NOACK;
  1087. rc_flags = info->control.rates[0].flags;
  1088. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  1089. rate->hw_value_short : rate->hw_value;
  1090. pktlen = skb->len;
  1091. /* FIXME: If we are in g mode and rate is a CCK rate
  1092. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1093. * from tx power (value is in dB units already) */
  1094. if (info->control.hw_key) {
  1095. keyidx = info->control.hw_key->hw_key_idx;
  1096. pktlen += info->control.hw_key->icv_len;
  1097. }
  1098. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1099. flags |= AR5K_TXDESC_RTSENA;
  1100. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1101. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  1102. sc->vif, pktlen, info));
  1103. }
  1104. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1105. flags |= AR5K_TXDESC_CTSENA;
  1106. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1107. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  1108. sc->vif, pktlen, info));
  1109. }
  1110. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1111. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1112. (sc->power_level * 2),
  1113. hw_rate,
  1114. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  1115. cts_rate, duration);
  1116. if (ret)
  1117. goto err_unmap;
  1118. memset(mrr_rate, 0, sizeof(mrr_rate));
  1119. memset(mrr_tries, 0, sizeof(mrr_tries));
  1120. for (i = 0; i < 3; i++) {
  1121. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1122. if (!rate)
  1123. break;
  1124. mrr_rate[i] = rate->hw_value;
  1125. mrr_tries[i] = info->control.rates[i + 1].count;
  1126. }
  1127. ah->ah_setup_mrr_tx_desc(ah, ds,
  1128. mrr_rate[0], mrr_tries[0],
  1129. mrr_rate[1], mrr_tries[1],
  1130. mrr_rate[2], mrr_tries[2]);
  1131. ds->ds_link = 0;
  1132. ds->ds_data = bf->skbaddr;
  1133. spin_lock_bh(&txq->lock);
  1134. list_add_tail(&bf->list, &txq->q);
  1135. sc->tx_stats[txq->qnum].len++;
  1136. if (txq->link == NULL) /* is this first packet? */
  1137. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1138. else /* no, so only link it */
  1139. *txq->link = bf->daddr;
  1140. txq->link = &ds->ds_link;
  1141. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1142. mmiowb();
  1143. spin_unlock_bh(&txq->lock);
  1144. return 0;
  1145. err_unmap:
  1146. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1147. return ret;
  1148. }
  1149. /*******************\
  1150. * Descriptors setup *
  1151. \*******************/
  1152. static int
  1153. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1154. {
  1155. struct ath5k_desc *ds;
  1156. struct ath5k_buf *bf;
  1157. dma_addr_t da;
  1158. unsigned int i;
  1159. int ret;
  1160. /* allocate descriptors */
  1161. sc->desc_len = sizeof(struct ath5k_desc) *
  1162. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1163. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1164. if (sc->desc == NULL) {
  1165. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1166. ret = -ENOMEM;
  1167. goto err;
  1168. }
  1169. ds = sc->desc;
  1170. da = sc->desc_daddr;
  1171. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1172. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1173. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1174. sizeof(struct ath5k_buf), GFP_KERNEL);
  1175. if (bf == NULL) {
  1176. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1177. ret = -ENOMEM;
  1178. goto err_free;
  1179. }
  1180. sc->bufptr = bf;
  1181. INIT_LIST_HEAD(&sc->rxbuf);
  1182. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1183. bf->desc = ds;
  1184. bf->daddr = da;
  1185. list_add_tail(&bf->list, &sc->rxbuf);
  1186. }
  1187. INIT_LIST_HEAD(&sc->txbuf);
  1188. sc->txbuf_len = ATH_TXBUF;
  1189. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1190. da += sizeof(*ds)) {
  1191. bf->desc = ds;
  1192. bf->daddr = da;
  1193. list_add_tail(&bf->list, &sc->txbuf);
  1194. }
  1195. /* beacon buffer */
  1196. bf->desc = ds;
  1197. bf->daddr = da;
  1198. sc->bbuf = bf;
  1199. return 0;
  1200. err_free:
  1201. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1202. err:
  1203. sc->desc = NULL;
  1204. return ret;
  1205. }
  1206. static void
  1207. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1208. {
  1209. struct ath5k_buf *bf;
  1210. ath5k_txbuf_free(sc, sc->bbuf);
  1211. list_for_each_entry(bf, &sc->txbuf, list)
  1212. ath5k_txbuf_free(sc, bf);
  1213. list_for_each_entry(bf, &sc->rxbuf, list)
  1214. ath5k_rxbuf_free(sc, bf);
  1215. /* Free memory associated with all descriptors */
  1216. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1217. kfree(sc->bufptr);
  1218. sc->bufptr = NULL;
  1219. }
  1220. /**************\
  1221. * Queues setup *
  1222. \**************/
  1223. static struct ath5k_txq *
  1224. ath5k_txq_setup(struct ath5k_softc *sc,
  1225. int qtype, int subtype)
  1226. {
  1227. struct ath5k_hw *ah = sc->ah;
  1228. struct ath5k_txq *txq;
  1229. struct ath5k_txq_info qi = {
  1230. .tqi_subtype = subtype,
  1231. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1232. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1233. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1234. };
  1235. int qnum;
  1236. /*
  1237. * Enable interrupts only for EOL and DESC conditions.
  1238. * We mark tx descriptors to receive a DESC interrupt
  1239. * when a tx queue gets deep; otherwise waiting for the
  1240. * EOL to reap descriptors. Note that this is done to
  1241. * reduce interrupt load and this only defers reaping
  1242. * descriptors, never transmitting frames. Aside from
  1243. * reducing interrupts this also permits more concurrency.
  1244. * The only potential downside is if the tx queue backs
  1245. * up in which case the top half of the kernel may backup
  1246. * due to a lack of tx descriptors.
  1247. */
  1248. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1249. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1250. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1251. if (qnum < 0) {
  1252. /*
  1253. * NB: don't print a message, this happens
  1254. * normally on parts with too few tx queues
  1255. */
  1256. return ERR_PTR(qnum);
  1257. }
  1258. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1259. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1260. qnum, ARRAY_SIZE(sc->txqs));
  1261. ath5k_hw_release_tx_queue(ah, qnum);
  1262. return ERR_PTR(-EINVAL);
  1263. }
  1264. txq = &sc->txqs[qnum];
  1265. if (!txq->setup) {
  1266. txq->qnum = qnum;
  1267. txq->link = NULL;
  1268. INIT_LIST_HEAD(&txq->q);
  1269. spin_lock_init(&txq->lock);
  1270. txq->setup = true;
  1271. }
  1272. return &sc->txqs[qnum];
  1273. }
  1274. static int
  1275. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1276. {
  1277. struct ath5k_txq_info qi = {
  1278. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1279. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1280. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1281. /* NB: for dynamic turbo, don't enable any other interrupts */
  1282. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1283. };
  1284. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1285. }
  1286. static int
  1287. ath5k_beaconq_config(struct ath5k_softc *sc)
  1288. {
  1289. struct ath5k_hw *ah = sc->ah;
  1290. struct ath5k_txq_info qi;
  1291. int ret;
  1292. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1293. if (ret)
  1294. return ret;
  1295. if (sc->opmode == NL80211_IFTYPE_AP ||
  1296. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1297. /*
  1298. * Always burst out beacon and CAB traffic
  1299. * (aifs = cwmin = cwmax = 0)
  1300. */
  1301. qi.tqi_aifs = 0;
  1302. qi.tqi_cw_min = 0;
  1303. qi.tqi_cw_max = 0;
  1304. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1305. /*
  1306. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1307. */
  1308. qi.tqi_aifs = 0;
  1309. qi.tqi_cw_min = 0;
  1310. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1311. }
  1312. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1313. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1314. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1315. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1316. if (ret) {
  1317. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1318. "hardware queue!\n", __func__);
  1319. return ret;
  1320. }
  1321. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1322. }
  1323. static void
  1324. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1325. {
  1326. struct ath5k_buf *bf, *bf0;
  1327. /*
  1328. * NB: this assumes output has been stopped and
  1329. * we do not need to block ath5k_tx_tasklet
  1330. */
  1331. spin_lock_bh(&txq->lock);
  1332. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1333. ath5k_debug_printtxbuf(sc, bf);
  1334. ath5k_txbuf_free(sc, bf);
  1335. spin_lock_bh(&sc->txbuflock);
  1336. sc->tx_stats[txq->qnum].len--;
  1337. list_move_tail(&bf->list, &sc->txbuf);
  1338. sc->txbuf_len++;
  1339. spin_unlock_bh(&sc->txbuflock);
  1340. }
  1341. txq->link = NULL;
  1342. spin_unlock_bh(&txq->lock);
  1343. }
  1344. /*
  1345. * Drain the transmit queues and reclaim resources.
  1346. */
  1347. static void
  1348. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1349. {
  1350. struct ath5k_hw *ah = sc->ah;
  1351. unsigned int i;
  1352. /* XXX return value */
  1353. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1354. /* don't touch the hardware if marked invalid */
  1355. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1356. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1357. ath5k_hw_get_txdp(ah, sc->bhalq));
  1358. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1359. if (sc->txqs[i].setup) {
  1360. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1361. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1362. "link %p\n",
  1363. sc->txqs[i].qnum,
  1364. ath5k_hw_get_txdp(ah,
  1365. sc->txqs[i].qnum),
  1366. sc->txqs[i].link);
  1367. }
  1368. }
  1369. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1370. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1371. if (sc->txqs[i].setup)
  1372. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1373. }
  1374. static void
  1375. ath5k_txq_release(struct ath5k_softc *sc)
  1376. {
  1377. struct ath5k_txq *txq = sc->txqs;
  1378. unsigned int i;
  1379. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1380. if (txq->setup) {
  1381. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1382. txq->setup = false;
  1383. }
  1384. }
  1385. /*************\
  1386. * RX Handling *
  1387. \*************/
  1388. /*
  1389. * Enable the receive h/w following a reset.
  1390. */
  1391. static int
  1392. ath5k_rx_start(struct ath5k_softc *sc)
  1393. {
  1394. struct ath5k_hw *ah = sc->ah;
  1395. struct ath5k_buf *bf;
  1396. int ret;
  1397. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->common.cachelsz);
  1398. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1399. sc->common.cachelsz, sc->rxbufsize);
  1400. spin_lock_bh(&sc->rxbuflock);
  1401. sc->rxlink = NULL;
  1402. list_for_each_entry(bf, &sc->rxbuf, list) {
  1403. ret = ath5k_rxbuf_setup(sc, bf);
  1404. if (ret != 0) {
  1405. spin_unlock_bh(&sc->rxbuflock);
  1406. goto err;
  1407. }
  1408. }
  1409. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1410. ath5k_hw_set_rxdp(ah, bf->daddr);
  1411. spin_unlock_bh(&sc->rxbuflock);
  1412. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1413. ath5k_mode_setup(sc); /* set filters, etc. */
  1414. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1415. return 0;
  1416. err:
  1417. return ret;
  1418. }
  1419. /*
  1420. * Disable the receive h/w in preparation for a reset.
  1421. */
  1422. static void
  1423. ath5k_rx_stop(struct ath5k_softc *sc)
  1424. {
  1425. struct ath5k_hw *ah = sc->ah;
  1426. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1427. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1428. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1429. ath5k_debug_printrxbuffs(sc, ah);
  1430. sc->rxlink = NULL; /* just in case */
  1431. }
  1432. static unsigned int
  1433. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1434. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1435. {
  1436. struct ieee80211_hdr *hdr = (void *)skb->data;
  1437. unsigned int keyix, hlen;
  1438. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1439. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1440. return RX_FLAG_DECRYPTED;
  1441. /* Apparently when a default key is used to decrypt the packet
  1442. the hw does not set the index used to decrypt. In such cases
  1443. get the index from the packet. */
  1444. hlen = ieee80211_hdrlen(hdr->frame_control);
  1445. if (ieee80211_has_protected(hdr->frame_control) &&
  1446. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1447. skb->len >= hlen + 4) {
  1448. keyix = skb->data[hlen + 3] >> 6;
  1449. if (test_bit(keyix, sc->keymap))
  1450. return RX_FLAG_DECRYPTED;
  1451. }
  1452. return 0;
  1453. }
  1454. static void
  1455. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1456. struct ieee80211_rx_status *rxs)
  1457. {
  1458. u64 tsf, bc_tstamp;
  1459. u32 hw_tu;
  1460. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1461. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1462. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1463. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1464. /*
  1465. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1466. * have updated the local TSF. We have to work around various
  1467. * hardware bugs, though...
  1468. */
  1469. tsf = ath5k_hw_get_tsf64(sc->ah);
  1470. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1471. hw_tu = TSF_TO_TU(tsf);
  1472. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1473. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1474. (unsigned long long)bc_tstamp,
  1475. (unsigned long long)rxs->mactime,
  1476. (unsigned long long)(rxs->mactime - bc_tstamp),
  1477. (unsigned long long)tsf);
  1478. /*
  1479. * Sometimes the HW will give us a wrong tstamp in the rx
  1480. * status, causing the timestamp extension to go wrong.
  1481. * (This seems to happen especially with beacon frames bigger
  1482. * than 78 byte (incl. FCS))
  1483. * But we know that the receive timestamp must be later than the
  1484. * timestamp of the beacon since HW must have synced to that.
  1485. *
  1486. * NOTE: here we assume mactime to be after the frame was
  1487. * received, not like mac80211 which defines it at the start.
  1488. */
  1489. if (bc_tstamp > rxs->mactime) {
  1490. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1491. "fixing mactime from %llx to %llx\n",
  1492. (unsigned long long)rxs->mactime,
  1493. (unsigned long long)tsf);
  1494. rxs->mactime = tsf;
  1495. }
  1496. /*
  1497. * Local TSF might have moved higher than our beacon timers,
  1498. * in that case we have to update them to continue sending
  1499. * beacons. This also takes care of synchronizing beacon sending
  1500. * times with other stations.
  1501. */
  1502. if (hw_tu >= sc->nexttbtt)
  1503. ath5k_beacon_update_timers(sc, bc_tstamp);
  1504. }
  1505. }
  1506. static void
  1507. ath5k_tasklet_rx(unsigned long data)
  1508. {
  1509. struct ieee80211_rx_status rxs = {};
  1510. struct ath5k_rx_status rs = {};
  1511. struct sk_buff *skb, *next_skb;
  1512. dma_addr_t next_skb_addr;
  1513. struct ath5k_softc *sc = (void *)data;
  1514. struct ath5k_buf *bf;
  1515. struct ath5k_desc *ds;
  1516. int ret;
  1517. int hdrlen;
  1518. int padsize;
  1519. spin_lock(&sc->rxbuflock);
  1520. if (list_empty(&sc->rxbuf)) {
  1521. ATH5K_WARN(sc, "empty rx buf pool\n");
  1522. goto unlock;
  1523. }
  1524. do {
  1525. rxs.flag = 0;
  1526. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1527. BUG_ON(bf->skb == NULL);
  1528. skb = bf->skb;
  1529. ds = bf->desc;
  1530. /* bail if HW is still using self-linked descriptor */
  1531. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1532. break;
  1533. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1534. if (unlikely(ret == -EINPROGRESS))
  1535. break;
  1536. else if (unlikely(ret)) {
  1537. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1538. spin_unlock(&sc->rxbuflock);
  1539. return;
  1540. }
  1541. if (unlikely(rs.rs_more)) {
  1542. ATH5K_WARN(sc, "unsupported jumbo\n");
  1543. goto next;
  1544. }
  1545. if (unlikely(rs.rs_status)) {
  1546. if (rs.rs_status & AR5K_RXERR_PHY)
  1547. goto next;
  1548. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1549. /*
  1550. * Decrypt error. If the error occurred
  1551. * because there was no hardware key, then
  1552. * let the frame through so the upper layers
  1553. * can process it. This is necessary for 5210
  1554. * parts which have no way to setup a ``clear''
  1555. * key cache entry.
  1556. *
  1557. * XXX do key cache faulting
  1558. */
  1559. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1560. !(rs.rs_status & AR5K_RXERR_CRC))
  1561. goto accept;
  1562. }
  1563. if (rs.rs_status & AR5K_RXERR_MIC) {
  1564. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1565. goto accept;
  1566. }
  1567. /* let crypto-error packets fall through in MNTR */
  1568. if ((rs.rs_status &
  1569. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1570. sc->opmode != NL80211_IFTYPE_MONITOR)
  1571. goto next;
  1572. }
  1573. accept:
  1574. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1575. /*
  1576. * If we can't replace bf->skb with a new skb under memory
  1577. * pressure, just skip this packet
  1578. */
  1579. if (!next_skb)
  1580. goto next;
  1581. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1582. PCI_DMA_FROMDEVICE);
  1583. skb_put(skb, rs.rs_datalen);
  1584. /* The MAC header is padded to have 32-bit boundary if the
  1585. * packet payload is non-zero. The general calculation for
  1586. * padsize would take into account odd header lengths:
  1587. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1588. * even-length headers are used, padding can only be 0 or 2
  1589. * bytes and we can optimize this a bit. In addition, we must
  1590. * not try to remove padding from short control frames that do
  1591. * not have payload. */
  1592. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1593. padsize = ath5k_pad_size(hdrlen);
  1594. if (padsize) {
  1595. memmove(skb->data + padsize, skb->data, hdrlen);
  1596. skb_pull(skb, padsize);
  1597. }
  1598. /*
  1599. * always extend the mac timestamp, since this information is
  1600. * also needed for proper IBSS merging.
  1601. *
  1602. * XXX: it might be too late to do it here, since rs_tstamp is
  1603. * 15bit only. that means TSF extension has to be done within
  1604. * 32768usec (about 32ms). it might be necessary to move this to
  1605. * the interrupt handler, like it is done in madwifi.
  1606. *
  1607. * Unfortunately we don't know when the hardware takes the rx
  1608. * timestamp (beginning of phy frame, data frame, end of rx?).
  1609. * The only thing we know is that it is hardware specific...
  1610. * On AR5213 it seems the rx timestamp is at the end of the
  1611. * frame, but i'm not sure.
  1612. *
  1613. * NOTE: mac80211 defines mactime at the beginning of the first
  1614. * data symbol. Since we don't have any time references it's
  1615. * impossible to comply to that. This affects IBSS merge only
  1616. * right now, so it's not too bad...
  1617. */
  1618. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1619. rxs.flag |= RX_FLAG_TSFT;
  1620. rxs.freq = sc->curchan->center_freq;
  1621. rxs.band = sc->curband->band;
  1622. rxs.noise = sc->ah->ah_noise_floor;
  1623. rxs.signal = rxs.noise + rs.rs_rssi;
  1624. /* An rssi of 35 indicates you should be able use
  1625. * 54 Mbps reliably. A more elaborate scheme can be used
  1626. * here but it requires a map of SNR/throughput for each
  1627. * possible mode used */
  1628. rxs.qual = rs.rs_rssi * 100 / 35;
  1629. /* rssi can be more than 35 though, anything above that
  1630. * should be considered at 100% */
  1631. if (rxs.qual > 100)
  1632. rxs.qual = 100;
  1633. rxs.antenna = rs.rs_antenna;
  1634. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1635. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1636. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1637. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1638. rxs.flag |= RX_FLAG_SHORTPRE;
  1639. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1640. /* check beacons in IBSS mode */
  1641. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1642. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1643. memcpy(IEEE80211_SKB_RXCB(skb), &rxs, sizeof(rxs));
  1644. ieee80211_rx(sc->hw, skb);
  1645. bf->skb = next_skb;
  1646. bf->skbaddr = next_skb_addr;
  1647. next:
  1648. list_move_tail(&bf->list, &sc->rxbuf);
  1649. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1650. unlock:
  1651. spin_unlock(&sc->rxbuflock);
  1652. }
  1653. /*************\
  1654. * TX Handling *
  1655. \*************/
  1656. static void
  1657. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1658. {
  1659. struct ath5k_tx_status ts = {};
  1660. struct ath5k_buf *bf, *bf0;
  1661. struct ath5k_desc *ds;
  1662. struct sk_buff *skb;
  1663. struct ieee80211_tx_info *info;
  1664. int i, ret;
  1665. spin_lock(&txq->lock);
  1666. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1667. ds = bf->desc;
  1668. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1669. if (unlikely(ret == -EINPROGRESS))
  1670. break;
  1671. else if (unlikely(ret)) {
  1672. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1673. ret, txq->qnum);
  1674. break;
  1675. }
  1676. skb = bf->skb;
  1677. info = IEEE80211_SKB_CB(skb);
  1678. bf->skb = NULL;
  1679. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1680. PCI_DMA_TODEVICE);
  1681. ieee80211_tx_info_clear_status(info);
  1682. for (i = 0; i < 4; i++) {
  1683. struct ieee80211_tx_rate *r =
  1684. &info->status.rates[i];
  1685. if (ts.ts_rate[i]) {
  1686. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1687. r->count = ts.ts_retry[i];
  1688. } else {
  1689. r->idx = -1;
  1690. r->count = 0;
  1691. }
  1692. }
  1693. /* count the successful attempt as well */
  1694. info->status.rates[ts.ts_final_idx].count++;
  1695. if (unlikely(ts.ts_status)) {
  1696. sc->ll_stats.dot11ACKFailureCount++;
  1697. if (ts.ts_status & AR5K_TXERR_FILT)
  1698. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1699. } else {
  1700. info->flags |= IEEE80211_TX_STAT_ACK;
  1701. info->status.ack_signal = ts.ts_rssi;
  1702. }
  1703. ieee80211_tx_status(sc->hw, skb);
  1704. sc->tx_stats[txq->qnum].count++;
  1705. spin_lock(&sc->txbuflock);
  1706. sc->tx_stats[txq->qnum].len--;
  1707. list_move_tail(&bf->list, &sc->txbuf);
  1708. sc->txbuf_len++;
  1709. spin_unlock(&sc->txbuflock);
  1710. }
  1711. if (likely(list_empty(&txq->q)))
  1712. txq->link = NULL;
  1713. spin_unlock(&txq->lock);
  1714. if (sc->txbuf_len > ATH_TXBUF / 5)
  1715. ieee80211_wake_queues(sc->hw);
  1716. }
  1717. static void
  1718. ath5k_tasklet_tx(unsigned long data)
  1719. {
  1720. int i;
  1721. struct ath5k_softc *sc = (void *)data;
  1722. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1723. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1724. ath5k_tx_processq(sc, &sc->txqs[i]);
  1725. }
  1726. /*****************\
  1727. * Beacon handling *
  1728. \*****************/
  1729. /*
  1730. * Setup the beacon frame for transmit.
  1731. */
  1732. static int
  1733. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1734. {
  1735. struct sk_buff *skb = bf->skb;
  1736. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1737. struct ath5k_hw *ah = sc->ah;
  1738. struct ath5k_desc *ds;
  1739. int ret = 0;
  1740. u8 antenna;
  1741. u32 flags;
  1742. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1743. PCI_DMA_TODEVICE);
  1744. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1745. "skbaddr %llx\n", skb, skb->data, skb->len,
  1746. (unsigned long long)bf->skbaddr);
  1747. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1748. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1749. return -EIO;
  1750. }
  1751. ds = bf->desc;
  1752. antenna = ah->ah_tx_ant;
  1753. flags = AR5K_TXDESC_NOACK;
  1754. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1755. ds->ds_link = bf->daddr; /* self-linked */
  1756. flags |= AR5K_TXDESC_VEOL;
  1757. } else
  1758. ds->ds_link = 0;
  1759. /*
  1760. * If we use multiple antennas on AP and use
  1761. * the Sectored AP scenario, switch antenna every
  1762. * 4 beacons to make sure everybody hears our AP.
  1763. * When a client tries to associate, hw will keep
  1764. * track of the tx antenna to be used for this client
  1765. * automaticaly, based on ACKed packets.
  1766. *
  1767. * Note: AP still listens and transmits RTS on the
  1768. * default antenna which is supposed to be an omni.
  1769. *
  1770. * Note2: On sectored scenarios it's possible to have
  1771. * multiple antennas (1omni -the default- and 14 sectors)
  1772. * so if we choose to actually support this mode we need
  1773. * to allow user to set how many antennas we have and tweak
  1774. * the code below to send beacons on all of them.
  1775. */
  1776. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1777. antenna = sc->bsent & 4 ? 2 : 1;
  1778. /* FIXME: If we are in g mode and rate is a CCK rate
  1779. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1780. * from tx power (value is in dB units already) */
  1781. ds->ds_data = bf->skbaddr;
  1782. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1783. ieee80211_get_hdrlen_from_skb(skb),
  1784. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1785. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1786. 1, AR5K_TXKEYIX_INVALID,
  1787. antenna, flags, 0, 0);
  1788. if (ret)
  1789. goto err_unmap;
  1790. return 0;
  1791. err_unmap:
  1792. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1793. return ret;
  1794. }
  1795. /*
  1796. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1797. * frame contents are done as needed and the slot time is
  1798. * also adjusted based on current state.
  1799. *
  1800. * This is called from software irq context (beacontq or restq
  1801. * tasklets) or user context from ath5k_beacon_config.
  1802. */
  1803. static void
  1804. ath5k_beacon_send(struct ath5k_softc *sc)
  1805. {
  1806. struct ath5k_buf *bf = sc->bbuf;
  1807. struct ath5k_hw *ah = sc->ah;
  1808. struct sk_buff *skb;
  1809. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1810. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1811. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1812. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1813. return;
  1814. }
  1815. /*
  1816. * Check if the previous beacon has gone out. If
  1817. * not don't don't try to post another, skip this
  1818. * period and wait for the next. Missed beacons
  1819. * indicate a problem and should not occur. If we
  1820. * miss too many consecutive beacons reset the device.
  1821. */
  1822. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1823. sc->bmisscount++;
  1824. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1825. "missed %u consecutive beacons\n", sc->bmisscount);
  1826. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1827. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1828. "stuck beacon time (%u missed)\n",
  1829. sc->bmisscount);
  1830. tasklet_schedule(&sc->restq);
  1831. }
  1832. return;
  1833. }
  1834. if (unlikely(sc->bmisscount != 0)) {
  1835. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1836. "resume beacon xmit after %u misses\n",
  1837. sc->bmisscount);
  1838. sc->bmisscount = 0;
  1839. }
  1840. /*
  1841. * Stop any current dma and put the new frame on the queue.
  1842. * This should never fail since we check above that no frames
  1843. * are still pending on the queue.
  1844. */
  1845. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1846. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1847. /* NB: hw still stops DMA, so proceed */
  1848. }
  1849. /* refresh the beacon for AP mode */
  1850. if (sc->opmode == NL80211_IFTYPE_AP)
  1851. ath5k_beacon_update(sc->hw, sc->vif);
  1852. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1853. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1854. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1855. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1856. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  1857. while (skb) {
  1858. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  1859. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  1860. }
  1861. sc->bsent++;
  1862. }
  1863. /**
  1864. * ath5k_beacon_update_timers - update beacon timers
  1865. *
  1866. * @sc: struct ath5k_softc pointer we are operating on
  1867. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1868. * beacon timer update based on the current HW TSF.
  1869. *
  1870. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1871. * of a received beacon or the current local hardware TSF and write it to the
  1872. * beacon timer registers.
  1873. *
  1874. * This is called in a variety of situations, e.g. when a beacon is received,
  1875. * when a TSF update has been detected, but also when an new IBSS is created or
  1876. * when we otherwise know we have to update the timers, but we keep it in this
  1877. * function to have it all together in one place.
  1878. */
  1879. static void
  1880. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1881. {
  1882. struct ath5k_hw *ah = sc->ah;
  1883. u32 nexttbtt, intval, hw_tu, bc_tu;
  1884. u64 hw_tsf;
  1885. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1886. if (WARN_ON(!intval))
  1887. return;
  1888. /* beacon TSF converted to TU */
  1889. bc_tu = TSF_TO_TU(bc_tsf);
  1890. /* current TSF converted to TU */
  1891. hw_tsf = ath5k_hw_get_tsf64(ah);
  1892. hw_tu = TSF_TO_TU(hw_tsf);
  1893. #define FUDGE 3
  1894. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1895. if (bc_tsf == -1) {
  1896. /*
  1897. * no beacons received, called internally.
  1898. * just need to refresh timers based on HW TSF.
  1899. */
  1900. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1901. } else if (bc_tsf == 0) {
  1902. /*
  1903. * no beacon received, probably called by ath5k_reset_tsf().
  1904. * reset TSF to start with 0.
  1905. */
  1906. nexttbtt = intval;
  1907. intval |= AR5K_BEACON_RESET_TSF;
  1908. } else if (bc_tsf > hw_tsf) {
  1909. /*
  1910. * beacon received, SW merge happend but HW TSF not yet updated.
  1911. * not possible to reconfigure timers yet, but next time we
  1912. * receive a beacon with the same BSSID, the hardware will
  1913. * automatically update the TSF and then we need to reconfigure
  1914. * the timers.
  1915. */
  1916. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1917. "need to wait for HW TSF sync\n");
  1918. return;
  1919. } else {
  1920. /*
  1921. * most important case for beacon synchronization between STA.
  1922. *
  1923. * beacon received and HW TSF has been already updated by HW.
  1924. * update next TBTT based on the TSF of the beacon, but make
  1925. * sure it is ahead of our local TSF timer.
  1926. */
  1927. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1928. }
  1929. #undef FUDGE
  1930. sc->nexttbtt = nexttbtt;
  1931. intval |= AR5K_BEACON_ENA;
  1932. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1933. /*
  1934. * debugging output last in order to preserve the time critical aspect
  1935. * of this function
  1936. */
  1937. if (bc_tsf == -1)
  1938. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1939. "reconfigured timers based on HW TSF\n");
  1940. else if (bc_tsf == 0)
  1941. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1942. "reset HW TSF and timers\n");
  1943. else
  1944. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1945. "updated timers based on beacon TSF\n");
  1946. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1947. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1948. (unsigned long long) bc_tsf,
  1949. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1950. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1951. intval & AR5K_BEACON_PERIOD,
  1952. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1953. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1954. }
  1955. /**
  1956. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1957. *
  1958. * @sc: struct ath5k_softc pointer we are operating on
  1959. *
  1960. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1961. * interrupts to detect TSF updates only.
  1962. */
  1963. static void
  1964. ath5k_beacon_config(struct ath5k_softc *sc)
  1965. {
  1966. struct ath5k_hw *ah = sc->ah;
  1967. unsigned long flags;
  1968. spin_lock_irqsave(&sc->block, flags);
  1969. sc->bmisscount = 0;
  1970. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1971. if (sc->enable_beacon) {
  1972. /*
  1973. * In IBSS mode we use a self-linked tx descriptor and let the
  1974. * hardware send the beacons automatically. We have to load it
  1975. * only once here.
  1976. * We use the SWBA interrupt only to keep track of the beacon
  1977. * timers in order to detect automatic TSF updates.
  1978. */
  1979. ath5k_beaconq_config(sc);
  1980. sc->imask |= AR5K_INT_SWBA;
  1981. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1982. if (ath5k_hw_hasveol(ah))
  1983. ath5k_beacon_send(sc);
  1984. } else
  1985. ath5k_beacon_update_timers(sc, -1);
  1986. } else {
  1987. ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
  1988. }
  1989. ath5k_hw_set_imr(ah, sc->imask);
  1990. mmiowb();
  1991. spin_unlock_irqrestore(&sc->block, flags);
  1992. }
  1993. static void ath5k_tasklet_beacon(unsigned long data)
  1994. {
  1995. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1996. /*
  1997. * Software beacon alert--time to send a beacon.
  1998. *
  1999. * In IBSS mode we use this interrupt just to
  2000. * keep track of the next TBTT (target beacon
  2001. * transmission time) in order to detect wether
  2002. * automatic TSF updates happened.
  2003. */
  2004. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2005. /* XXX: only if VEOL suppported */
  2006. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  2007. sc->nexttbtt += sc->bintval;
  2008. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2009. "SWBA nexttbtt: %x hw_tu: %x "
  2010. "TSF: %llx\n",
  2011. sc->nexttbtt,
  2012. TSF_TO_TU(tsf),
  2013. (unsigned long long) tsf);
  2014. } else {
  2015. spin_lock(&sc->block);
  2016. ath5k_beacon_send(sc);
  2017. spin_unlock(&sc->block);
  2018. }
  2019. }
  2020. /********************\
  2021. * Interrupt handling *
  2022. \********************/
  2023. static int
  2024. ath5k_init(struct ath5k_softc *sc)
  2025. {
  2026. struct ath5k_hw *ah = sc->ah;
  2027. int ret, i;
  2028. mutex_lock(&sc->lock);
  2029. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2030. /*
  2031. * Stop anything previously setup. This is safe
  2032. * no matter this is the first time through or not.
  2033. */
  2034. ath5k_stop_locked(sc);
  2035. /*
  2036. * The basic interface to setting the hardware in a good
  2037. * state is ``reset''. On return the hardware is known to
  2038. * be powered up and with interrupts disabled. This must
  2039. * be followed by initialization of the appropriate bits
  2040. * and then setup of the interrupt mask.
  2041. */
  2042. sc->curchan = sc->hw->conf.channel;
  2043. sc->curband = &sc->sbands[sc->curchan->band];
  2044. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2045. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2046. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_SWI;
  2047. ret = ath5k_reset(sc, NULL);
  2048. if (ret)
  2049. goto done;
  2050. ath5k_rfkill_hw_start(ah);
  2051. /*
  2052. * Reset the key cache since some parts do not reset the
  2053. * contents on initial power up or resume from suspend.
  2054. */
  2055. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  2056. ath5k_hw_reset_key(ah, i);
  2057. /* Set ack to be sent at low bit-rates */
  2058. ath5k_hw_set_ack_bitrate_high(ah, false);
  2059. /* Set PHY calibration inteval */
  2060. ah->ah_cal_intval = ath5k_calinterval;
  2061. ret = 0;
  2062. done:
  2063. mmiowb();
  2064. mutex_unlock(&sc->lock);
  2065. return ret;
  2066. }
  2067. static int
  2068. ath5k_stop_locked(struct ath5k_softc *sc)
  2069. {
  2070. struct ath5k_hw *ah = sc->ah;
  2071. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2072. test_bit(ATH_STAT_INVALID, sc->status));
  2073. /*
  2074. * Shutdown the hardware and driver:
  2075. * stop output from above
  2076. * disable interrupts
  2077. * turn off timers
  2078. * turn off the radio
  2079. * clear transmit machinery
  2080. * clear receive machinery
  2081. * drain and release tx queues
  2082. * reclaim beacon resources
  2083. * power down hardware
  2084. *
  2085. * Note that some of this work is not possible if the
  2086. * hardware is gone (invalid).
  2087. */
  2088. ieee80211_stop_queues(sc->hw);
  2089. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2090. ath5k_led_off(sc);
  2091. ath5k_hw_set_imr(ah, 0);
  2092. synchronize_irq(sc->pdev->irq);
  2093. }
  2094. ath5k_txq_cleanup(sc);
  2095. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2096. ath5k_rx_stop(sc);
  2097. ath5k_hw_phy_disable(ah);
  2098. } else
  2099. sc->rxlink = NULL;
  2100. return 0;
  2101. }
  2102. /*
  2103. * Stop the device, grabbing the top-level lock to protect
  2104. * against concurrent entry through ath5k_init (which can happen
  2105. * if another thread does a system call and the thread doing the
  2106. * stop is preempted).
  2107. */
  2108. static int
  2109. ath5k_stop_hw(struct ath5k_softc *sc)
  2110. {
  2111. int ret;
  2112. mutex_lock(&sc->lock);
  2113. ret = ath5k_stop_locked(sc);
  2114. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2115. /*
  2116. * Don't set the card in full sleep mode!
  2117. *
  2118. * a) When the device is in this state it must be carefully
  2119. * woken up or references to registers in the PCI clock
  2120. * domain may freeze the bus (and system). This varies
  2121. * by chip and is mostly an issue with newer parts
  2122. * (madwifi sources mentioned srev >= 0x78) that go to
  2123. * sleep more quickly.
  2124. *
  2125. * b) On older chips full sleep results a weird behaviour
  2126. * during wakeup. I tested various cards with srev < 0x78
  2127. * and they don't wake up after module reload, a second
  2128. * module reload is needed to bring the card up again.
  2129. *
  2130. * Until we figure out what's going on don't enable
  2131. * full chip reset on any chip (this is what Legacy HAL
  2132. * and Sam's HAL do anyway). Instead Perform a full reset
  2133. * on the device (same as initial state after attach) and
  2134. * leave it idle (keep MAC/BB on warm reset) */
  2135. ret = ath5k_hw_on_hold(sc->ah);
  2136. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2137. "putting device to sleep\n");
  2138. }
  2139. ath5k_txbuf_free(sc, sc->bbuf);
  2140. mmiowb();
  2141. mutex_unlock(&sc->lock);
  2142. tasklet_kill(&sc->rxtq);
  2143. tasklet_kill(&sc->txtq);
  2144. tasklet_kill(&sc->restq);
  2145. tasklet_kill(&sc->calib);
  2146. tasklet_kill(&sc->beacontq);
  2147. ath5k_rfkill_hw_stop(sc->ah);
  2148. return ret;
  2149. }
  2150. static irqreturn_t
  2151. ath5k_intr(int irq, void *dev_id)
  2152. {
  2153. struct ath5k_softc *sc = dev_id;
  2154. struct ath5k_hw *ah = sc->ah;
  2155. enum ath5k_int status;
  2156. unsigned int counter = 1000;
  2157. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2158. !ath5k_hw_is_intr_pending(ah)))
  2159. return IRQ_NONE;
  2160. do {
  2161. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2162. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2163. status, sc->imask);
  2164. if (unlikely(status & AR5K_INT_FATAL)) {
  2165. /*
  2166. * Fatal errors are unrecoverable.
  2167. * Typically these are caused by DMA errors.
  2168. */
  2169. tasklet_schedule(&sc->restq);
  2170. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2171. tasklet_schedule(&sc->restq);
  2172. } else {
  2173. if (status & AR5K_INT_SWBA) {
  2174. tasklet_hi_schedule(&sc->beacontq);
  2175. }
  2176. if (status & AR5K_INT_RXEOL) {
  2177. /*
  2178. * NB: the hardware should re-read the link when
  2179. * RXE bit is written, but it doesn't work at
  2180. * least on older hardware revs.
  2181. */
  2182. sc->rxlink = NULL;
  2183. }
  2184. if (status & AR5K_INT_TXURN) {
  2185. /* bump tx trigger level */
  2186. ath5k_hw_update_tx_triglevel(ah, true);
  2187. }
  2188. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2189. tasklet_schedule(&sc->rxtq);
  2190. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2191. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2192. tasklet_schedule(&sc->txtq);
  2193. if (status & AR5K_INT_BMISS) {
  2194. /* TODO */
  2195. }
  2196. if (status & AR5K_INT_SWI) {
  2197. tasklet_schedule(&sc->calib);
  2198. }
  2199. if (status & AR5K_INT_MIB) {
  2200. /*
  2201. * These stats are also used for ANI i think
  2202. * so how about updating them more often ?
  2203. */
  2204. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2205. }
  2206. if (status & AR5K_INT_GPIO)
  2207. tasklet_schedule(&sc->rf_kill.toggleq);
  2208. }
  2209. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  2210. if (unlikely(!counter))
  2211. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2212. ath5k_hw_calibration_poll(ah);
  2213. return IRQ_HANDLED;
  2214. }
  2215. static void
  2216. ath5k_tasklet_reset(unsigned long data)
  2217. {
  2218. struct ath5k_softc *sc = (void *)data;
  2219. ath5k_reset_wake(sc);
  2220. }
  2221. /*
  2222. * Periodically recalibrate the PHY to account
  2223. * for temperature/environment changes.
  2224. */
  2225. static void
  2226. ath5k_tasklet_calibrate(unsigned long data)
  2227. {
  2228. struct ath5k_softc *sc = (void *)data;
  2229. struct ath5k_hw *ah = sc->ah;
  2230. /* Only full calibration for now */
  2231. if (ah->ah_swi_mask != AR5K_SWI_FULL_CALIBRATION)
  2232. return;
  2233. /* Stop queues so that calibration
  2234. * doesn't interfere with tx */
  2235. ieee80211_stop_queues(sc->hw);
  2236. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2237. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2238. sc->curchan->hw_value);
  2239. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2240. /*
  2241. * Rfgain is out of bounds, reset the chip
  2242. * to load new gain values.
  2243. */
  2244. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2245. ath5k_reset_wake(sc);
  2246. }
  2247. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2248. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2249. ieee80211_frequency_to_channel(
  2250. sc->curchan->center_freq));
  2251. ah->ah_swi_mask = 0;
  2252. /* Wake queues */
  2253. ieee80211_wake_queues(sc->hw);
  2254. }
  2255. /********************\
  2256. * Mac80211 functions *
  2257. \********************/
  2258. static int
  2259. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2260. {
  2261. struct ath5k_softc *sc = hw->priv;
  2262. return ath5k_tx_queue(hw, skb, sc->txq);
  2263. }
  2264. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  2265. struct ath5k_txq *txq)
  2266. {
  2267. struct ath5k_softc *sc = hw->priv;
  2268. struct ath5k_buf *bf;
  2269. unsigned long flags;
  2270. int hdrlen;
  2271. int padsize;
  2272. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2273. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2274. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2275. /*
  2276. * the hardware expects the header padded to 4 byte boundaries
  2277. * if this is not the case we add the padding after the header
  2278. */
  2279. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2280. padsize = ath5k_pad_size(hdrlen);
  2281. if (padsize) {
  2282. if (skb_headroom(skb) < padsize) {
  2283. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2284. " headroom to pad %d\n", hdrlen, padsize);
  2285. goto drop_packet;
  2286. }
  2287. skb_push(skb, padsize);
  2288. memmove(skb->data, skb->data+padsize, hdrlen);
  2289. }
  2290. spin_lock_irqsave(&sc->txbuflock, flags);
  2291. if (list_empty(&sc->txbuf)) {
  2292. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2293. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2294. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2295. goto drop_packet;
  2296. }
  2297. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2298. list_del(&bf->list);
  2299. sc->txbuf_len--;
  2300. if (list_empty(&sc->txbuf))
  2301. ieee80211_stop_queues(hw);
  2302. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2303. bf->skb = skb;
  2304. if (ath5k_txbuf_setup(sc, bf, txq)) {
  2305. bf->skb = NULL;
  2306. spin_lock_irqsave(&sc->txbuflock, flags);
  2307. list_add_tail(&bf->list, &sc->txbuf);
  2308. sc->txbuf_len++;
  2309. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2310. goto drop_packet;
  2311. }
  2312. return NETDEV_TX_OK;
  2313. drop_packet:
  2314. dev_kfree_skb_any(skb);
  2315. return NETDEV_TX_OK;
  2316. }
  2317. /*
  2318. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2319. * and change to the given channel.
  2320. */
  2321. static int
  2322. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  2323. {
  2324. struct ath5k_hw *ah = sc->ah;
  2325. int ret;
  2326. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2327. if (chan) {
  2328. ath5k_hw_set_imr(ah, 0);
  2329. ath5k_txq_cleanup(sc);
  2330. ath5k_rx_stop(sc);
  2331. sc->curchan = chan;
  2332. sc->curband = &sc->sbands[chan->band];
  2333. }
  2334. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
  2335. if (ret) {
  2336. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2337. goto err;
  2338. }
  2339. ret = ath5k_rx_start(sc);
  2340. if (ret) {
  2341. ATH5K_ERR(sc, "can't start recv logic\n");
  2342. goto err;
  2343. }
  2344. /*
  2345. * Change channels and update the h/w rate map if we're switching;
  2346. * e.g. 11a to 11b/g.
  2347. *
  2348. * We may be doing a reset in response to an ioctl that changes the
  2349. * channel so update any state that might change as a result.
  2350. *
  2351. * XXX needed?
  2352. */
  2353. /* ath5k_chan_change(sc, c); */
  2354. ath5k_beacon_config(sc);
  2355. /* intrs are enabled by ath5k_beacon_config */
  2356. return 0;
  2357. err:
  2358. return ret;
  2359. }
  2360. static int
  2361. ath5k_reset_wake(struct ath5k_softc *sc)
  2362. {
  2363. int ret;
  2364. ret = ath5k_reset(sc, sc->curchan);
  2365. if (!ret)
  2366. ieee80211_wake_queues(sc->hw);
  2367. return ret;
  2368. }
  2369. static int ath5k_start(struct ieee80211_hw *hw)
  2370. {
  2371. return ath5k_init(hw->priv);
  2372. }
  2373. static void ath5k_stop(struct ieee80211_hw *hw)
  2374. {
  2375. ath5k_stop_hw(hw->priv);
  2376. }
  2377. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2378. struct ieee80211_if_init_conf *conf)
  2379. {
  2380. struct ath5k_softc *sc = hw->priv;
  2381. int ret;
  2382. mutex_lock(&sc->lock);
  2383. if (sc->vif) {
  2384. ret = 0;
  2385. goto end;
  2386. }
  2387. sc->vif = conf->vif;
  2388. switch (conf->type) {
  2389. case NL80211_IFTYPE_AP:
  2390. case NL80211_IFTYPE_STATION:
  2391. case NL80211_IFTYPE_ADHOC:
  2392. case NL80211_IFTYPE_MESH_POINT:
  2393. case NL80211_IFTYPE_MONITOR:
  2394. sc->opmode = conf->type;
  2395. break;
  2396. default:
  2397. ret = -EOPNOTSUPP;
  2398. goto end;
  2399. }
  2400. ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
  2401. ath5k_mode_setup(sc);
  2402. ret = 0;
  2403. end:
  2404. mutex_unlock(&sc->lock);
  2405. return ret;
  2406. }
  2407. static void
  2408. ath5k_remove_interface(struct ieee80211_hw *hw,
  2409. struct ieee80211_if_init_conf *conf)
  2410. {
  2411. struct ath5k_softc *sc = hw->priv;
  2412. u8 mac[ETH_ALEN] = {};
  2413. mutex_lock(&sc->lock);
  2414. if (sc->vif != conf->vif)
  2415. goto end;
  2416. ath5k_hw_set_lladdr(sc->ah, mac);
  2417. sc->vif = NULL;
  2418. end:
  2419. mutex_unlock(&sc->lock);
  2420. }
  2421. /*
  2422. * TODO: Phy disable/diversity etc
  2423. */
  2424. static int
  2425. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2426. {
  2427. struct ath5k_softc *sc = hw->priv;
  2428. struct ath5k_hw *ah = sc->ah;
  2429. struct ieee80211_conf *conf = &hw->conf;
  2430. int ret = 0;
  2431. mutex_lock(&sc->lock);
  2432. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  2433. ret = ath5k_chan_set(sc, conf->channel);
  2434. if (ret < 0)
  2435. goto unlock;
  2436. }
  2437. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2438. (sc->power_level != conf->power_level)) {
  2439. sc->power_level = conf->power_level;
  2440. /* Half dB steps */
  2441. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2442. }
  2443. /* TODO:
  2444. * 1) Move this on config_interface and handle each case
  2445. * separately eg. when we have only one STA vif, use
  2446. * AR5K_ANTMODE_SINGLE_AP
  2447. *
  2448. * 2) Allow the user to change antenna mode eg. when only
  2449. * one antenna is present
  2450. *
  2451. * 3) Allow the user to set default/tx antenna when possible
  2452. *
  2453. * 4) Default mode should handle 90% of the cases, together
  2454. * with fixed a/b and single AP modes we should be able to
  2455. * handle 99%. Sectored modes are extreme cases and i still
  2456. * haven't found a usage for them. If we decide to support them,
  2457. * then we must allow the user to set how many tx antennas we
  2458. * have available
  2459. */
  2460. ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
  2461. unlock:
  2462. mutex_unlock(&sc->lock);
  2463. return ret;
  2464. }
  2465. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  2466. int mc_count, struct dev_addr_list *mclist)
  2467. {
  2468. u32 mfilt[2], val;
  2469. int i;
  2470. u8 pos;
  2471. mfilt[0] = 0;
  2472. mfilt[1] = 1;
  2473. for (i = 0; i < mc_count; i++) {
  2474. if (!mclist)
  2475. break;
  2476. /* calculate XOR of eight 6-bit values */
  2477. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2478. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2479. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2480. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2481. pos &= 0x3f;
  2482. mfilt[pos / 32] |= (1 << (pos % 32));
  2483. /* XXX: we might be able to just do this instead,
  2484. * but not sure, needs testing, if we do use this we'd
  2485. * neet to inform below to not reset the mcast */
  2486. /* ath5k_hw_set_mcast_filterindex(ah,
  2487. * mclist->dmi_addr[5]); */
  2488. mclist = mclist->next;
  2489. }
  2490. return ((u64)(mfilt[1]) << 32) | mfilt[0];
  2491. }
  2492. #define SUPPORTED_FIF_FLAGS \
  2493. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2494. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2495. FIF_BCN_PRBRESP_PROMISC
  2496. /*
  2497. * o always accept unicast, broadcast, and multicast traffic
  2498. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2499. * says it should be
  2500. * o maintain current state of phy ofdm or phy cck error reception.
  2501. * If the hardware detects any of these type of errors then
  2502. * ath5k_hw_get_rx_filter() will pass to us the respective
  2503. * hardware filters to be able to receive these type of frames.
  2504. * o probe request frames are accepted only when operating in
  2505. * hostap, adhoc, or monitor modes
  2506. * o enable promiscuous mode according to the interface state
  2507. * o accept beacons:
  2508. * - when operating in adhoc mode so the 802.11 layer creates
  2509. * node table entries for peers,
  2510. * - when operating in station mode for collecting rssi data when
  2511. * the station is otherwise quiet, or
  2512. * - when scanning
  2513. */
  2514. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2515. unsigned int changed_flags,
  2516. unsigned int *new_flags,
  2517. u64 multicast)
  2518. {
  2519. struct ath5k_softc *sc = hw->priv;
  2520. struct ath5k_hw *ah = sc->ah;
  2521. u32 mfilt[2], rfilt;
  2522. mfilt[0] = multicast;
  2523. mfilt[1] = multicast >> 32;
  2524. /* Only deal with supported flags */
  2525. changed_flags &= SUPPORTED_FIF_FLAGS;
  2526. *new_flags &= SUPPORTED_FIF_FLAGS;
  2527. /* If HW detects any phy or radar errors, leave those filters on.
  2528. * Also, always enable Unicast, Broadcasts and Multicast
  2529. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2530. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2531. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2532. AR5K_RX_FILTER_MCAST);
  2533. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2534. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2535. rfilt |= AR5K_RX_FILTER_PROM;
  2536. __set_bit(ATH_STAT_PROMISC, sc->status);
  2537. } else {
  2538. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2539. }
  2540. }
  2541. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2542. if (*new_flags & FIF_ALLMULTI) {
  2543. mfilt[0] = ~0;
  2544. mfilt[1] = ~0;
  2545. }
  2546. /* This is the best we can do */
  2547. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2548. rfilt |= AR5K_RX_FILTER_PHYERR;
  2549. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2550. * and probes for any BSSID, this needs testing */
  2551. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2552. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2553. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2554. * set we should only pass on control frames for this
  2555. * station. This needs testing. I believe right now this
  2556. * enables *all* control frames, which is OK.. but
  2557. * but we should see if we can improve on granularity */
  2558. if (*new_flags & FIF_CONTROL)
  2559. rfilt |= AR5K_RX_FILTER_CONTROL;
  2560. /* Additional settings per mode -- this is per ath5k */
  2561. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2562. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2563. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2564. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2565. if (sc->opmode != NL80211_IFTYPE_STATION)
  2566. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2567. if (sc->opmode != NL80211_IFTYPE_AP &&
  2568. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2569. test_bit(ATH_STAT_PROMISC, sc->status))
  2570. rfilt |= AR5K_RX_FILTER_PROM;
  2571. if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
  2572. sc->opmode == NL80211_IFTYPE_ADHOC ||
  2573. sc->opmode == NL80211_IFTYPE_AP)
  2574. rfilt |= AR5K_RX_FILTER_BEACON;
  2575. if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
  2576. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2577. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2578. /* Set filters */
  2579. ath5k_hw_set_rx_filter(ah, rfilt);
  2580. /* Set multicast bits */
  2581. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2582. /* Set the cached hw filter flags, this will alter actually
  2583. * be set in HW */
  2584. sc->filter_flags = rfilt;
  2585. }
  2586. static int
  2587. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2588. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2589. struct ieee80211_key_conf *key)
  2590. {
  2591. struct ath5k_softc *sc = hw->priv;
  2592. int ret = 0;
  2593. if (modparam_nohwcrypt)
  2594. return -EOPNOTSUPP;
  2595. if (sc->opmode == NL80211_IFTYPE_AP)
  2596. return -EOPNOTSUPP;
  2597. switch (key->alg) {
  2598. case ALG_WEP:
  2599. case ALG_TKIP:
  2600. break;
  2601. case ALG_CCMP:
  2602. return -EOPNOTSUPP;
  2603. default:
  2604. WARN_ON(1);
  2605. return -EINVAL;
  2606. }
  2607. mutex_lock(&sc->lock);
  2608. switch (cmd) {
  2609. case SET_KEY:
  2610. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
  2611. sta ? sta->addr : NULL);
  2612. if (ret) {
  2613. ATH5K_ERR(sc, "can't set the key\n");
  2614. goto unlock;
  2615. }
  2616. __set_bit(key->keyidx, sc->keymap);
  2617. key->hw_key_idx = key->keyidx;
  2618. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2619. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2620. break;
  2621. case DISABLE_KEY:
  2622. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2623. __clear_bit(key->keyidx, sc->keymap);
  2624. break;
  2625. default:
  2626. ret = -EINVAL;
  2627. goto unlock;
  2628. }
  2629. unlock:
  2630. mmiowb();
  2631. mutex_unlock(&sc->lock);
  2632. return ret;
  2633. }
  2634. static int
  2635. ath5k_get_stats(struct ieee80211_hw *hw,
  2636. struct ieee80211_low_level_stats *stats)
  2637. {
  2638. struct ath5k_softc *sc = hw->priv;
  2639. struct ath5k_hw *ah = sc->ah;
  2640. /* Force update */
  2641. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2642. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2643. return 0;
  2644. }
  2645. static int
  2646. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2647. struct ieee80211_tx_queue_stats *stats)
  2648. {
  2649. struct ath5k_softc *sc = hw->priv;
  2650. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2651. return 0;
  2652. }
  2653. static u64
  2654. ath5k_get_tsf(struct ieee80211_hw *hw)
  2655. {
  2656. struct ath5k_softc *sc = hw->priv;
  2657. return ath5k_hw_get_tsf64(sc->ah);
  2658. }
  2659. static void
  2660. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2661. {
  2662. struct ath5k_softc *sc = hw->priv;
  2663. ath5k_hw_set_tsf64(sc->ah, tsf);
  2664. }
  2665. static void
  2666. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2667. {
  2668. struct ath5k_softc *sc = hw->priv;
  2669. /*
  2670. * in IBSS mode we need to update the beacon timers too.
  2671. * this will also reset the TSF if we call it with 0
  2672. */
  2673. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2674. ath5k_beacon_update_timers(sc, 0);
  2675. else
  2676. ath5k_hw_reset_tsf(sc->ah);
  2677. }
  2678. /*
  2679. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  2680. * this is called only once at config_bss time, for AP we do it every
  2681. * SWBA interrupt so that the TIM will reflect buffered frames.
  2682. *
  2683. * Called with the beacon lock.
  2684. */
  2685. static int
  2686. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  2687. {
  2688. int ret;
  2689. struct ath5k_softc *sc = hw->priv;
  2690. struct sk_buff *skb;
  2691. if (WARN_ON(!vif)) {
  2692. ret = -EINVAL;
  2693. goto out;
  2694. }
  2695. skb = ieee80211_beacon_get(hw, vif);
  2696. if (!skb) {
  2697. ret = -ENOMEM;
  2698. goto out;
  2699. }
  2700. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2701. ath5k_txbuf_free(sc, sc->bbuf);
  2702. sc->bbuf->skb = skb;
  2703. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2704. if (ret)
  2705. sc->bbuf->skb = NULL;
  2706. out:
  2707. return ret;
  2708. }
  2709. static void
  2710. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2711. {
  2712. struct ath5k_softc *sc = hw->priv;
  2713. struct ath5k_hw *ah = sc->ah;
  2714. u32 rfilt;
  2715. rfilt = ath5k_hw_get_rx_filter(ah);
  2716. if (enable)
  2717. rfilt |= AR5K_RX_FILTER_BEACON;
  2718. else
  2719. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2720. ath5k_hw_set_rx_filter(ah, rfilt);
  2721. sc->filter_flags = rfilt;
  2722. }
  2723. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2724. struct ieee80211_vif *vif,
  2725. struct ieee80211_bss_conf *bss_conf,
  2726. u32 changes)
  2727. {
  2728. struct ath5k_softc *sc = hw->priv;
  2729. struct ath5k_hw *ah = sc->ah;
  2730. unsigned long flags;
  2731. mutex_lock(&sc->lock);
  2732. if (WARN_ON(sc->vif != vif))
  2733. goto unlock;
  2734. if (changes & BSS_CHANGED_BSSID) {
  2735. /* Cache for later use during resets */
  2736. memcpy(ah->ah_bssid, bss_conf->bssid, ETH_ALEN);
  2737. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2738. * a clean way of letting us retrieve this yet. */
  2739. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2740. mmiowb();
  2741. }
  2742. if (changes & BSS_CHANGED_BEACON_INT)
  2743. sc->bintval = bss_conf->beacon_int;
  2744. if (changes & BSS_CHANGED_ASSOC) {
  2745. sc->assoc = bss_conf->assoc;
  2746. if (sc->opmode == NL80211_IFTYPE_STATION)
  2747. set_beacon_filter(hw, sc->assoc);
  2748. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2749. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2750. }
  2751. if (changes & BSS_CHANGED_BEACON) {
  2752. spin_lock_irqsave(&sc->block, flags);
  2753. ath5k_beacon_update(hw, vif);
  2754. spin_unlock_irqrestore(&sc->block, flags);
  2755. }
  2756. if (changes & BSS_CHANGED_BEACON_ENABLED)
  2757. sc->enable_beacon = bss_conf->enable_beacon;
  2758. if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
  2759. BSS_CHANGED_BEACON_INT))
  2760. ath5k_beacon_config(sc);
  2761. unlock:
  2762. mutex_unlock(&sc->lock);
  2763. }
  2764. static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
  2765. {
  2766. struct ath5k_softc *sc = hw->priv;
  2767. if (!sc->assoc)
  2768. ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
  2769. }
  2770. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
  2771. {
  2772. struct ath5k_softc *sc = hw->priv;
  2773. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2774. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2775. }