Kconfig 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276
  1. #
  2. # For a description of the syntax of this configuration file,
  3. # see Documentation/kbuild/kconfig-language.txt.
  4. #
  5. mainmenu "Blackfin Kernel Configuration"
  6. config MMU
  7. def_bool n
  8. config FPU
  9. def_bool n
  10. config RWSEM_GENERIC_SPINLOCK
  11. def_bool y
  12. config RWSEM_XCHGADD_ALGORITHM
  13. def_bool n
  14. config BLACKFIN
  15. def_bool y
  16. select HAVE_FUNCTION_GRAPH_TRACER
  17. select HAVE_FUNCTION_TRACER
  18. select HAVE_IDE
  19. select HAVE_KERNEL_GZIP
  20. select HAVE_KERNEL_BZIP2
  21. select HAVE_KERNEL_LZMA
  22. select HAVE_OPROFILE
  23. select ARCH_WANT_OPTIONAL_GPIOLIB
  24. config GENERIC_CSUM
  25. def_bool y
  26. config GENERIC_BUG
  27. def_bool y
  28. depends on BUG
  29. config ZONE_DMA
  30. def_bool y
  31. config GENERIC_FIND_NEXT_BIT
  32. def_bool y
  33. config GENERIC_HWEIGHT
  34. def_bool y
  35. config GENERIC_HARDIRQS
  36. def_bool y
  37. config GENERIC_IRQ_PROBE
  38. def_bool y
  39. config GENERIC_HARDIRQS_NO__DO_IRQ
  40. def_bool y
  41. config GENERIC_GPIO
  42. def_bool y
  43. config FORCE_MAX_ZONEORDER
  44. int
  45. default "14"
  46. config GENERIC_CALIBRATE_DELAY
  47. def_bool y
  48. config LOCKDEP_SUPPORT
  49. def_bool y
  50. config STACKTRACE_SUPPORT
  51. def_bool y
  52. config TRACE_IRQFLAGS_SUPPORT
  53. def_bool y
  54. source "init/Kconfig"
  55. source "kernel/Kconfig.preempt"
  56. source "kernel/Kconfig.freezer"
  57. menu "Blackfin Processor Options"
  58. comment "Processor and Board Settings"
  59. choice
  60. prompt "CPU"
  61. default BF533
  62. config BF512
  63. bool "BF512"
  64. help
  65. BF512 Processor Support.
  66. config BF514
  67. bool "BF514"
  68. help
  69. BF514 Processor Support.
  70. config BF516
  71. bool "BF516"
  72. help
  73. BF516 Processor Support.
  74. config BF518
  75. bool "BF518"
  76. help
  77. BF518 Processor Support.
  78. config BF522
  79. bool "BF522"
  80. help
  81. BF522 Processor Support.
  82. config BF523
  83. bool "BF523"
  84. help
  85. BF523 Processor Support.
  86. config BF524
  87. bool "BF524"
  88. help
  89. BF524 Processor Support.
  90. config BF525
  91. bool "BF525"
  92. help
  93. BF525 Processor Support.
  94. config BF526
  95. bool "BF526"
  96. help
  97. BF526 Processor Support.
  98. config BF527
  99. bool "BF527"
  100. help
  101. BF527 Processor Support.
  102. config BF531
  103. bool "BF531"
  104. help
  105. BF531 Processor Support.
  106. config BF532
  107. bool "BF532"
  108. help
  109. BF532 Processor Support.
  110. config BF533
  111. bool "BF533"
  112. help
  113. BF533 Processor Support.
  114. config BF534
  115. bool "BF534"
  116. help
  117. BF534 Processor Support.
  118. config BF536
  119. bool "BF536"
  120. help
  121. BF536 Processor Support.
  122. config BF537
  123. bool "BF537"
  124. help
  125. BF537 Processor Support.
  126. config BF538
  127. bool "BF538"
  128. help
  129. BF538 Processor Support.
  130. config BF539
  131. bool "BF539"
  132. help
  133. BF539 Processor Support.
  134. config BF542_std
  135. bool "BF542"
  136. help
  137. BF542 Processor Support.
  138. config BF542M
  139. bool "BF542m"
  140. help
  141. BF542 Processor Support.
  142. config BF544_std
  143. bool "BF544"
  144. help
  145. BF544 Processor Support.
  146. config BF544M
  147. bool "BF544m"
  148. help
  149. BF544 Processor Support.
  150. config BF547_std
  151. bool "BF547"
  152. help
  153. BF547 Processor Support.
  154. config BF547M
  155. bool "BF547m"
  156. help
  157. BF547 Processor Support.
  158. config BF548_std
  159. bool "BF548"
  160. help
  161. BF548 Processor Support.
  162. config BF548M
  163. bool "BF548m"
  164. help
  165. BF548 Processor Support.
  166. config BF549_std
  167. bool "BF549"
  168. help
  169. BF549 Processor Support.
  170. config BF549M
  171. bool "BF549m"
  172. help
  173. BF549 Processor Support.
  174. config BF561
  175. bool "BF561"
  176. help
  177. BF561 Processor Support.
  178. endchoice
  179. config SMP
  180. depends on BF561
  181. select GENERIC_CLOCKEVENTS
  182. bool "Symmetric multi-processing support"
  183. ---help---
  184. This enables support for systems with more than one CPU,
  185. like the dual core BF561. If you have a system with only one
  186. CPU, say N. If you have a system with more than one CPU, say Y.
  187. If you don't know what to do here, say N.
  188. config NR_CPUS
  189. int
  190. depends on SMP
  191. default 2 if BF561
  192. config IRQ_PER_CPU
  193. bool
  194. depends on SMP
  195. default y
  196. config BF_REV_MIN
  197. int
  198. default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
  199. default 2 if (BF537 || BF536 || BF534)
  200. default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
  201. default 4 if (BF538 || BF539)
  202. config BF_REV_MAX
  203. int
  204. default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
  205. default 3 if (BF537 || BF536 || BF534 || BF54xM)
  206. default 5 if (BF561 || BF538 || BF539)
  207. default 6 if (BF533 || BF532 || BF531)
  208. choice
  209. prompt "Silicon Rev"
  210. default BF_REV_0_0 if (BF51x || BF52x)
  211. default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
  212. default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
  213. config BF_REV_0_0
  214. bool "0.0"
  215. depends on (BF51x || BF52x || (BF54x && !BF54xM))
  216. config BF_REV_0_1
  217. bool "0.1"
  218. depends on (BF51x || BF52x || (BF54x && !BF54xM))
  219. config BF_REV_0_2
  220. bool "0.2"
  221. depends on (BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
  222. config BF_REV_0_3
  223. bool "0.3"
  224. depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
  225. config BF_REV_0_4
  226. bool "0.4"
  227. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  228. config BF_REV_0_5
  229. bool "0.5"
  230. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  231. config BF_REV_0_6
  232. bool "0.6"
  233. depends on (BF533 || BF532 || BF531)
  234. config BF_REV_ANY
  235. bool "any"
  236. config BF_REV_NONE
  237. bool "none"
  238. endchoice
  239. config BF53x
  240. bool
  241. depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
  242. default y
  243. config MEM_GENERIC_BOARD
  244. bool
  245. depends on GENERIC_BOARD
  246. default y
  247. config MEM_MT48LC64M4A2FB_7E
  248. bool
  249. depends on (BFIN533_STAMP)
  250. default y
  251. config MEM_MT48LC16M16A2TG_75
  252. bool
  253. depends on (BFIN533_EZKIT || BFIN561_EZKIT \
  254. || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
  255. || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
  256. || BFIN527_BLUETECHNIX_CM)
  257. default y
  258. config MEM_MT48LC32M8A2_75
  259. bool
  260. depends on (BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
  261. default y
  262. config MEM_MT48LC8M32B2B5_7
  263. bool
  264. depends on (BFIN561_BLUETECHNIX_CM)
  265. default y
  266. config MEM_MT48LC32M16A2TG_75
  267. bool
  268. depends on (BFIN527_EZKIT || BFIN532_IP0X || BLACKSTAMP)
  269. default y
  270. config MEM_MT48LC32M8A2_75
  271. bool
  272. depends on (BFIN518F_EZBRD)
  273. default y
  274. config MEM_MT48H32M16LFCJ_75
  275. bool
  276. depends on (BFIN526_EZBRD)
  277. default y
  278. source "arch/blackfin/mach-bf518/Kconfig"
  279. source "arch/blackfin/mach-bf527/Kconfig"
  280. source "arch/blackfin/mach-bf533/Kconfig"
  281. source "arch/blackfin/mach-bf561/Kconfig"
  282. source "arch/blackfin/mach-bf537/Kconfig"
  283. source "arch/blackfin/mach-bf538/Kconfig"
  284. source "arch/blackfin/mach-bf548/Kconfig"
  285. menu "Board customizations"
  286. config CMDLINE_BOOL
  287. bool "Default bootloader kernel arguments"
  288. config CMDLINE
  289. string "Initial kernel command string"
  290. depends on CMDLINE_BOOL
  291. default "console=ttyBF0,57600"
  292. help
  293. If you don't have a boot loader capable of passing a command line string
  294. to the kernel, you may specify one here. As a minimum, you should specify
  295. the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
  296. config BOOT_LOAD
  297. hex "Kernel load address for booting"
  298. default "0x1000"
  299. range 0x1000 0x20000000
  300. help
  301. This option allows you to set the load address of the kernel.
  302. This can be useful if you are on a board which has a small amount
  303. of memory or you wish to reserve some memory at the beginning of
  304. the address space.
  305. Note that you need to keep this value above 4k (0x1000) as this
  306. memory region is used to capture NULL pointer references as well
  307. as some core kernel functions.
  308. config ROM_BASE
  309. hex "Kernel ROM Base"
  310. depends on ROMKERNEL
  311. default "0x20040000"
  312. range 0x20000000 0x20400000 if !(BF54x || BF561)
  313. range 0x20000000 0x30000000 if (BF54x || BF561)
  314. help
  315. comment "Clock/PLL Setup"
  316. config CLKIN_HZ
  317. int "Frequency of the crystal on the board in Hz"
  318. default "10000000" if BFIN532_IP0X
  319. default "11059200" if BFIN533_STAMP
  320. default "24576000" if PNAV10
  321. default "25000000" # most people use this
  322. default "27000000" if BFIN533_EZKIT
  323. default "30000000" if BFIN561_EZKIT
  324. help
  325. The frequency of CLKIN crystal oscillator on the board in Hz.
  326. Warning: This value should match the crystal on the board. Otherwise,
  327. peripherals won't work properly.
  328. config BFIN_KERNEL_CLOCK
  329. bool "Re-program Clocks while Kernel boots?"
  330. default n
  331. help
  332. This option decides if kernel clocks are re-programed from the
  333. bootloader settings. If the clocks are not set, the SDRAM settings
  334. are also not changed, and the Bootloader does 100% of the hardware
  335. configuration.
  336. config PLL_BYPASS
  337. bool "Bypass PLL"
  338. depends on BFIN_KERNEL_CLOCK
  339. default n
  340. config CLKIN_HALF
  341. bool "Half Clock In"
  342. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  343. default n
  344. help
  345. If this is set the clock will be divided by 2, before it goes to the PLL.
  346. config VCO_MULT
  347. int "VCO Multiplier"
  348. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  349. range 1 64
  350. default "22" if BFIN533_EZKIT
  351. default "45" if BFIN533_STAMP
  352. default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
  353. default "22" if BFIN533_BLUETECHNIX_CM
  354. default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
  355. default "20" if BFIN561_EZKIT
  356. default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
  357. help
  358. This controls the frequency of the on-chip PLL. This can be between 1 and 64.
  359. PLL Frequency = (Crystal Frequency) * (this setting)
  360. choice
  361. prompt "Core Clock Divider"
  362. depends on BFIN_KERNEL_CLOCK
  363. default CCLK_DIV_1
  364. help
  365. This sets the frequency of the core. It can be 1, 2, 4 or 8
  366. Core Frequency = (PLL frequency) / (this setting)
  367. config CCLK_DIV_1
  368. bool "1"
  369. config CCLK_DIV_2
  370. bool "2"
  371. config CCLK_DIV_4
  372. bool "4"
  373. config CCLK_DIV_8
  374. bool "8"
  375. endchoice
  376. config SCLK_DIV
  377. int "System Clock Divider"
  378. depends on BFIN_KERNEL_CLOCK
  379. range 1 15
  380. default 5
  381. help
  382. This sets the frequency of the system clock (including SDRAM or DDR).
  383. This can be between 1 and 15
  384. System Clock = (PLL frequency) / (this setting)
  385. choice
  386. prompt "DDR SDRAM Chip Type"
  387. depends on BFIN_KERNEL_CLOCK
  388. depends on BF54x
  389. default MEM_MT46V32M16_5B
  390. config MEM_MT46V32M16_6T
  391. bool "MT46V32M16_6T"
  392. config MEM_MT46V32M16_5B
  393. bool "MT46V32M16_5B"
  394. endchoice
  395. choice
  396. prompt "DDR/SDRAM Timing"
  397. depends on BFIN_KERNEL_CLOCK
  398. default BFIN_KERNEL_CLOCK_MEMINIT_CALC
  399. help
  400. This option allows you to specify Blackfin SDRAM/DDR Timing parameters
  401. The calculated SDRAM timing parameters may not be 100%
  402. accurate - This option is therefore marked experimental.
  403. config BFIN_KERNEL_CLOCK_MEMINIT_CALC
  404. bool "Calculate Timings (EXPERIMENTAL)"
  405. depends on EXPERIMENTAL
  406. config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  407. bool "Provide accurate Timings based on target SCLK"
  408. help
  409. Please consult the Blackfin Hardware Reference Manuals as well
  410. as the memory device datasheet.
  411. http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
  412. endchoice
  413. menu "Memory Init Control"
  414. depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  415. config MEM_DDRCTL0
  416. depends on BF54x
  417. hex "DDRCTL0"
  418. default 0x0
  419. config MEM_DDRCTL1
  420. depends on BF54x
  421. hex "DDRCTL1"
  422. default 0x0
  423. config MEM_DDRCTL2
  424. depends on BF54x
  425. hex "DDRCTL2"
  426. default 0x0
  427. config MEM_EBIU_DDRQUE
  428. depends on BF54x
  429. hex "DDRQUE"
  430. default 0x0
  431. config MEM_SDRRC
  432. depends on !BF54x
  433. hex "SDRRC"
  434. default 0x0
  435. config MEM_SDGCTL
  436. depends on !BF54x
  437. hex "SDGCTL"
  438. default 0x0
  439. endmenu
  440. #
  441. # Max & Min Speeds for various Chips
  442. #
  443. config MAX_VCO_HZ
  444. int
  445. default 400000000 if BF512
  446. default 400000000 if BF514
  447. default 400000000 if BF516
  448. default 400000000 if BF518
  449. default 400000000 if BF522
  450. default 600000000 if BF523
  451. default 400000000 if BF524
  452. default 600000000 if BF525
  453. default 400000000 if BF526
  454. default 600000000 if BF527
  455. default 400000000 if BF531
  456. default 400000000 if BF532
  457. default 750000000 if BF533
  458. default 500000000 if BF534
  459. default 400000000 if BF536
  460. default 600000000 if BF537
  461. default 533333333 if BF538
  462. default 533333333 if BF539
  463. default 600000000 if BF542
  464. default 533333333 if BF544
  465. default 600000000 if BF547
  466. default 600000000 if BF548
  467. default 533333333 if BF549
  468. default 600000000 if BF561
  469. config MIN_VCO_HZ
  470. int
  471. default 50000000
  472. config MAX_SCLK_HZ
  473. int
  474. default 133333333
  475. config MIN_SCLK_HZ
  476. int
  477. default 27000000
  478. comment "Kernel Timer/Scheduler"
  479. source kernel/Kconfig.hz
  480. config GENERIC_TIME
  481. def_bool y
  482. config GENERIC_CLOCKEVENTS
  483. bool "Generic clock events"
  484. default y
  485. choice
  486. prompt "Kernel Tick Source"
  487. depends on GENERIC_CLOCKEVENTS
  488. default TICKSOURCE_CORETMR
  489. config TICKSOURCE_GPTMR0
  490. bool "Gptimer0 (SCLK domain)"
  491. select BFIN_GPTIMERS
  492. config TICKSOURCE_CORETMR
  493. bool "Core timer (CCLK domain)"
  494. endchoice
  495. config CYCLES_CLOCKSOURCE
  496. bool "Use 'CYCLES' as a clocksource"
  497. depends on GENERIC_CLOCKEVENTS
  498. depends on !BFIN_SCRATCH_REG_CYCLES
  499. depends on !SMP
  500. help
  501. If you say Y here, you will enable support for using the 'cycles'
  502. registers as a clock source. Doing so means you will be unable to
  503. safely write to the 'cycles' register during runtime. You will
  504. still be able to read it (such as for performance monitoring), but
  505. writing the registers will most likely crash the kernel.
  506. config GPTMR0_CLOCKSOURCE
  507. bool "Use GPTimer0 as a clocksource"
  508. select BFIN_GPTIMERS
  509. depends on GENERIC_CLOCKEVENTS
  510. depends on !TICKSOURCE_GPTMR0
  511. config ARCH_USES_GETTIMEOFFSET
  512. depends on !GENERIC_CLOCKEVENTS
  513. def_bool y
  514. source kernel/time/Kconfig
  515. comment "Misc"
  516. choice
  517. prompt "Blackfin Exception Scratch Register"
  518. default BFIN_SCRATCH_REG_RETN
  519. help
  520. Select the resource to reserve for the Exception handler:
  521. - RETN: Non-Maskable Interrupt (NMI)
  522. - RETE: Exception Return (JTAG/ICE)
  523. - CYCLES: Performance counter
  524. If you are unsure, please select "RETN".
  525. config BFIN_SCRATCH_REG_RETN
  526. bool "RETN"
  527. help
  528. Use the RETN register in the Blackfin exception handler
  529. as a stack scratch register. This means you cannot
  530. safely use NMI on the Blackfin while running Linux, but
  531. you can debug the system with a JTAG ICE and use the
  532. CYCLES performance registers.
  533. If you are unsure, please select "RETN".
  534. config BFIN_SCRATCH_REG_RETE
  535. bool "RETE"
  536. help
  537. Use the RETE register in the Blackfin exception handler
  538. as a stack scratch register. This means you cannot
  539. safely use a JTAG ICE while debugging a Blackfin board,
  540. but you can safely use the CYCLES performance registers
  541. and the NMI.
  542. If you are unsure, please select "RETN".
  543. config BFIN_SCRATCH_REG_CYCLES
  544. bool "CYCLES"
  545. help
  546. Use the CYCLES register in the Blackfin exception handler
  547. as a stack scratch register. This means you cannot
  548. safely use the CYCLES performance registers on a Blackfin
  549. board at anytime, but you can debug the system with a JTAG
  550. ICE and use the NMI.
  551. If you are unsure, please select "RETN".
  552. endchoice
  553. endmenu
  554. menu "Blackfin Kernel Optimizations"
  555. depends on !SMP
  556. comment "Memory Optimizations"
  557. config I_ENTRY_L1
  558. bool "Locate interrupt entry code in L1 Memory"
  559. default y
  560. help
  561. If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
  562. into L1 instruction memory. (less latency)
  563. config EXCPT_IRQ_SYSC_L1
  564. bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
  565. default y
  566. help
  567. If enabled, the entire ASM lowlevel exception and interrupt entry code
  568. (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
  569. (less latency)
  570. config DO_IRQ_L1
  571. bool "Locate frequently called do_irq dispatcher function in L1 Memory"
  572. default y
  573. help
  574. If enabled, the frequently called do_irq dispatcher function is linked
  575. into L1 instruction memory. (less latency)
  576. config CORE_TIMER_IRQ_L1
  577. bool "Locate frequently called timer_interrupt() function in L1 Memory"
  578. default y
  579. help
  580. If enabled, the frequently called timer_interrupt() function is linked
  581. into L1 instruction memory. (less latency)
  582. config IDLE_L1
  583. bool "Locate frequently idle function in L1 Memory"
  584. default y
  585. help
  586. If enabled, the frequently called idle function is linked
  587. into L1 instruction memory. (less latency)
  588. config SCHEDULE_L1
  589. bool "Locate kernel schedule function in L1 Memory"
  590. default y
  591. help
  592. If enabled, the frequently called kernel schedule is linked
  593. into L1 instruction memory. (less latency)
  594. config ARITHMETIC_OPS_L1
  595. bool "Locate kernel owned arithmetic functions in L1 Memory"
  596. default y
  597. help
  598. If enabled, arithmetic functions are linked
  599. into L1 instruction memory. (less latency)
  600. config ACCESS_OK_L1
  601. bool "Locate access_ok function in L1 Memory"
  602. default y
  603. help
  604. If enabled, the access_ok function is linked
  605. into L1 instruction memory. (less latency)
  606. config MEMSET_L1
  607. bool "Locate memset function in L1 Memory"
  608. default y
  609. help
  610. If enabled, the memset function is linked
  611. into L1 instruction memory. (less latency)
  612. config MEMCPY_L1
  613. bool "Locate memcpy function in L1 Memory"
  614. default y
  615. help
  616. If enabled, the memcpy function is linked
  617. into L1 instruction memory. (less latency)
  618. config SYS_BFIN_SPINLOCK_L1
  619. bool "Locate sys_bfin_spinlock function in L1 Memory"
  620. default y
  621. help
  622. If enabled, sys_bfin_spinlock function is linked
  623. into L1 instruction memory. (less latency)
  624. config IP_CHECKSUM_L1
  625. bool "Locate IP Checksum function in L1 Memory"
  626. default n
  627. help
  628. If enabled, the IP Checksum function is linked
  629. into L1 instruction memory. (less latency)
  630. config CACHELINE_ALIGNED_L1
  631. bool "Locate cacheline_aligned data to L1 Data Memory"
  632. default y if !BF54x
  633. default n if BF54x
  634. depends on !BF531
  635. help
  636. If enabled, cacheline_aligned data is linked
  637. into L1 data memory. (less latency)
  638. config SYSCALL_TAB_L1
  639. bool "Locate Syscall Table L1 Data Memory"
  640. default n
  641. depends on !BF531
  642. help
  643. If enabled, the Syscall LUT is linked
  644. into L1 data memory. (less latency)
  645. config CPLB_SWITCH_TAB_L1
  646. bool "Locate CPLB Switch Tables L1 Data Memory"
  647. default n
  648. depends on !BF531
  649. help
  650. If enabled, the CPLB Switch Tables are linked
  651. into L1 data memory. (less latency)
  652. config APP_STACK_L1
  653. bool "Support locating application stack in L1 Scratch Memory"
  654. default y
  655. help
  656. If enabled the application stack can be located in L1
  657. scratch memory (less latency).
  658. Currently only works with FLAT binaries.
  659. config EXCEPTION_L1_SCRATCH
  660. bool "Locate exception stack in L1 Scratch Memory"
  661. default n
  662. depends on !APP_STACK_L1
  663. help
  664. Whenever an exception occurs, use the L1 Scratch memory for
  665. stack storage. You cannot place the stacks of FLAT binaries
  666. in L1 when using this option.
  667. If you don't use L1 Scratch, then you should say Y here.
  668. comment "Speed Optimizations"
  669. config BFIN_INS_LOWOVERHEAD
  670. bool "ins[bwl] low overhead, higher interrupt latency"
  671. default y
  672. help
  673. Reads on the Blackfin are speculative. In Blackfin terms, this means
  674. they can be interrupted at any time (even after they have been issued
  675. on to the external bus), and re-issued after the interrupt occurs.
  676. For memory - this is not a big deal, since memory does not change if
  677. it sees a read.
  678. If a FIFO is sitting on the end of the read, it will see two reads,
  679. when the core only sees one since the FIFO receives both the read
  680. which is cancelled (and not delivered to the core) and the one which
  681. is re-issued (which is delivered to the core).
  682. To solve this, interrupts are turned off before reads occur to
  683. I/O space. This option controls which the overhead/latency of
  684. controlling interrupts during this time
  685. "n" turns interrupts off every read
  686. (higher overhead, but lower interrupt latency)
  687. "y" turns interrupts off every loop
  688. (low overhead, but longer interrupt latency)
  689. default behavior is to leave this set to on (type "Y"). If you are experiencing
  690. interrupt latency issues, it is safe and OK to turn this off.
  691. endmenu
  692. choice
  693. prompt "Kernel executes from"
  694. help
  695. Choose the memory type that the kernel will be running in.
  696. config RAMKERNEL
  697. bool "RAM"
  698. help
  699. The kernel will be resident in RAM when running.
  700. config ROMKERNEL
  701. bool "ROM"
  702. help
  703. The kernel will be resident in FLASH/ROM when running.
  704. endchoice
  705. source "mm/Kconfig"
  706. config BFIN_GPTIMERS
  707. tristate "Enable Blackfin General Purpose Timers API"
  708. default n
  709. help
  710. Enable support for the General Purpose Timers API. If you
  711. are unsure, say N.
  712. To compile this driver as a module, choose M here: the module
  713. will be called gptimers.
  714. choice
  715. prompt "Uncached DMA region"
  716. default DMA_UNCACHED_1M
  717. config DMA_UNCACHED_4M
  718. bool "Enable 4M DMA region"
  719. config DMA_UNCACHED_2M
  720. bool "Enable 2M DMA region"
  721. config DMA_UNCACHED_1M
  722. bool "Enable 1M DMA region"
  723. config DMA_UNCACHED_512K
  724. bool "Enable 512K DMA region"
  725. config DMA_UNCACHED_256K
  726. bool "Enable 256K DMA region"
  727. config DMA_UNCACHED_128K
  728. bool "Enable 128K DMA region"
  729. config DMA_UNCACHED_NONE
  730. bool "Disable DMA region"
  731. endchoice
  732. comment "Cache Support"
  733. config BFIN_ICACHE
  734. bool "Enable ICACHE"
  735. default y
  736. config BFIN_EXTMEM_ICACHEABLE
  737. bool "Enable ICACHE for external memory"
  738. depends on BFIN_ICACHE
  739. default y
  740. config BFIN_L2_ICACHEABLE
  741. bool "Enable ICACHE for L2 SRAM"
  742. depends on BFIN_ICACHE
  743. depends on BF54x || BF561
  744. default n
  745. config BFIN_DCACHE
  746. bool "Enable DCACHE"
  747. default y
  748. config BFIN_DCACHE_BANKA
  749. bool "Enable only 16k BankA DCACHE - BankB is SRAM"
  750. depends on BFIN_DCACHE && !BF531
  751. default n
  752. config BFIN_EXTMEM_DCACHEABLE
  753. bool "Enable DCACHE for external memory"
  754. depends on BFIN_DCACHE
  755. default y
  756. choice
  757. prompt "External memory DCACHE policy"
  758. depends on BFIN_EXTMEM_DCACHEABLE
  759. default BFIN_EXTMEM_WRITEBACK if !SMP
  760. default BFIN_EXTMEM_WRITETHROUGH if SMP
  761. config BFIN_EXTMEM_WRITEBACK
  762. bool "Write back"
  763. depends on !SMP
  764. help
  765. Write Back Policy:
  766. Cached data will be written back to SDRAM only when needed.
  767. This can give a nice increase in performance, but beware of
  768. broken drivers that do not properly invalidate/flush their
  769. cache.
  770. Write Through Policy:
  771. Cached data will always be written back to SDRAM when the
  772. cache is updated. This is a completely safe setting, but
  773. performance is worse than Write Back.
  774. If you are unsure of the options and you want to be safe,
  775. then go with Write Through.
  776. config BFIN_EXTMEM_WRITETHROUGH
  777. bool "Write through"
  778. help
  779. Write Back Policy:
  780. Cached data will be written back to SDRAM only when needed.
  781. This can give a nice increase in performance, but beware of
  782. broken drivers that do not properly invalidate/flush their
  783. cache.
  784. Write Through Policy:
  785. Cached data will always be written back to SDRAM when the
  786. cache is updated. This is a completely safe setting, but
  787. performance is worse than Write Back.
  788. If you are unsure of the options and you want to be safe,
  789. then go with Write Through.
  790. endchoice
  791. config BFIN_L2_DCACHEABLE
  792. bool "Enable DCACHE for L2 SRAM"
  793. depends on BFIN_DCACHE
  794. depends on (BF54x || BF561) && !SMP
  795. default n
  796. choice
  797. prompt "L2 SRAM DCACHE policy"
  798. depends on BFIN_L2_DCACHEABLE
  799. default BFIN_L2_WRITEBACK
  800. config BFIN_L2_WRITEBACK
  801. bool "Write back"
  802. config BFIN_L2_WRITETHROUGH
  803. bool "Write through"
  804. endchoice
  805. comment "Memory Protection Unit"
  806. config MPU
  807. bool "Enable the memory protection unit (EXPERIMENTAL)"
  808. default n
  809. help
  810. Use the processor's MPU to protect applications from accessing
  811. memory they do not own. This comes at a performance penalty
  812. and is recommended only for debugging.
  813. comment "Asynchronous Memory Configuration"
  814. menu "EBIU_AMGCTL Global Control"
  815. config C_AMCKEN
  816. bool "Enable CLKOUT"
  817. default y
  818. config C_CDPRIO
  819. bool "DMA has priority over core for ext. accesses"
  820. default n
  821. config C_B0PEN
  822. depends on BF561
  823. bool "Bank 0 16 bit packing enable"
  824. default y
  825. config C_B1PEN
  826. depends on BF561
  827. bool "Bank 1 16 bit packing enable"
  828. default y
  829. config C_B2PEN
  830. depends on BF561
  831. bool "Bank 2 16 bit packing enable"
  832. default y
  833. config C_B3PEN
  834. depends on BF561
  835. bool "Bank 3 16 bit packing enable"
  836. default n
  837. choice
  838. prompt "Enable Asynchronous Memory Banks"
  839. default C_AMBEN_ALL
  840. config C_AMBEN
  841. bool "Disable All Banks"
  842. config C_AMBEN_B0
  843. bool "Enable Bank 0"
  844. config C_AMBEN_B0_B1
  845. bool "Enable Bank 0 & 1"
  846. config C_AMBEN_B0_B1_B2
  847. bool "Enable Bank 0 & 1 & 2"
  848. config C_AMBEN_ALL
  849. bool "Enable All Banks"
  850. endchoice
  851. endmenu
  852. menu "EBIU_AMBCTL Control"
  853. config BANK_0
  854. hex "Bank 0 (AMBCTL0.L)"
  855. default 0x7BB0
  856. help
  857. These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
  858. used to control the Asynchronous Memory Bank 0 settings.
  859. config BANK_1
  860. hex "Bank 1 (AMBCTL0.H)"
  861. default 0x7BB0
  862. default 0x5558 if BF54x
  863. help
  864. These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
  865. used to control the Asynchronous Memory Bank 1 settings.
  866. config BANK_2
  867. hex "Bank 2 (AMBCTL1.L)"
  868. default 0x7BB0
  869. help
  870. These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
  871. used to control the Asynchronous Memory Bank 2 settings.
  872. config BANK_3
  873. hex "Bank 3 (AMBCTL1.H)"
  874. default 0x99B3
  875. help
  876. These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
  877. used to control the Asynchronous Memory Bank 3 settings.
  878. endmenu
  879. config EBIU_MBSCTLVAL
  880. hex "EBIU Bank Select Control Register"
  881. depends on BF54x
  882. default 0
  883. config EBIU_MODEVAL
  884. hex "Flash Memory Mode Control Register"
  885. depends on BF54x
  886. default 1
  887. config EBIU_FCTLVAL
  888. hex "Flash Memory Bank Control Register"
  889. depends on BF54x
  890. default 6
  891. endmenu
  892. #############################################################################
  893. menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
  894. config PCI
  895. bool "PCI support"
  896. depends on BROKEN
  897. help
  898. Support for PCI bus.
  899. source "drivers/pci/Kconfig"
  900. config HOTPLUG
  901. bool "Support for hot-pluggable device"
  902. help
  903. Say Y here if you want to plug devices into your computer while
  904. the system is running, and be able to use them quickly. In many
  905. cases, the devices can likewise be unplugged at any time too.
  906. One well known example of this is PCMCIA- or PC-cards, credit-card
  907. size devices such as network cards, modems or hard drives which are
  908. plugged into slots found on all modern laptop computers. Another
  909. example, used on modern desktops as well as laptops, is USB.
  910. Enable HOTPLUG and build a modular kernel. Get agent software
  911. (from <http://linux-hotplug.sourceforge.net/>) and install it.
  912. Then your kernel will automatically call out to a user mode "policy
  913. agent" (/sbin/hotplug) to load modules and set up software needed
  914. to use devices as you hotplug them.
  915. source "drivers/pcmcia/Kconfig"
  916. source "drivers/pci/hotplug/Kconfig"
  917. endmenu
  918. menu "Executable file formats"
  919. source "fs/Kconfig.binfmt"
  920. endmenu
  921. menu "Power management options"
  922. depends on !SMP
  923. source "kernel/power/Kconfig"
  924. config ARCH_SUSPEND_POSSIBLE
  925. def_bool y
  926. choice
  927. prompt "Standby Power Saving Mode"
  928. depends on PM
  929. default PM_BFIN_SLEEP_DEEPER
  930. config PM_BFIN_SLEEP_DEEPER
  931. bool "Sleep Deeper"
  932. help
  933. Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
  934. power dissipation by disabling the clock to the processor core (CCLK).
  935. Furthermore, Standby sets the internal power supply voltage (VDDINT)
  936. to 0.85 V to provide the greatest power savings, while preserving the
  937. processor state.
  938. The PLL and system clock (SCLK) continue to operate at a very low
  939. frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
  940. the SDRAM is put into Self Refresh Mode. Typically an external event
  941. such as GPIO interrupt or RTC activity wakes up the processor.
  942. Various Peripherals such as UART, SPORT, PPI may not function as
  943. normal during Sleep Deeper, due to the reduced SCLK frequency.
  944. When in the sleep mode, system DMA access to L1 memory is not supported.
  945. If unsure, select "Sleep Deeper".
  946. config PM_BFIN_SLEEP
  947. bool "Sleep"
  948. help
  949. Sleep Mode (High Power Savings) - The sleep mode reduces power
  950. dissipation by disabling the clock to the processor core (CCLK).
  951. The PLL and system clock (SCLK), however, continue to operate in
  952. this mode. Typically an external event or RTC activity will wake
  953. up the processor. When in the sleep mode, system DMA access to L1
  954. memory is not supported.
  955. If unsure, select "Sleep Deeper".
  956. endchoice
  957. config PM_WAKEUP_BY_GPIO
  958. bool "Allow Wakeup from Standby by GPIO"
  959. depends on PM && !BF54x
  960. config PM_WAKEUP_GPIO_NUMBER
  961. int "GPIO number"
  962. range 0 47
  963. depends on PM_WAKEUP_BY_GPIO
  964. default 2
  965. choice
  966. prompt "GPIO Polarity"
  967. depends on PM_WAKEUP_BY_GPIO
  968. default PM_WAKEUP_GPIO_POLAR_H
  969. config PM_WAKEUP_GPIO_POLAR_H
  970. bool "Active High"
  971. config PM_WAKEUP_GPIO_POLAR_L
  972. bool "Active Low"
  973. config PM_WAKEUP_GPIO_POLAR_EDGE_F
  974. bool "Falling EDGE"
  975. config PM_WAKEUP_GPIO_POLAR_EDGE_R
  976. bool "Rising EDGE"
  977. config PM_WAKEUP_GPIO_POLAR_EDGE_B
  978. bool "Both EDGE"
  979. endchoice
  980. comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
  981. depends on PM
  982. config PM_BFIN_WAKE_PH6
  983. bool "Allow Wake-Up from on-chip PHY or PH6 GP"
  984. depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
  985. default n
  986. help
  987. Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
  988. config PM_BFIN_WAKE_GP
  989. bool "Allow Wake-Up from GPIOs"
  990. depends on PM && BF54x
  991. default n
  992. help
  993. Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
  994. (all processors, except ADSP-BF549). This option sets
  995. the general-purpose wake-up enable (GPWE) control bit to enable
  996. wake-up upon detection of an active low signal on the /GPW (PH7) pin.
  997. On ADSP-BF549 this option enables the the same functionality on the
  998. /MRXON pin also PH7.
  999. endmenu
  1000. menu "CPU Frequency scaling"
  1001. depends on !SMP
  1002. source "drivers/cpufreq/Kconfig"
  1003. config BFIN_CPU_FREQ
  1004. bool
  1005. depends on CPU_FREQ
  1006. select CPU_FREQ_TABLE
  1007. default y
  1008. config CPU_VOLTAGE
  1009. bool "CPU Voltage scaling"
  1010. depends on EXPERIMENTAL
  1011. depends on CPU_FREQ
  1012. default n
  1013. help
  1014. Say Y here if you want CPU voltage scaling according to the CPU frequency.
  1015. This option violates the PLL BYPASS recommendation in the Blackfin Processor
  1016. manuals. There is a theoretical risk that during VDDINT transitions
  1017. the PLL may unlock.
  1018. endmenu
  1019. source "net/Kconfig"
  1020. source "drivers/Kconfig"
  1021. source "drivers/firmware/Kconfig"
  1022. source "fs/Kconfig"
  1023. source "arch/blackfin/Kconfig.debug"
  1024. source "security/Kconfig"
  1025. source "crypto/Kconfig"
  1026. source "lib/Kconfig"